1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50#ifndef _3W_9XXX_H
51#define _3W_9XXX_H
52
53
54typedef struct TAG_twa_message_type {
55 unsigned int code;
56 char* text;
57} twa_message_type;
58
59
60static twa_message_type twa_aen_table[] = {
61 {0x0000, "AEN queue empty"},
62 {0x0001, "Controller reset occurred"},
63 {0x0002, "Degraded unit detected"},
64 {0x0003, "Controller error occurred"},
65 {0x0004, "Background rebuild failed"},
66 {0x0005, "Background rebuild done"},
67 {0x0006, "Incomplete unit detected"},
68 {0x0007, "Background initialize done"},
69 {0x0008, "Unclean shutdown detected"},
70 {0x0009, "Drive timeout detected"},
71 {0x000A, "Drive error detected"},
72 {0x000B, "Rebuild started"},
73 {0x000C, "Background initialize started"},
74 {0x000D, "Entire logical unit was deleted"},
75 {0x000E, "Background initialize failed"},
76 {0x000F, "SMART attribute exceeded threshold"},
77 {0x0010, "Power supply reported AC under range"},
78 {0x0011, "Power supply reported DC out of range"},
79 {0x0012, "Power supply reported a malfunction"},
80 {0x0013, "Power supply predicted malfunction"},
81 {0x0014, "Battery charge is below threshold"},
82 {0x0015, "Fan speed is below threshold"},
83 {0x0016, "Temperature sensor is above threshold"},
84 {0x0017, "Power supply was removed"},
85 {0x0018, "Power supply was inserted"},
86 {0x0019, "Drive was removed from a bay"},
87 {0x001A, "Drive was inserted into a bay"},
88 {0x001B, "Drive bay cover door was opened"},
89 {0x001C, "Drive bay cover door was closed"},
90 {0x001D, "Product case was opened"},
91 {0x0020, "Prepare for shutdown (power-off)"},
92 {0x0021, "Downgrade UDMA mode to lower speed"},
93 {0x0022, "Upgrade UDMA mode to higher speed"},
94 {0x0023, "Sector repair completed"},
95 {0x0024, "Sbuf memory test failed"},
96 {0x0025, "Error flushing cached write data to array"},
97 {0x0026, "Drive reported data ECC error"},
98 {0x0027, "DCB has checksum error"},
99 {0x0028, "DCB version is unsupported"},
100 {0x0029, "Background verify started"},
101 {0x002A, "Background verify failed"},
102 {0x002B, "Background verify done"},
103 {0x002C, "Bad sector overwritten during rebuild"},
104 {0x002D, "Background rebuild error on source drive"},
105 {0x002E, "Replace failed because replacement drive too small"},
106 {0x002F, "Verify failed because array was never initialized"},
107 {0x0030, "Unsupported ATA drive"},
108 {0x0031, "Synchronize host/controller time"},
109 {0x0032, "Spare capacity is inadequate for some units"},
110 {0x0033, "Background migration started"},
111 {0x0034, "Background migration failed"},
112 {0x0035, "Background migration done"},
113 {0x0036, "Verify detected and fixed data/parity mismatch"},
114 {0x0037, "SO-DIMM incompatible"},
115 {0x0038, "SO-DIMM not detected"},
116 {0x0039, "Corrected Sbuf ECC error"},
117 {0x003A, "Drive power on reset detected"},
118 {0x003B, "Background rebuild paused"},
119 {0x003C, "Background initialize paused"},
120 {0x003D, "Background verify paused"},
121 {0x003E, "Background migration paused"},
122 {0x003F, "Corrupt flash file system detected"},
123 {0x0040, "Flash file system repaired"},
124 {0x0041, "Unit number assignments were lost"},
125 {0x0042, "Error during read of primary DCB"},
126 {0x0043, "Latent error found in backup DCB"},
127 {0x00FC, "Recovered/finished array membership update"},
128 {0x00FD, "Handler lockup"},
129 {0x00FE, "Retrying PCI transfer"},
130 {0x00FF, "AEN queue is full"},
131 {0xFFFFFFFF, (char*) 0}
132};
133
134
135static char *twa_aen_severity_table[] =
136{
137 "None", "ERROR", "WARNING", "INFO", "DEBUG", (char*) 0
138};
139
140
141static twa_message_type twa_error_table[] = {
142 {0x0100, "SGL entry contains zero data"},
143 {0x0101, "Invalid command opcode"},
144 {0x0102, "SGL entry has unaligned address"},
145 {0x0103, "SGL size does not match command"},
146 {0x0104, "SGL entry has illegal length"},
147 {0x0105, "Command packet is not aligned"},
148 {0x0106, "Invalid request ID"},
149 {0x0107, "Duplicate request ID"},
150 {0x0108, "ID not locked"},
151 {0x0109, "LBA out of range"},
152 {0x010A, "Logical unit not supported"},
153 {0x010B, "Parameter table does not exist"},
154 {0x010C, "Parameter index does not exist"},
155 {0x010D, "Invalid field in CDB"},
156 {0x010E, "Specified port has invalid drive"},
157 {0x010F, "Parameter item size mismatch"},
158 {0x0110, "Failed memory allocation"},
159 {0x0111, "Memory request too large"},
160 {0x0112, "Out of memory segments"},
161 {0x0113, "Invalid address to deallocate"},
162 {0x0114, "Out of memory"},
163 {0x0115, "Out of heap"},
164 {0x0120, "Double degrade"},
165 {0x0121, "Drive not degraded"},
166 {0x0122, "Reconstruct error"},
167 {0x0123, "Replace not accepted"},
168 {0x0124, "Replace drive capacity too small"},
169 {0x0125, "Sector count not allowed"},
170 {0x0126, "No spares left"},
171 {0x0127, "Reconstruct error"},
172 {0x0128, "Unit is offline"},
173 {0x0129, "Cannot update status to DCB"},
174 {0x0130, "Invalid stripe handle"},
175 {0x0131, "Handle that was not locked"},
176 {0x0132, "Handle that was not empty"},
177 {0x0133, "Handle has different owner"},
178 {0x0140, "IPR has parent"},
179 {0x0150, "Illegal Pbuf address alignment"},
180 {0x0151, "Illegal Pbuf transfer length"},
181 {0x0152, "Illegal Sbuf address alignment"},
182 {0x0153, "Illegal Sbuf transfer length"},
183 {0x0160, "Command packet too large"},
184 {0x0161, "SGL exceeds maximum length"},
185 {0x0162, "SGL has too many entries"},
186 {0x0170, "Insufficient resources for rebuilder"},
187 {0x0171, "Verify error (data != parity)"},
188 {0x0180, "Requested segment not in directory of this DCB"},
189 {0x0181, "DCB segment has unsupported version"},
190 {0x0182, "DCB segment has checksum error"},
191 {0x0183, "DCB support (settings) segment invalid"},
192 {0x0184, "DCB UDB (unit descriptor block) segment invalid"},
193 {0x0185, "DCB GUID (globally unique identifier) segment invalid"},
194 {0x01A0, "Could not clear Sbuf"},
195 {0x01C0, "Flash identify failed"},
196 {0x01C1, "Flash out of bounds"},
197 {0x01C2, "Flash verify error"},
198 {0x01C3, "Flash file object not found"},
199 {0x01C4, "Flash file already present"},
200 {0x01C5, "Flash file system full"},
201 {0x01C6, "Flash file not present"},
202 {0x01C7, "Flash file size error"},
203 {0x01C8, "Bad flash file checksum"},
204 {0x01CA, "Corrupt flash file system detected"},
205 {0x01D0, "Invalid field in parameter list"},
206 {0x01D1, "Parameter list length error"},
207 {0x01D2, "Parameter item is not changeable"},
208 {0x01D3, "Parameter item is not saveable"},
209 {0x0200, "UDMA CRC error"},
210 {0x0201, "Internal CRC error"},
211 {0x0202, "Data ECC error"},
212 {0x0203, "ADP level 1 error"},
213 {0x0204, "Port timeout"},
214 {0x0205, "Drive power on reset"},
215 {0x0206, "ADP level 2 error"},
216 {0x0207, "Soft reset failed"},
217 {0x0208, "Drive not ready"},
218 {0x0209, "Unclassified port error"},
219 {0x020A, "Drive aborted command"},
220 {0x0210, "Internal CRC error"},
221 {0x0211, "PCI abort error"},
222 {0x0212, "PCI parity error"},
223 {0x0213, "Port handler error"},
224 {0x0214, "Token interrupt count error"},
225 {0x0215, "Timeout waiting for PCI transfer"},
226 {0x0216, "Corrected buffer ECC"},
227 {0x0217, "Uncorrected buffer ECC"},
228 {0x0230, "Unsupported command during flash recovery"},
229 {0x0231, "Next image buffer expected"},
230 {0x0232, "Binary image architecture incompatible"},
231 {0x0233, "Binary image has no signature"},
232 {0x0234, "Binary image has bad checksum"},
233 {0x0235, "Image downloaded overflowed buffer"},
234 {0x0240, "I2C device not found"},
235 {0x0241, "I2C transaction aborted"},
236 {0x0242, "SO-DIMM parameter(s) incompatible using defaults"},
237 {0x0243, "SO-DIMM unsupported"},
238 {0x0248, "SPI transfer status error"},
239 {0x0249, "SPI transfer timeout error"},
240 {0x0250, "Invalid unit descriptor size in CreateUnit"},
241 {0x0251, "Unit descriptor size exceeds data buffer in CreateUnit"},
242 {0x0252, "Invalid value in CreateUnit descriptor"},
243 {0x0253, "Inadequate disk space to support descriptor in CreateUnit"},
244 {0x0254, "Unable to create data channel for this unit descriptor"},
245 {0x0255, "CreateUnit descriptor specifies a drive already in use"},
246 {0x0256, "Unable to write configuration to all disks during CreateUnit"},
247 {0x0257, "CreateUnit does not support this descriptor version"},
248 {0x0258, "Invalid subunit for RAID 0 or 5 in CreateUnit"},
249 {0x0259, "Too many descriptors in CreateUnit"},
250 {0x025A, "Invalid configuration specified in CreateUnit descriptor"},
251 {0x025B, "Invalid LBA offset specified in CreateUnit descriptor"},
252 {0x025C, "Invalid stripelet size specified in CreateUnit descriptor"},
253 {0x0260, "SMART attribute exceeded threshold"},
254 {0xFFFFFFFF, (char*) 0}
255};
256
257
258#define TW_CONTROL_CLEAR_HOST_INTERRUPT 0x00080000
259#define TW_CONTROL_CLEAR_ATTENTION_INTERRUPT 0x00040000
260#define TW_CONTROL_MASK_COMMAND_INTERRUPT 0x00020000
261#define TW_CONTROL_MASK_RESPONSE_INTERRUPT 0x00010000
262#define TW_CONTROL_UNMASK_COMMAND_INTERRUPT 0x00008000
263#define TW_CONTROL_UNMASK_RESPONSE_INTERRUPT 0x00004000
264#define TW_CONTROL_CLEAR_ERROR_STATUS 0x00000200
265#define TW_CONTROL_ISSUE_SOFT_RESET 0x00000100
266#define TW_CONTROL_ENABLE_INTERRUPTS 0x00000080
267#define TW_CONTROL_DISABLE_INTERRUPTS 0x00000040
268#define TW_CONTROL_ISSUE_HOST_INTERRUPT 0x00000020
269#define TW_CONTROL_CLEAR_PARITY_ERROR 0x00800000
270#define TW_CONTROL_CLEAR_QUEUE_ERROR 0x00400000
271#define TW_CONTROL_CLEAR_PCI_ABORT 0x00100000
272
273
274#define TW_STATUS_MAJOR_VERSION_MASK 0xF0000000
275#define TW_STATUS_MINOR_VERSION_MASK 0x0F000000
276#define TW_STATUS_PCI_PARITY_ERROR 0x00800000
277#define TW_STATUS_QUEUE_ERROR 0x00400000
278#define TW_STATUS_MICROCONTROLLER_ERROR 0x00200000
279#define TW_STATUS_PCI_ABORT 0x00100000
280#define TW_STATUS_HOST_INTERRUPT 0x00080000
281#define TW_STATUS_ATTENTION_INTERRUPT 0x00040000
282#define TW_STATUS_COMMAND_INTERRUPT 0x00020000
283#define TW_STATUS_RESPONSE_INTERRUPT 0x00010000
284#define TW_STATUS_COMMAND_QUEUE_FULL 0x00008000
285#define TW_STATUS_RESPONSE_QUEUE_EMPTY 0x00004000
286#define TW_STATUS_MICROCONTROLLER_READY 0x00002000
287#define TW_STATUS_COMMAND_QUEUE_EMPTY 0x00001000
288#define TW_STATUS_EXPECTED_BITS 0x00002000
289#define TW_STATUS_UNEXPECTED_BITS 0x00F00000
290#define TW_STATUS_VALID_INTERRUPT 0x00DF0000
291
292
293#define TW_PCI_CLEAR_PARITY_ERRORS 0xc100
294#define TW_PCI_CLEAR_PCI_ABORT 0x2000
295
296
297#define TW_OP_INIT_CONNECTION 0x1
298#define TW_OP_GET_PARAM 0x12
299#define TW_OP_SET_PARAM 0x13
300#define TW_OP_EXECUTE_SCSI 0x10
301#define TW_OP_DOWNLOAD_FIRMWARE 0x16
302#define TW_OP_RESET 0x1C
303
304
305#define TW_AEN_QUEUE_EMPTY 0x0000
306#define TW_AEN_SOFT_RESET 0x0001
307#define TW_AEN_SYNC_TIME_WITH_HOST 0x031
308#define TW_AEN_SEVERITY_ERROR 0x1
309#define TW_AEN_SEVERITY_DEBUG 0x4
310#define TW_AEN_NOT_RETRIEVED 0x1
311#define TW_AEN_RETRIEVED 0x2
312
313
314#define TW_S_INITIAL 0x1
315#define TW_S_STARTED 0x2
316#define TW_S_POSTED 0x4
317#define TW_S_PENDING 0x8
318#define TW_S_COMPLETED 0x10
319#define TW_S_FINISHED 0x20
320
321
322#define TW_9000_ARCH_ID 0x5
323#define TW_CURRENT_DRIVER_SRL 35
324#define TW_CURRENT_DRIVER_BUILD 0
325#define TW_CURRENT_DRIVER_BRANCH 0
326
327
328#define TW_9550SX_DRAIN_COMPLETED 0xFFFF
329#define TW_SECTOR_SIZE 512
330#define TW_ALIGNMENT_9000 4
331#define TW_ALIGNMENT_9000_SGL 0x3
332#define TW_MAX_UNITS 16
333#define TW_MAX_UNITS_9650SE 32
334#define TW_INIT_MESSAGE_CREDITS 0x100
335#define TW_INIT_COMMAND_PACKET_SIZE 0x3
336#define TW_INIT_COMMAND_PACKET_SIZE_EXTENDED 0x6
337#define TW_EXTENDED_INIT_CONNECT 0x2
338#define TW_BUNDLED_FW_SAFE_TO_FLASH 0x4
339#define TW_CTLR_FW_RECOMMENDS_FLASH 0x8
340#define TW_CTLR_FW_COMPATIBLE 0x2
341#define TW_BASE_FW_SRL 24
342#define TW_BASE_FW_BRANCH 0
343#define TW_BASE_FW_BUILD 1
344#define TW_FW_SRL_LUNS_SUPPORTED 28
345#define TW_Q_LENGTH 256
346#define TW_Q_START 0
347#define TW_MAX_SLOT 32
348#define TW_MAX_RESET_TRIES 2
349#define TW_MAX_CMDS_PER_LUN 254
350#define TW_MAX_RESPONSE_DRAIN 256
351#define TW_MAX_AEN_DRAIN 255
352#define TW_IN_RESET 2
353#define TW_USING_MSI 3
354#define TW_IN_ATTENTION_LOOP 4
355#define TW_MAX_SECTORS 256
356#define TW_AEN_WAIT_TIME 1000
357#define TW_IOCTL_WAIT_TIME (1 * HZ)
358#define TW_MAX_CDB_LEN 16
359#define TW_ISR_DONT_COMPLETE 2
360#define TW_ISR_DONT_RESULT 3
361#define TW_IOCTL_CHRDEV_TIMEOUT 60
362#define TW_IOCTL_CHRDEV_FREE -1
363#define TW_COMMAND_OFFSET 128
364#define TW_VERSION_TABLE 0x0402
365#define TW_TIMEKEEP_TABLE 0x040A
366#define TW_INFORMATION_TABLE 0x0403
367#define TW_PARAM_FWVER 3
368#define TW_PARAM_FWVER_LENGTH 16
369#define TW_PARAM_BIOSVER 4
370#define TW_PARAM_BIOSVER_LENGTH 16
371#define TW_PARAM_PORTCOUNT 3
372#define TW_PARAM_PORTCOUNT_LENGTH 1
373#define TW_MIN_SGL_LENGTH 0x200
374#define TW_MAX_SENSE_LENGTH 256
375#define TW_EVENT_SOURCE_AEN 0x1000
376#define TW_EVENT_SOURCE_COMMAND 0x1001
377#define TW_EVENT_SOURCE_PCHIP 0x1002
378#define TW_EVENT_SOURCE_DRIVER 0x1003
379#define TW_IOCTL_GET_COMPATIBILITY_INFO 0x101
380#define TW_IOCTL_GET_LAST_EVENT 0x102
381#define TW_IOCTL_GET_FIRST_EVENT 0x103
382#define TW_IOCTL_GET_NEXT_EVENT 0x104
383#define TW_IOCTL_GET_PREVIOUS_EVENT 0x105
384#define TW_IOCTL_GET_LOCK 0x106
385#define TW_IOCTL_RELEASE_LOCK 0x107
386#define TW_IOCTL_FIRMWARE_PASS_THROUGH 0x108
387#define TW_IOCTL_ERROR_STATUS_NOT_LOCKED 0x1001
388#define TW_IOCTL_ERROR_STATUS_LOCKED 0x1002
389#define TW_IOCTL_ERROR_STATUS_NO_MORE_EVENTS 0x1003
390#define TW_IOCTL_ERROR_STATUS_AEN_CLOBBER 0x1004
391#define TW_IOCTL_ERROR_OS_EFAULT -EFAULT
392#define TW_IOCTL_ERROR_OS_EINTR -EINTR
393#define TW_IOCTL_ERROR_OS_EINVAL -EINVAL
394#define TW_IOCTL_ERROR_OS_ENOMEM -ENOMEM
395#define TW_IOCTL_ERROR_OS_ERESTARTSYS -ERESTARTSYS
396#define TW_IOCTL_ERROR_OS_EIO -EIO
397#define TW_IOCTL_ERROR_OS_ENOTTY -ENOTTY
398#define TW_IOCTL_ERROR_OS_ENODEV -ENODEV
399#define TW_ALLOCATION_LENGTH 128
400#define TW_SENSE_DATA_LENGTH 18
401#define TW_STATUS_CHECK_CONDITION 2
402#define TW_ERROR_LOGICAL_UNIT_NOT_SUPPORTED 0x10a
403#define TW_ERROR_UNIT_OFFLINE 0x128
404#define TW_MESSAGE_SOURCE_CONTROLLER_ERROR 3
405#define TW_MESSAGE_SOURCE_CONTROLLER_EVENT 4
406#define TW_MESSAGE_SOURCE_LINUX_DRIVER 6
407#define TW_DRIVER TW_MESSAGE_SOURCE_LINUX_DRIVER
408#define TW_MESSAGE_SOURCE_LINUX_OS 9
409#define TW_OS TW_MESSAGE_SOURCE_LINUX_OS
410#ifndef PCI_DEVICE_ID_3WARE_9000
411#define PCI_DEVICE_ID_3WARE_9000 0x1002
412#endif
413#ifndef PCI_DEVICE_ID_3WARE_9550SX
414#define PCI_DEVICE_ID_3WARE_9550SX 0x1003
415#endif
416#ifndef PCI_DEVICE_ID_3WARE_9650SE
417#define PCI_DEVICE_ID_3WARE_9650SE 0x1004
418#endif
419#ifndef PCI_DEVICE_ID_3WARE_9690SA
420#define PCI_DEVICE_ID_3WARE_9690SA 0x1005
421#endif
422
423
424
425
426#define TW_OPRES_IN(x,y) ((x << 5) | (y & 0x1f))
427#define TW_OP_OUT(x) (x & 0x1f)
428
429
430#define TW_OPSGL_IN(x,y) ((x << 5) | (y & 0x1f))
431#define TW_SGL_OUT(x) ((x >> 5) & 0x7)
432
433
434#define TW_SEV_OUT(x) (x & 0x7)
435
436
437#define TW_RESID_OUT(x) ((x >> 4) & 0xff)
438
439
440#define TW_REQ_LUN_IN(lun, request_id) (((lun << 12) & 0xf000) | (request_id & 0xfff))
441#define TW_LUN_OUT(lun) ((lun >> 12) & 0xf)
442
443
444#define TW_CONTROL_REG_ADDR(x) (x->base_addr)
445#define TW_STATUS_REG_ADDR(x) ((unsigned char __iomem *)x->base_addr + 0x4)
446#define TW_COMMAND_QUEUE_REG_ADDR(x) (sizeof(dma_addr_t) > 4 ? ((unsigned char __iomem *)x->base_addr + 0x20) : ((unsigned char __iomem *)x->base_addr + 0x8))
447#define TW_COMMAND_QUEUE_REG_ADDR_LARGE(x) ((unsigned char __iomem *)x->base_addr + 0x20)
448#define TW_RESPONSE_QUEUE_REG_ADDR(x) ((unsigned char __iomem *)x->base_addr + 0xC)
449#define TW_RESPONSE_QUEUE_REG_ADDR_LARGE(x) ((unsigned char __iomem *)x->base_addr + 0x30)
450#define TW_CLEAR_ALL_INTERRUPTS(x) (writel(TW_STATUS_VALID_INTERRUPT, TW_CONTROL_REG_ADDR(x)))
451#define TW_CLEAR_ATTENTION_INTERRUPT(x) (writel(TW_CONTROL_CLEAR_ATTENTION_INTERRUPT, TW_CONTROL_REG_ADDR(x)))
452#define TW_CLEAR_HOST_INTERRUPT(x) (writel(TW_CONTROL_CLEAR_HOST_INTERRUPT, TW_CONTROL_REG_ADDR(x)))
453#define TW_DISABLE_INTERRUPTS(x) (writel(TW_CONTROL_DISABLE_INTERRUPTS, TW_CONTROL_REG_ADDR(x)))
454#define TW_ENABLE_AND_CLEAR_INTERRUPTS(x) (writel(TW_CONTROL_CLEAR_ATTENTION_INTERRUPT | TW_CONTROL_UNMASK_RESPONSE_INTERRUPT | TW_CONTROL_ENABLE_INTERRUPTS, TW_CONTROL_REG_ADDR(x)))
455#define TW_MASK_COMMAND_INTERRUPT(x) (writel(TW_CONTROL_MASK_COMMAND_INTERRUPT, TW_CONTROL_REG_ADDR(x)))
456#define TW_UNMASK_COMMAND_INTERRUPT(x) (writel(TW_CONTROL_UNMASK_COMMAND_INTERRUPT, TW_CONTROL_REG_ADDR(x)))
457#define TW_SOFT_RESET(x) (writel(TW_CONTROL_ISSUE_SOFT_RESET | \
458 TW_CONTROL_CLEAR_HOST_INTERRUPT | \
459 TW_CONTROL_CLEAR_ATTENTION_INTERRUPT | \
460 TW_CONTROL_MASK_COMMAND_INTERRUPT | \
461 TW_CONTROL_MASK_RESPONSE_INTERRUPT | \
462 TW_CONTROL_CLEAR_ERROR_STATUS | \
463 TW_CONTROL_DISABLE_INTERRUPTS, TW_CONTROL_REG_ADDR(x)))
464#define TW_PRINTK(h,a,b,c) { \
465if (h) \
466printk(KERN_WARNING "3w-9xxx: scsi%d: ERROR: (0x%02X:0x%04X): %s.\n",h->host_no,a,b,c); \
467else \
468printk(KERN_WARNING "3w-9xxx: ERROR: (0x%02X:0x%04X): %s.\n",a,b,c); \
469}
470#define TW_MAX_LUNS(srl) (srl < TW_FW_SRL_LUNS_SUPPORTED ? 1 : 16)
471#define TW_COMMAND_SIZE (sizeof(dma_addr_t) > 4 ? 5 : 4)
472#define TW_APACHE_MAX_SGL_LENGTH (sizeof(dma_addr_t) > 4 ? 72 : 109)
473#define TW_ESCALADE_MAX_SGL_LENGTH (sizeof(dma_addr_t) > 4 ? 41 : 62)
474#define TW_PADDING_LENGTH (sizeof(dma_addr_t) > 4 ? 8 : 0)
475#define TW_CPU_TO_SGL(x) (sizeof(dma_addr_t) > 4 ? cpu_to_le64(x) : cpu_to_le32(x))
476
477#pragma pack(1)
478
479
480typedef struct TAG_TW_SG_Entry {
481 dma_addr_t address;
482 u32 length;
483} TW_SG_Entry;
484
485
486typedef struct TW_Command {
487 unsigned char opcode__sgloffset;
488 unsigned char size;
489 unsigned char request_id;
490 unsigned char unit__hostid;
491
492 unsigned char status;
493 unsigned char flags;
494 union {
495 unsigned short block_count;
496 unsigned short parameter_count;
497 } byte6_offset;
498 union {
499 struct {
500 u32 lba;
501 TW_SG_Entry sgl[TW_ESCALADE_MAX_SGL_LENGTH];
502 dma_addr_t padding;
503 } io;
504 struct {
505 TW_SG_Entry sgl[TW_ESCALADE_MAX_SGL_LENGTH];
506 u32 padding;
507 dma_addr_t padding2;
508 } param;
509 } byte8_offset;
510} TW_Command;
511
512
513typedef struct TAG_TW_Command_Apache {
514 unsigned char opcode__reserved;
515 unsigned char unit;
516 unsigned short request_id__lunl;
517 unsigned char status;
518 unsigned char sgl_offset;
519 unsigned short sgl_entries__lunh;
520 unsigned char cdb[16];
521 TW_SG_Entry sg_list[TW_APACHE_MAX_SGL_LENGTH];
522 unsigned char padding[TW_PADDING_LENGTH];
523} TW_Command_Apache;
524
525
526typedef struct TAG_TW_Command_Apache_Header {
527 unsigned char sense_data[TW_SENSE_DATA_LENGTH];
528 struct {
529 char reserved[4];
530 unsigned short error;
531 unsigned char padding;
532 unsigned char severity__reserved;
533 } status_block;
534 unsigned char err_specific_desc[98];
535 struct {
536 unsigned char size_header;
537 unsigned short reserved;
538 unsigned char size_sense;
539 } header_desc;
540} TW_Command_Apache_Header;
541
542
543typedef struct TAG_TW_Command_Full {
544 TW_Command_Apache_Header header;
545 union {
546 TW_Command oldcommand;
547 TW_Command_Apache newcommand;
548 } command;
549} TW_Command_Full;
550
551
552typedef struct TAG_TW_Initconnect {
553 unsigned char opcode__reserved;
554 unsigned char size;
555 unsigned char request_id;
556 unsigned char res2;
557 unsigned char status;
558 unsigned char flags;
559 unsigned short message_credits;
560 u32 features;
561 unsigned short fw_srl;
562 unsigned short fw_arch_id;
563 unsigned short fw_branch;
564 unsigned short fw_build;
565 u32 result;
566} TW_Initconnect;
567
568
569typedef struct TAG_TW_Event
570{
571 unsigned int sequence_id;
572 unsigned int time_stamp_sec;
573 unsigned short aen_code;
574 unsigned char severity;
575 unsigned char retrieved;
576 unsigned char repeat_count;
577 unsigned char parameter_len;
578 unsigned char parameter_data[98];
579} TW_Event;
580
581typedef struct TAG_TW_Ioctl_Driver_Command {
582 unsigned int control_code;
583 unsigned int status;
584 unsigned int unique_id;
585 unsigned int sequence_id;
586 unsigned int os_specific;
587 unsigned int buffer_length;
588} TW_Ioctl_Driver_Command;
589
590typedef struct TAG_TW_Ioctl_Apache {
591 TW_Ioctl_Driver_Command driver_command;
592 char padding[488];
593 TW_Command_Full firmware_command;
594 char data_buffer[1];
595} TW_Ioctl_Buf_Apache;
596
597
598typedef struct TAG_TW_Lock {
599 unsigned long timeout_msec;
600 unsigned long time_remaining_msec;
601 unsigned long force_flag;
602} TW_Lock;
603
604
605typedef struct {
606 unsigned short table_id;
607 unsigned short parameter_id;
608 unsigned short parameter_size_bytes;
609 unsigned short actual_parameter_size_bytes;
610 unsigned char data[1];
611} TW_Param_Apache, *PTW_Param_Apache;
612
613
614typedef union TAG_TW_Response_Queue {
615 u32 response_id;
616 u32 value;
617} TW_Response_Queue;
618
619
620typedef struct TAG_TW_Compatibility_Info
621{
622 char driver_version[32];
623 unsigned short working_srl;
624 unsigned short working_branch;
625 unsigned short working_build;
626 unsigned short driver_srl_high;
627 unsigned short driver_branch_high;
628 unsigned short driver_build_high;
629 unsigned short driver_srl_low;
630 unsigned short driver_branch_low;
631 unsigned short driver_build_low;
632 unsigned short fw_on_ctlr_srl;
633 unsigned short fw_on_ctlr_branch;
634 unsigned short fw_on_ctlr_build;
635} TW_Compatibility_Info;
636
637#pragma pack()
638
639typedef struct TAG_TW_Device_Extension {
640 u32 __iomem *base_addr;
641 unsigned long *generic_buffer_virt[TW_Q_LENGTH];
642 dma_addr_t generic_buffer_phys[TW_Q_LENGTH];
643 TW_Command_Full *command_packet_virt[TW_Q_LENGTH];
644 dma_addr_t command_packet_phys[TW_Q_LENGTH];
645 struct pci_dev *tw_pci_dev;
646 struct scsi_cmnd *srb[TW_Q_LENGTH];
647 unsigned char free_queue[TW_Q_LENGTH];
648 unsigned char free_head;
649 unsigned char free_tail;
650 unsigned char pending_queue[TW_Q_LENGTH];
651 unsigned char pending_head;
652 unsigned char pending_tail;
653 int state[TW_Q_LENGTH];
654 unsigned int posted_request_count;
655 unsigned int max_posted_request_count;
656 unsigned int pending_request_count;
657 unsigned int max_pending_request_count;
658 unsigned int max_sgl_entries;
659 unsigned int sgl_entries;
660 unsigned int num_resets;
661 unsigned int sector_count;
662 unsigned int max_sector_count;
663 unsigned int aen_count;
664 struct Scsi_Host *host;
665 long flags;
666 int reset_print;
667 TW_Event *event_queue[TW_Q_LENGTH];
668 unsigned char error_index;
669 unsigned char event_queue_wrapped;
670 unsigned int error_sequence_id;
671 int ioctl_sem_lock;
672 u32 ioctl_msec;
673 int chrdev_request_id;
674 wait_queue_head_t ioctl_wqueue;
675 struct mutex ioctl_lock;
676 char aen_clobber;
677 TW_Compatibility_Info tw_compat_info;
678} TW_Device_Extension;
679
680#endif
681
682