1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16#ifndef __ARCH_ASM_MACH_OMAP2_CM2XXX_3XXX_H
17#define __ARCH_ASM_MACH_OMAP2_CM2XXX_3XXX_H
18
19#include "cm.h"
20
21
22
23
24
25
26
27
28
29#define CM_FCLKEN 0x0000
30#define CM_FCLKEN1 CM_FCLKEN
31#define CM_CLKEN CM_FCLKEN
32#define CM_ICLKEN 0x0010
33#define CM_ICLKEN1 CM_ICLKEN
34#define CM_ICLKEN2 0x0014
35#define CM_ICLKEN3 0x0018
36#define CM_IDLEST 0x0020
37#define CM_IDLEST1 CM_IDLEST
38#define CM_IDLEST2 0x0024
39#define OMAP2430_CM_IDLEST3 0x0028
40#define CM_AUTOIDLE 0x0030
41#define CM_AUTOIDLE1 CM_AUTOIDLE
42#define CM_AUTOIDLE2 0x0034
43#define CM_AUTOIDLE3 0x0038
44#define CM_CLKSEL 0x0040
45#define CM_CLKSEL1 CM_CLKSEL
46#define CM_CLKSEL2 0x0044
47#define OMAP2_CM_CLKSTCTRL 0x0048
48
49#ifndef __ASSEMBLER__
50
51#include <linux/io.h>
52
53static inline u32 omap2_cm_read_mod_reg(s16 module, u16 idx)
54{
55 return readl_relaxed(cm_base + module + idx);
56}
57
58static inline void omap2_cm_write_mod_reg(u32 val, s16 module, u16 idx)
59{
60 writel_relaxed(val, cm_base + module + idx);
61}
62
63
64static inline u32 omap2_cm_rmw_mod_reg_bits(u32 mask, u32 bits, s16 module,
65 s16 idx)
66{
67 u32 v;
68
69 v = omap2_cm_read_mod_reg(module, idx);
70 v &= ~mask;
71 v |= bits;
72 omap2_cm_write_mod_reg(v, module, idx);
73
74 return v;
75}
76
77
78static inline u32 omap2_cm_read_mod_bits_shift(s16 domain, s16 idx, u32 mask)
79{
80 u32 v;
81
82 v = omap2_cm_read_mod_reg(domain, idx);
83 v &= mask;
84 v >>= __ffs(mask);
85
86 return v;
87}
88
89static inline u32 omap2_cm_set_mod_reg_bits(u32 bits, s16 module, s16 idx)
90{
91 return omap2_cm_rmw_mod_reg_bits(bits, bits, module, idx);
92}
93
94static inline u32 omap2_cm_clear_mod_reg_bits(u32 bits, s16 module, s16 idx)
95{
96 return omap2_cm_rmw_mod_reg_bits(bits, 0x0, module, idx);
97}
98
99extern int omap2xxx_cm_apll54_enable(void);
100extern void omap2xxx_cm_apll54_disable(void);
101extern int omap2xxx_cm_apll96_enable(void);
102extern void omap2xxx_cm_apll96_disable(void);
103
104#endif
105
106
107
108
109#define OMAP_CLKSEL_GFX_SHIFT 0
110#define OMAP_CLKSEL_GFX_MASK (0x7 << 0)
111#define OMAP_CLKSEL_GFX_WIDTH 3
112
113
114#define OMAP_EN_GFX_SHIFT 0
115#define OMAP_EN_GFX_MASK (1 << 0)
116
117
118#define OMAP_ST_GFX_MASK (1 << 0)
119
120#endif
121