1
2
3
4
5
6
7
8
9
10
11
12
13
14
15#ifndef __SOUND_HDA_CONTROLLER_H
16#define __SOUND_HDA_CONTROLLER_H
17
18#include <linux/timecounter.h>
19#include <linux/interrupt.h>
20#include <sound/core.h>
21#include <sound/pcm.h>
22#include <sound/initval.h>
23#include "hda_codec.h"
24#include <sound/hda_register.h>
25
26#define AZX_MAX_CODECS HDA_MAX_CODECS
27#define AZX_DEFAULT_CODECS 4
28
29
30
31#define AZX_DCAPS_NO_TCSEL (1 << 8)
32#define AZX_DCAPS_NO_MSI (1 << 9)
33#define AZX_DCAPS_SNOOP_MASK (3 << 10)
34#define AZX_DCAPS_SNOOP_OFF (1 << 12)
35
36
37#define AZX_DCAPS_CTX_WORKAROUND (1 << 15)
38#define AZX_DCAPS_POSFIX_LPIB (1 << 16)
39
40#define AZX_DCAPS_NO_64BIT (1 << 18)
41#define AZX_DCAPS_SYNC_WRITE (1 << 19)
42#define AZX_DCAPS_OLD_SSYNC (1 << 20)
43#define AZX_DCAPS_NO_ALIGN_BUFSIZE (1 << 21)
44
45#define AZX_DCAPS_4K_BDLE_BOUNDARY (1 << 23)
46
47#define AZX_DCAPS_COUNT_LPIB_DELAY (1 << 25)
48#define AZX_DCAPS_PM_RUNTIME (1 << 26)
49#ifdef CONFIG_SND_HDA_I915
50#define AZX_DCAPS_I915_POWERWELL (1 << 27)
51#else
52#define AZX_DCAPS_I915_POWERWELL 0
53#endif
54#define AZX_DCAPS_CORBRP_SELF_CLEAR (1 << 28)
55#define AZX_DCAPS_NO_MSI64 (1 << 29)
56#define AZX_DCAPS_SEPARATE_STREAM_TAG (1 << 30)
57
58enum {
59 AZX_SNOOP_TYPE_NONE,
60 AZX_SNOOP_TYPE_SCH,
61 AZX_SNOOP_TYPE_ATI,
62 AZX_SNOOP_TYPE_NVIDIA,
63};
64
65struct azx_dev {
66 struct hdac_stream core;
67
68 unsigned int irq_pending:1;
69
70
71
72
73
74 unsigned int insufficient:1;
75 unsigned int wc_marked:1;
76};
77
78#define azx_stream(dev) (&(dev)->core)
79#define stream_to_azx_dev(s) container_of(s, struct azx_dev, core)
80
81struct azx;
82
83
84struct hda_controller_ops {
85
86 int (*disable_msi_reset_irq)(struct azx *);
87 int (*substream_alloc_pages)(struct azx *chip,
88 struct snd_pcm_substream *substream,
89 size_t size);
90 int (*substream_free_pages)(struct azx *chip,
91 struct snd_pcm_substream *substream);
92 void (*pcm_mmap_prepare)(struct snd_pcm_substream *substream,
93 struct vm_area_struct *area);
94
95 int (*position_check)(struct azx *chip, struct azx_dev *azx_dev);
96
97 int (*link_power)(struct azx *chip, bool enable);
98};
99
100struct azx_pcm {
101 struct azx *chip;
102 struct snd_pcm *pcm;
103 struct hda_codec *codec;
104 struct hda_pcm *info;
105 struct list_head list;
106};
107
108typedef unsigned int (*azx_get_pos_callback_t)(struct azx *, struct azx_dev *);
109typedef int (*azx_get_delay_callback_t)(struct azx *, struct azx_dev *, unsigned int pos);
110
111struct azx {
112 struct hda_bus bus;
113
114 struct snd_card *card;
115 struct pci_dev *pci;
116 int dev_index;
117
118
119 int driver_type;
120 unsigned int driver_caps;
121 int playback_streams;
122 int playback_index_offset;
123 int capture_streams;
124 int capture_index_offset;
125 int num_streams;
126 const int *jackpoll_ms;
127
128
129 const struct hda_controller_ops *ops;
130
131
132 azx_get_pos_callback_t get_position[2];
133 azx_get_delay_callback_t get_delay[2];
134
135
136 struct mutex open_mutex;
137
138
139 struct list_head pcm_list;
140
141
142 int codec_probe_mask;
143 unsigned int beep_mode;
144
145#ifdef CONFIG_SND_HDA_PATCH_LOADER
146 const struct firmware *fw;
147#endif
148
149
150 int bdl_pos_adj;
151 int poll_count;
152 unsigned int running:1;
153 unsigned int single_cmd:1;
154 unsigned int polling_mode:1;
155 unsigned int msi:1;
156 unsigned int probing:1;
157 unsigned int snoop:1;
158 unsigned int align_buffer_size:1;
159 unsigned int region_requested:1;
160 unsigned int disabled:1;
161
162
163 unsigned int gts_present:1;
164
165#ifdef CONFIG_SND_HDA_DSP_LOADER
166 struct azx_dev saved_azx_dev;
167#endif
168};
169
170#define azx_bus(chip) (&(chip)->bus.core)
171#define bus_to_azx(_bus) container_of(_bus, struct azx, bus.core)
172
173#ifdef CONFIG_X86
174#define azx_snoop(chip) ((chip)->snoop)
175#else
176#define azx_snoop(chip) true
177#endif
178
179
180
181
182
183#define azx_writel(chip, reg, value) \
184 snd_hdac_chip_writel(azx_bus(chip), reg, value)
185#define azx_readl(chip, reg) \
186 snd_hdac_chip_readl(azx_bus(chip), reg)
187#define azx_writew(chip, reg, value) \
188 snd_hdac_chip_writew(azx_bus(chip), reg, value)
189#define azx_readw(chip, reg) \
190 snd_hdac_chip_readw(azx_bus(chip), reg)
191#define azx_writeb(chip, reg, value) \
192 snd_hdac_chip_writeb(azx_bus(chip), reg, value)
193#define azx_readb(chip, reg) \
194 snd_hdac_chip_readb(azx_bus(chip), reg)
195
196#define azx_has_pm_runtime(chip) \
197 ((chip)->driver_caps & AZX_DCAPS_PM_RUNTIME)
198
199
200static inline struct azx_dev *get_azx_dev(struct snd_pcm_substream *substream)
201{
202 return substream->runtime->private_data;
203}
204unsigned int azx_get_position(struct azx *chip, struct azx_dev *azx_dev);
205unsigned int azx_get_pos_lpib(struct azx *chip, struct azx_dev *azx_dev);
206unsigned int azx_get_pos_posbuf(struct azx *chip, struct azx_dev *azx_dev);
207
208
209void azx_stop_all_streams(struct azx *chip);
210
211
212#define azx_alloc_stream_pages(chip) \
213 snd_hdac_bus_alloc_stream_pages(azx_bus(chip))
214#define azx_free_stream_pages(chip) \
215 snd_hdac_bus_free_stream_pages(azx_bus(chip))
216
217
218void azx_init_chip(struct azx *chip, bool full_reset);
219void azx_stop_chip(struct azx *chip);
220#define azx_enter_link_reset(chip) \
221 snd_hdac_bus_enter_link_reset(azx_bus(chip))
222irqreturn_t azx_interrupt(int irq, void *dev_id);
223
224
225int azx_bus_init(struct azx *chip, const char *model,
226 const struct hdac_io_ops *io_ops);
227int azx_probe_codecs(struct azx *chip, unsigned int max_slots);
228int azx_codec_configure(struct azx *chip);
229int azx_init_streams(struct azx *chip);
230void azx_free_streams(struct azx *chip);
231
232#endif
233