linux/include/linux/irq.h
<<
>>
Prefs
   1/* SPDX-License-Identifier: GPL-2.0 */
   2#ifndef _LINUX_IRQ_H
   3#define _LINUX_IRQ_H
   4
   5/*
   6 * Please do not include this file in generic code.  There is currently
   7 * no requirement for any architecture to implement anything held
   8 * within this file.
   9 *
  10 * Thanks. --rmk
  11 */
  12
  13#include <linux/cache.h>
  14#include <linux/spinlock.h>
  15#include <linux/cpumask.h>
  16#include <linux/irqhandler.h>
  17#include <linux/irqreturn.h>
  18#include <linux/irqnr.h>
  19#include <linux/topology.h>
  20#include <linux/io.h>
  21#include <linux/slab.h>
  22
  23#include <asm/irq.h>
  24#include <asm/ptrace.h>
  25#include <asm/irq_regs.h>
  26
  27struct seq_file;
  28struct module;
  29struct msi_msg;
  30struct irq_affinity_desc;
  31enum irqchip_irq_state;
  32
  33/*
  34 * IRQ line status.
  35 *
  36 * Bits 0-7 are the same as the IRQF_* bits in linux/interrupt.h
  37 *
  38 * IRQ_TYPE_NONE                - default, unspecified type
  39 * IRQ_TYPE_EDGE_RISING         - rising edge triggered
  40 * IRQ_TYPE_EDGE_FALLING        - falling edge triggered
  41 * IRQ_TYPE_EDGE_BOTH           - rising and falling edge triggered
  42 * IRQ_TYPE_LEVEL_HIGH          - high level triggered
  43 * IRQ_TYPE_LEVEL_LOW           - low level triggered
  44 * IRQ_TYPE_LEVEL_MASK          - Mask to filter out the level bits
  45 * IRQ_TYPE_SENSE_MASK          - Mask for all the above bits
  46 * IRQ_TYPE_DEFAULT             - For use by some PICs to ask irq_set_type
  47 *                                to setup the HW to a sane default (used
  48 *                                by irqdomain map() callbacks to synchronize
  49 *                                the HW state and SW flags for a newly
  50 *                                allocated descriptor).
  51 *
  52 * IRQ_TYPE_PROBE               - Special flag for probing in progress
  53 *
  54 * Bits which can be modified via irq_set/clear/modify_status_flags()
  55 * IRQ_LEVEL                    - Interrupt is level type. Will be also
  56 *                                updated in the code when the above trigger
  57 *                                bits are modified via irq_set_irq_type()
  58 * IRQ_PER_CPU                  - Mark an interrupt PER_CPU. Will protect
  59 *                                it from affinity setting
  60 * IRQ_NOPROBE                  - Interrupt cannot be probed by autoprobing
  61 * IRQ_NOREQUEST                - Interrupt cannot be requested via
  62 *                                request_irq()
  63 * IRQ_NOTHREAD                 - Interrupt cannot be threaded
  64 * IRQ_NOAUTOEN                 - Interrupt is not automatically enabled in
  65 *                                request/setup_irq()
  66 * IRQ_NO_BALANCING             - Interrupt cannot be balanced (affinity set)
  67 * IRQ_MOVE_PCNTXT              - Interrupt can be migrated from process context
  68 * IRQ_NESTED_THREAD            - Interrupt nests into another thread
  69 * IRQ_PER_CPU_DEVID            - Dev_id is a per-cpu variable
  70 * IRQ_IS_POLLED                - Always polled by another interrupt. Exclude
  71 *                                it from the spurious interrupt detection
  72 *                                mechanism and from core side polling.
  73 * IRQ_DISABLE_UNLAZY           - Disable lazy irq disable
  74 */
  75enum {
  76        IRQ_TYPE_NONE           = 0x00000000,
  77        IRQ_TYPE_EDGE_RISING    = 0x00000001,
  78        IRQ_TYPE_EDGE_FALLING   = 0x00000002,
  79        IRQ_TYPE_EDGE_BOTH      = (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING),
  80        IRQ_TYPE_LEVEL_HIGH     = 0x00000004,
  81        IRQ_TYPE_LEVEL_LOW      = 0x00000008,
  82        IRQ_TYPE_LEVEL_MASK     = (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH),
  83        IRQ_TYPE_SENSE_MASK     = 0x0000000f,
  84        IRQ_TYPE_DEFAULT        = IRQ_TYPE_SENSE_MASK,
  85
  86        IRQ_TYPE_PROBE          = 0x00000010,
  87
  88        IRQ_LEVEL               = (1 <<  8),
  89        IRQ_PER_CPU             = (1 <<  9),
  90        IRQ_NOPROBE             = (1 << 10),
  91        IRQ_NOREQUEST           = (1 << 11),
  92        IRQ_NOAUTOEN            = (1 << 12),
  93        IRQ_NO_BALANCING        = (1 << 13),
  94        IRQ_MOVE_PCNTXT         = (1 << 14),
  95        IRQ_NESTED_THREAD       = (1 << 15),
  96        IRQ_NOTHREAD            = (1 << 16),
  97        IRQ_PER_CPU_DEVID       = (1 << 17),
  98        IRQ_IS_POLLED           = (1 << 18),
  99        IRQ_DISABLE_UNLAZY      = (1 << 19),
 100};
 101
 102#define IRQF_MODIFY_MASK        \
 103        (IRQ_TYPE_SENSE_MASK | IRQ_NOPROBE | IRQ_NOREQUEST | \
 104         IRQ_NOAUTOEN | IRQ_MOVE_PCNTXT | IRQ_LEVEL | IRQ_NO_BALANCING | \
 105         IRQ_PER_CPU | IRQ_NESTED_THREAD | IRQ_NOTHREAD | IRQ_PER_CPU_DEVID | \
 106         IRQ_IS_POLLED | IRQ_DISABLE_UNLAZY)
 107
 108#define IRQ_NO_BALANCING_MASK   (IRQ_PER_CPU | IRQ_NO_BALANCING)
 109
 110/*
 111 * Return value for chip->irq_set_affinity()
 112 *
 113 * IRQ_SET_MASK_OK      - OK, core updates irq_common_data.affinity
 114 * IRQ_SET_MASK_NOCPY   - OK, chip did update irq_common_data.affinity
 115 * IRQ_SET_MASK_OK_DONE - Same as IRQ_SET_MASK_OK for core. Special code to
 116 *                        support stacked irqchips, which indicates skipping
 117 *                        all descendent irqchips.
 118 */
 119enum {
 120        IRQ_SET_MASK_OK = 0,
 121        IRQ_SET_MASK_OK_NOCOPY,
 122        IRQ_SET_MASK_OK_DONE,
 123};
 124
 125struct msi_desc;
 126struct irq_domain;
 127
 128/**
 129 * struct irq_common_data - per irq data shared by all irqchips
 130 * @state_use_accessors: status information for irq chip functions.
 131 *                      Use accessor functions to deal with it
 132 * @node:               node index useful for balancing
 133 * @handler_data:       per-IRQ data for the irq_chip methods
 134 * @affinity:           IRQ affinity on SMP. If this is an IPI
 135 *                      related irq, then this is the mask of the
 136 *                      CPUs to which an IPI can be sent.
 137 * @effective_affinity: The effective IRQ affinity on SMP as some irq
 138 *                      chips do not allow multi CPU destinations.
 139 *                      A subset of @affinity.
 140 * @msi_desc:           MSI descriptor
 141 * @ipi_offset:         Offset of first IPI target cpu in @affinity. Optional.
 142 */
 143struct irq_common_data {
 144        unsigned int            __private state_use_accessors;
 145#ifdef CONFIG_NUMA
 146        unsigned int            node;
 147#endif
 148        void                    *handler_data;
 149        struct msi_desc         *msi_desc;
 150        cpumask_var_t           affinity;
 151#ifdef CONFIG_GENERIC_IRQ_EFFECTIVE_AFF_MASK
 152        cpumask_var_t           effective_affinity;
 153#endif
 154#ifdef CONFIG_GENERIC_IRQ_IPI
 155        unsigned int            ipi_offset;
 156#endif
 157};
 158
 159/**
 160 * struct irq_data - per irq chip data passed down to chip functions
 161 * @mask:               precomputed bitmask for accessing the chip registers
 162 * @irq:                interrupt number
 163 * @hwirq:              hardware interrupt number, local to the interrupt domain
 164 * @common:             point to data shared by all irqchips
 165 * @chip:               low level interrupt hardware access
 166 * @domain:             Interrupt translation domain; responsible for mapping
 167 *                      between hwirq number and linux irq number.
 168 * @parent_data:        pointer to parent struct irq_data to support hierarchy
 169 *                      irq_domain
 170 * @chip_data:          platform-specific per-chip private data for the chip
 171 *                      methods, to allow shared chip implementations
 172 */
 173struct irq_data {
 174        u32                     mask;
 175        unsigned int            irq;
 176        unsigned long           hwirq;
 177        struct irq_common_data  *common;
 178        struct irq_chip         *chip;
 179        struct irq_domain       *domain;
 180#ifdef  CONFIG_IRQ_DOMAIN_HIERARCHY
 181        struct irq_data         *parent_data;
 182#endif
 183        void                    *chip_data;
 184};
 185
 186/*
 187 * Bit masks for irq_common_data.state_use_accessors
 188 *
 189 * IRQD_TRIGGER_MASK            - Mask for the trigger type bits
 190 * IRQD_SETAFFINITY_PENDING     - Affinity setting is pending
 191 * IRQD_ACTIVATED               - Interrupt has already been activated
 192 * IRQD_NO_BALANCING            - Balancing disabled for this IRQ
 193 * IRQD_PER_CPU                 - Interrupt is per cpu
 194 * IRQD_AFFINITY_SET            - Interrupt affinity was set
 195 * IRQD_LEVEL                   - Interrupt is level triggered
 196 * IRQD_WAKEUP_STATE            - Interrupt is configured for wakeup
 197 *                                from suspend
 198 * IRDQ_MOVE_PCNTXT             - Interrupt can be moved in process
 199 *                                context
 200 * IRQD_IRQ_DISABLED            - Disabled state of the interrupt
 201 * IRQD_IRQ_MASKED              - Masked state of the interrupt
 202 * IRQD_IRQ_INPROGRESS          - In progress state of the interrupt
 203 * IRQD_WAKEUP_ARMED            - Wakeup mode armed
 204 * IRQD_FORWARDED_TO_VCPU       - The interrupt is forwarded to a VCPU
 205 * IRQD_AFFINITY_MANAGED        - Affinity is auto-managed by the kernel
 206 * IRQD_IRQ_STARTED             - Startup state of the interrupt
 207 * IRQD_MANAGED_SHUTDOWN        - Interrupt was shutdown due to empty affinity
 208 *                                mask. Applies only to affinity managed irqs.
 209 * IRQD_SINGLE_TARGET           - IRQ allows only a single affinity target
 210 * IRQD_DEFAULT_TRIGGER_SET     - Expected trigger already been set
 211 * IRQD_CAN_RESERVE             - Can use reservation mode
 212 */
 213enum {
 214        IRQD_TRIGGER_MASK               = 0xf,
 215        IRQD_SETAFFINITY_PENDING        = (1 <<  8),
 216        IRQD_ACTIVATED                  = (1 <<  9),
 217        IRQD_NO_BALANCING               = (1 << 10),
 218        IRQD_PER_CPU                    = (1 << 11),
 219        IRQD_AFFINITY_SET               = (1 << 12),
 220        IRQD_LEVEL                      = (1 << 13),
 221        IRQD_WAKEUP_STATE               = (1 << 14),
 222        IRQD_MOVE_PCNTXT                = (1 << 15),
 223        IRQD_IRQ_DISABLED               = (1 << 16),
 224        IRQD_IRQ_MASKED                 = (1 << 17),
 225        IRQD_IRQ_INPROGRESS             = (1 << 18),
 226        IRQD_WAKEUP_ARMED               = (1 << 19),
 227        IRQD_FORWARDED_TO_VCPU          = (1 << 20),
 228        IRQD_AFFINITY_MANAGED           = (1 << 21),
 229        IRQD_IRQ_STARTED                = (1 << 22),
 230        IRQD_MANAGED_SHUTDOWN           = (1 << 23),
 231        IRQD_SINGLE_TARGET              = (1 << 24),
 232        IRQD_DEFAULT_TRIGGER_SET        = (1 << 25),
 233        IRQD_CAN_RESERVE                = (1 << 26),
 234};
 235
 236#define __irqd_to_state(d) ACCESS_PRIVATE((d)->common, state_use_accessors)
 237
 238static inline bool irqd_is_setaffinity_pending(struct irq_data *d)
 239{
 240        return __irqd_to_state(d) & IRQD_SETAFFINITY_PENDING;
 241}
 242
 243static inline bool irqd_is_per_cpu(struct irq_data *d)
 244{
 245        return __irqd_to_state(d) & IRQD_PER_CPU;
 246}
 247
 248static inline bool irqd_can_balance(struct irq_data *d)
 249{
 250        return !(__irqd_to_state(d) & (IRQD_PER_CPU | IRQD_NO_BALANCING));
 251}
 252
 253static inline bool irqd_affinity_was_set(struct irq_data *d)
 254{
 255        return __irqd_to_state(d) & IRQD_AFFINITY_SET;
 256}
 257
 258static inline void irqd_mark_affinity_was_set(struct irq_data *d)
 259{
 260        __irqd_to_state(d) |= IRQD_AFFINITY_SET;
 261}
 262
 263static inline bool irqd_trigger_type_was_set(struct irq_data *d)
 264{
 265        return __irqd_to_state(d) & IRQD_DEFAULT_TRIGGER_SET;
 266}
 267
 268static inline u32 irqd_get_trigger_type(struct irq_data *d)
 269{
 270        return __irqd_to_state(d) & IRQD_TRIGGER_MASK;
 271}
 272
 273/*
 274 * Must only be called inside irq_chip.irq_set_type() functions or
 275 * from the DT/ACPI setup code.
 276 */
 277static inline void irqd_set_trigger_type(struct irq_data *d, u32 type)
 278{
 279        __irqd_to_state(d) &= ~IRQD_TRIGGER_MASK;
 280        __irqd_to_state(d) |= type & IRQD_TRIGGER_MASK;
 281        __irqd_to_state(d) |= IRQD_DEFAULT_TRIGGER_SET;
 282}
 283
 284static inline bool irqd_is_level_type(struct irq_data *d)
 285{
 286        return __irqd_to_state(d) & IRQD_LEVEL;
 287}
 288
 289/*
 290 * Must only be called of irqchip.irq_set_affinity() or low level
 291 * hieararchy domain allocation functions.
 292 */
 293static inline void irqd_set_single_target(struct irq_data *d)
 294{
 295        __irqd_to_state(d) |= IRQD_SINGLE_TARGET;
 296}
 297
 298static inline bool irqd_is_single_target(struct irq_data *d)
 299{
 300        return __irqd_to_state(d) & IRQD_SINGLE_TARGET;
 301}
 302
 303static inline bool irqd_is_wakeup_set(struct irq_data *d)
 304{
 305        return __irqd_to_state(d) & IRQD_WAKEUP_STATE;
 306}
 307
 308static inline bool irqd_can_move_in_process_context(struct irq_data *d)
 309{
 310        return __irqd_to_state(d) & IRQD_MOVE_PCNTXT;
 311}
 312
 313static inline bool irqd_irq_disabled(struct irq_data *d)
 314{
 315        return __irqd_to_state(d) & IRQD_IRQ_DISABLED;
 316}
 317
 318static inline bool irqd_irq_masked(struct irq_data *d)
 319{
 320        return __irqd_to_state(d) & IRQD_IRQ_MASKED;
 321}
 322
 323static inline bool irqd_irq_inprogress(struct irq_data *d)
 324{
 325        return __irqd_to_state(d) & IRQD_IRQ_INPROGRESS;
 326}
 327
 328static inline bool irqd_is_wakeup_armed(struct irq_data *d)
 329{
 330        return __irqd_to_state(d) & IRQD_WAKEUP_ARMED;
 331}
 332
 333static inline bool irqd_is_forwarded_to_vcpu(struct irq_data *d)
 334{
 335        return __irqd_to_state(d) & IRQD_FORWARDED_TO_VCPU;
 336}
 337
 338static inline void irqd_set_forwarded_to_vcpu(struct irq_data *d)
 339{
 340        __irqd_to_state(d) |= IRQD_FORWARDED_TO_VCPU;
 341}
 342
 343static inline void irqd_clr_forwarded_to_vcpu(struct irq_data *d)
 344{
 345        __irqd_to_state(d) &= ~IRQD_FORWARDED_TO_VCPU;
 346}
 347
 348static inline bool irqd_affinity_is_managed(struct irq_data *d)
 349{
 350        return __irqd_to_state(d) & IRQD_AFFINITY_MANAGED;
 351}
 352
 353static inline bool irqd_is_activated(struct irq_data *d)
 354{
 355        return __irqd_to_state(d) & IRQD_ACTIVATED;
 356}
 357
 358static inline void irqd_set_activated(struct irq_data *d)
 359{
 360        __irqd_to_state(d) |= IRQD_ACTIVATED;
 361}
 362
 363static inline void irqd_clr_activated(struct irq_data *d)
 364{
 365        __irqd_to_state(d) &= ~IRQD_ACTIVATED;
 366}
 367
 368static inline bool irqd_is_started(struct irq_data *d)
 369{
 370        return __irqd_to_state(d) & IRQD_IRQ_STARTED;
 371}
 372
 373static inline bool irqd_is_managed_and_shutdown(struct irq_data *d)
 374{
 375        return __irqd_to_state(d) & IRQD_MANAGED_SHUTDOWN;
 376}
 377
 378static inline void irqd_set_can_reserve(struct irq_data *d)
 379{
 380        __irqd_to_state(d) |= IRQD_CAN_RESERVE;
 381}
 382
 383static inline void irqd_clr_can_reserve(struct irq_data *d)
 384{
 385        __irqd_to_state(d) &= ~IRQD_CAN_RESERVE;
 386}
 387
 388static inline bool irqd_can_reserve(struct irq_data *d)
 389{
 390        return __irqd_to_state(d) & IRQD_CAN_RESERVE;
 391}
 392
 393#undef __irqd_to_state
 394
 395static inline irq_hw_number_t irqd_to_hwirq(struct irq_data *d)
 396{
 397        return d->hwirq;
 398}
 399
 400/**
 401 * struct irq_chip - hardware interrupt chip descriptor
 402 *
 403 * @parent_device:      pointer to parent device for irqchip
 404 * @name:               name for /proc/interrupts
 405 * @irq_startup:        start up the interrupt (defaults to ->enable if NULL)
 406 * @irq_shutdown:       shut down the interrupt (defaults to ->disable if NULL)
 407 * @irq_enable:         enable the interrupt (defaults to chip->unmask if NULL)
 408 * @irq_disable:        disable the interrupt
 409 * @irq_ack:            start of a new interrupt
 410 * @irq_mask:           mask an interrupt source
 411 * @irq_mask_ack:       ack and mask an interrupt source
 412 * @irq_unmask:         unmask an interrupt source
 413 * @irq_eoi:            end of interrupt
 414 * @irq_set_affinity:   Set the CPU affinity on SMP machines. If the force
 415 *                      argument is true, it tells the driver to
 416 *                      unconditionally apply the affinity setting. Sanity
 417 *                      checks against the supplied affinity mask are not
 418 *                      required. This is used for CPU hotplug where the
 419 *                      target CPU is not yet set in the cpu_online_mask.
 420 * @irq_retrigger:      resend an IRQ to the CPU
 421 * @irq_set_type:       set the flow type (IRQ_TYPE_LEVEL/etc.) of an IRQ
 422 * @irq_set_wake:       enable/disable power-management wake-on of an IRQ
 423 * @irq_bus_lock:       function to lock access to slow bus (i2c) chips
 424 * @irq_bus_sync_unlock:function to sync and unlock slow bus (i2c) chips
 425 * @irq_cpu_online:     configure an interrupt source for a secondary CPU
 426 * @irq_cpu_offline:    un-configure an interrupt source for a secondary CPU
 427 * @irq_suspend:        function called from core code on suspend once per
 428 *                      chip, when one or more interrupts are installed
 429 * @irq_resume:         function called from core code on resume once per chip,
 430 *                      when one ore more interrupts are installed
 431 * @irq_pm_shutdown:    function called from core code on shutdown once per chip
 432 * @irq_calc_mask:      Optional function to set irq_data.mask for special cases
 433 * @irq_print_chip:     optional to print special chip info in show_interrupts
 434 * @irq_request_resources:      optional to request resources before calling
 435 *                              any other callback related to this irq
 436 * @irq_release_resources:      optional to release resources acquired with
 437 *                              irq_request_resources
 438 * @irq_compose_msi_msg:        optional to compose message content for MSI
 439 * @irq_write_msi_msg:  optional to write message content for MSI
 440 * @irq_get_irqchip_state:      return the internal state of an interrupt
 441 * @irq_set_irqchip_state:      set the internal state of a interrupt
 442 * @irq_set_vcpu_affinity:      optional to target a vCPU in a virtual machine
 443 * @ipi_send_single:    send a single IPI to destination cpus
 444 * @ipi_send_mask:      send an IPI to destination cpus in cpumask
 445 * @flags:              chip specific flags
 446 */
 447struct irq_chip {
 448        struct device   *parent_device;
 449        const char      *name;
 450        unsigned int    (*irq_startup)(struct irq_data *data);
 451        void            (*irq_shutdown)(struct irq_data *data);
 452        void            (*irq_enable)(struct irq_data *data);
 453        void            (*irq_disable)(struct irq_data *data);
 454
 455        void            (*irq_ack)(struct irq_data *data);
 456        void            (*irq_mask)(struct irq_data *data);
 457        void            (*irq_mask_ack)(struct irq_data *data);
 458        void            (*irq_unmask)(struct irq_data *data);
 459        void            (*irq_eoi)(struct irq_data *data);
 460
 461        int             (*irq_set_affinity)(struct irq_data *data, const struct cpumask *dest, bool force);
 462        int             (*irq_retrigger)(struct irq_data *data);
 463        int             (*irq_set_type)(struct irq_data *data, unsigned int flow_type);
 464        int             (*irq_set_wake)(struct irq_data *data, unsigned int on);
 465
 466        void            (*irq_bus_lock)(struct irq_data *data);
 467        void            (*irq_bus_sync_unlock)(struct irq_data *data);
 468
 469        void            (*irq_cpu_online)(struct irq_data *data);
 470        void            (*irq_cpu_offline)(struct irq_data *data);
 471
 472        void            (*irq_suspend)(struct irq_data *data);
 473        void            (*irq_resume)(struct irq_data *data);
 474        void            (*irq_pm_shutdown)(struct irq_data *data);
 475
 476        void            (*irq_calc_mask)(struct irq_data *data);
 477
 478        void            (*irq_print_chip)(struct irq_data *data, struct seq_file *p);
 479        int             (*irq_request_resources)(struct irq_data *data);
 480        void            (*irq_release_resources)(struct irq_data *data);
 481
 482        void            (*irq_compose_msi_msg)(struct irq_data *data, struct msi_msg *msg);
 483        void            (*irq_write_msi_msg)(struct irq_data *data, struct msi_msg *msg);
 484
 485        int             (*irq_get_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool *state);
 486        int             (*irq_set_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool state);
 487
 488        int             (*irq_set_vcpu_affinity)(struct irq_data *data, void *vcpu_info);
 489
 490        void            (*ipi_send_single)(struct irq_data *data, unsigned int cpu);
 491        void            (*ipi_send_mask)(struct irq_data *data, const struct cpumask *dest);
 492
 493        unsigned long   flags;
 494};
 495
 496/*
 497 * irq_chip specific flags
 498 *
 499 * IRQCHIP_SET_TYPE_MASKED:     Mask before calling chip.irq_set_type()
 500 * IRQCHIP_EOI_IF_HANDLED:      Only issue irq_eoi() when irq was handled
 501 * IRQCHIP_MASK_ON_SUSPEND:     Mask non wake irqs in the suspend path
 502 * IRQCHIP_ONOFFLINE_ENABLED:   Only call irq_on/off_line callbacks
 503 *                              when irq enabled
 504 * IRQCHIP_SKIP_SET_WAKE:       Skip chip.irq_set_wake(), for this irq chip
 505 * IRQCHIP_ONESHOT_SAFE:        One shot does not require mask/unmask
 506 * IRQCHIP_EOI_THREADED:        Chip requires eoi() on unmask in threaded mode
 507 * IRQCHIP_SUPPORTS_LEVEL_MSI   Chip can provide two doorbells for Level MSIs
 508 */
 509enum {
 510        IRQCHIP_SET_TYPE_MASKED         = (1 <<  0),
 511        IRQCHIP_EOI_IF_HANDLED          = (1 <<  1),
 512        IRQCHIP_MASK_ON_SUSPEND         = (1 <<  2),
 513        IRQCHIP_ONOFFLINE_ENABLED       = (1 <<  3),
 514        IRQCHIP_SKIP_SET_WAKE           = (1 <<  4),
 515        IRQCHIP_ONESHOT_SAFE            = (1 <<  5),
 516        IRQCHIP_EOI_THREADED            = (1 <<  6),
 517        IRQCHIP_SUPPORTS_LEVEL_MSI      = (1 <<  7),
 518};
 519
 520#include <linux/irqdesc.h>
 521
 522/*
 523 * Pick up the arch-dependent methods:
 524 */
 525#include <asm/hw_irq.h>
 526
 527#ifndef NR_IRQS_LEGACY
 528# define NR_IRQS_LEGACY 0
 529#endif
 530
 531#ifndef ARCH_IRQ_INIT_FLAGS
 532# define ARCH_IRQ_INIT_FLAGS    0
 533#endif
 534
 535#define IRQ_DEFAULT_INIT_FLAGS  ARCH_IRQ_INIT_FLAGS
 536
 537struct irqaction;
 538extern int setup_irq(unsigned int irq, struct irqaction *new);
 539extern void remove_irq(unsigned int irq, struct irqaction *act);
 540extern int setup_percpu_irq(unsigned int irq, struct irqaction *new);
 541extern void remove_percpu_irq(unsigned int irq, struct irqaction *act);
 542
 543extern void irq_cpu_online(void);
 544extern void irq_cpu_offline(void);
 545extern int irq_set_affinity_locked(struct irq_data *data,
 546                                   const struct cpumask *cpumask, bool force);
 547extern int irq_set_vcpu_affinity(unsigned int irq, void *vcpu_info);
 548
 549#if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_IRQ_MIGRATION)
 550extern void irq_migrate_all_off_this_cpu(void);
 551extern int irq_affinity_online_cpu(unsigned int cpu);
 552#else
 553# define irq_affinity_online_cpu        NULL
 554#endif
 555
 556#if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_PENDING_IRQ)
 557void __irq_move_irq(struct irq_data *data);
 558static inline void irq_move_irq(struct irq_data *data)
 559{
 560        if (unlikely(irqd_is_setaffinity_pending(data)))
 561                __irq_move_irq(data);
 562}
 563void irq_move_masked_irq(struct irq_data *data);
 564void irq_force_complete_move(struct irq_desc *desc);
 565#else
 566static inline void irq_move_irq(struct irq_data *data) { }
 567static inline void irq_move_masked_irq(struct irq_data *data) { }
 568static inline void irq_force_complete_move(struct irq_desc *desc) { }
 569#endif
 570
 571extern int no_irq_affinity;
 572
 573#ifdef CONFIG_HARDIRQS_SW_RESEND
 574int irq_set_parent(int irq, int parent_irq);
 575#else
 576static inline int irq_set_parent(int irq, int parent_irq)
 577{
 578        return 0;
 579}
 580#endif
 581
 582/*
 583 * Built-in IRQ handlers for various IRQ types,
 584 * callable via desc->handle_irq()
 585 */
 586extern void handle_level_irq(struct irq_desc *desc);
 587extern void handle_fasteoi_irq(struct irq_desc *desc);
 588extern void handle_edge_irq(struct irq_desc *desc);
 589extern void handle_edge_eoi_irq(struct irq_desc *desc);
 590extern void handle_simple_irq(struct irq_desc *desc);
 591extern void handle_untracked_irq(struct irq_desc *desc);
 592extern void handle_percpu_irq(struct irq_desc *desc);
 593extern void handle_percpu_devid_irq(struct irq_desc *desc);
 594extern void handle_bad_irq(struct irq_desc *desc);
 595extern void handle_nested_irq(unsigned int irq);
 596
 597extern int irq_chip_compose_msi_msg(struct irq_data *data, struct msi_msg *msg);
 598extern int irq_chip_pm_get(struct irq_data *data);
 599extern int irq_chip_pm_put(struct irq_data *data);
 600#ifdef  CONFIG_IRQ_DOMAIN_HIERARCHY
 601extern void handle_fasteoi_ack_irq(struct irq_desc *desc);
 602extern void handle_fasteoi_mask_irq(struct irq_desc *desc);
 603extern void irq_chip_enable_parent(struct irq_data *data);
 604extern void irq_chip_disable_parent(struct irq_data *data);
 605extern void irq_chip_ack_parent(struct irq_data *data);
 606extern int irq_chip_retrigger_hierarchy(struct irq_data *data);
 607extern void irq_chip_mask_parent(struct irq_data *data);
 608extern void irq_chip_unmask_parent(struct irq_data *data);
 609extern void irq_chip_eoi_parent(struct irq_data *data);
 610extern int irq_chip_set_affinity_parent(struct irq_data *data,
 611                                        const struct cpumask *dest,
 612                                        bool force);
 613extern int irq_chip_set_wake_parent(struct irq_data *data, unsigned int on);
 614extern int irq_chip_set_vcpu_affinity_parent(struct irq_data *data,
 615                                             void *vcpu_info);
 616extern int irq_chip_set_type_parent(struct irq_data *data, unsigned int type);
 617#endif
 618
 619/* Handling of unhandled and spurious interrupts: */
 620extern void note_interrupt(struct irq_desc *desc, irqreturn_t action_ret);
 621
 622
 623/* Enable/disable irq debugging output: */
 624extern int noirqdebug_setup(char *str);
 625
 626/* Checks whether the interrupt can be requested by request_irq(): */
 627extern int can_request_irq(unsigned int irq, unsigned long irqflags);
 628
 629/* Dummy irq-chip implementations: */
 630extern struct irq_chip no_irq_chip;
 631extern struct irq_chip dummy_irq_chip;
 632
 633extern void
 634irq_set_chip_and_handler_name(unsigned int irq, struct irq_chip *chip,
 635                              irq_flow_handler_t handle, const char *name);
 636
 637static inline void irq_set_chip_and_handler(unsigned int irq, struct irq_chip *chip,
 638                                            irq_flow_handler_t handle)
 639{
 640        irq_set_chip_and_handler_name(irq, chip, handle, NULL);
 641}
 642
 643extern int irq_set_percpu_devid(unsigned int irq);
 644extern int irq_set_percpu_devid_partition(unsigned int irq,
 645                                          const struct cpumask *affinity);
 646extern int irq_get_percpu_devid_partition(unsigned int irq,
 647                                          struct cpumask *affinity);
 648
 649extern void
 650__irq_set_handler(unsigned int irq, irq_flow_handler_t handle, int is_chained,
 651                  const char *name);
 652
 653static inline void
 654irq_set_handler(unsigned int irq, irq_flow_handler_t handle)
 655{
 656        __irq_set_handler(irq, handle, 0, NULL);
 657}
 658
 659/*
 660 * Set a highlevel chained flow handler for a given IRQ.
 661 * (a chained handler is automatically enabled and set to
 662 *  IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
 663 */
 664static inline void
 665irq_set_chained_handler(unsigned int irq, irq_flow_handler_t handle)
 666{
 667        __irq_set_handler(irq, handle, 1, NULL);
 668}
 669
 670/*
 671 * Set a highlevel chained flow handler and its data for a given IRQ.
 672 * (a chained handler is automatically enabled and set to
 673 *  IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
 674 */
 675void
 676irq_set_chained_handler_and_data(unsigned int irq, irq_flow_handler_t handle,
 677                                 void *data);
 678
 679void irq_modify_status(unsigned int irq, unsigned long clr, unsigned long set);
 680
 681static inline void irq_set_status_flags(unsigned int irq, unsigned long set)
 682{
 683        irq_modify_status(irq, 0, set);
 684}
 685
 686static inline void irq_clear_status_flags(unsigned int irq, unsigned long clr)
 687{
 688        irq_modify_status(irq, clr, 0);
 689}
 690
 691static inline void irq_set_noprobe(unsigned int irq)
 692{
 693        irq_modify_status(irq, 0, IRQ_NOPROBE);
 694}
 695
 696static inline void irq_set_probe(unsigned int irq)
 697{
 698        irq_modify_status(irq, IRQ_NOPROBE, 0);
 699}
 700
 701static inline void irq_set_nothread(unsigned int irq)
 702{
 703        irq_modify_status(irq, 0, IRQ_NOTHREAD);
 704}
 705
 706static inline void irq_set_thread(unsigned int irq)
 707{
 708        irq_modify_status(irq, IRQ_NOTHREAD, 0);
 709}
 710
 711static inline void irq_set_nested_thread(unsigned int irq, bool nest)
 712{
 713        if (nest)
 714                irq_set_status_flags(irq, IRQ_NESTED_THREAD);
 715        else
 716                irq_clear_status_flags(irq, IRQ_NESTED_THREAD);
 717}
 718
 719static inline void irq_set_percpu_devid_flags(unsigned int irq)
 720{
 721        irq_set_status_flags(irq,
 722                             IRQ_NOAUTOEN | IRQ_PER_CPU | IRQ_NOTHREAD |
 723                             IRQ_NOPROBE | IRQ_PER_CPU_DEVID);
 724}
 725
 726/* Set/get chip/data for an IRQ: */
 727extern int irq_set_chip(unsigned int irq, struct irq_chip *chip);
 728extern int irq_set_handler_data(unsigned int irq, void *data);
 729extern int irq_set_chip_data(unsigned int irq, void *data);
 730extern int irq_set_irq_type(unsigned int irq, unsigned int type);
 731extern int irq_set_msi_desc(unsigned int irq, struct msi_desc *entry);
 732extern int irq_set_msi_desc_off(unsigned int irq_base, unsigned int irq_offset,
 733                                struct msi_desc *entry);
 734extern struct irq_data *irq_get_irq_data(unsigned int irq);
 735
 736static inline struct irq_chip *irq_get_chip(unsigned int irq)
 737{
 738        struct irq_data *d = irq_get_irq_data(irq);
 739        return d ? d->chip : NULL;
 740}
 741
 742static inline struct irq_chip *irq_data_get_irq_chip(struct irq_data *d)
 743{
 744        return d->chip;
 745}
 746
 747static inline void *irq_get_chip_data(unsigned int irq)
 748{
 749        struct irq_data *d = irq_get_irq_data(irq);
 750        return d ? d->chip_data : NULL;
 751}
 752
 753static inline void *irq_data_get_irq_chip_data(struct irq_data *d)
 754{
 755        return d->chip_data;
 756}
 757
 758static inline void *irq_get_handler_data(unsigned int irq)
 759{
 760        struct irq_data *d = irq_get_irq_data(irq);
 761        return d ? d->common->handler_data : NULL;
 762}
 763
 764static inline void *irq_data_get_irq_handler_data(struct irq_data *d)
 765{
 766        return d->common->handler_data;
 767}
 768
 769static inline struct msi_desc *irq_get_msi_desc(unsigned int irq)
 770{
 771        struct irq_data *d = irq_get_irq_data(irq);
 772        return d ? d->common->msi_desc : NULL;
 773}
 774
 775static inline struct msi_desc *irq_data_get_msi_desc(struct irq_data *d)
 776{
 777        return d->common->msi_desc;
 778}
 779
 780static inline u32 irq_get_trigger_type(unsigned int irq)
 781{
 782        struct irq_data *d = irq_get_irq_data(irq);
 783        return d ? irqd_get_trigger_type(d) : 0;
 784}
 785
 786static inline int irq_common_data_get_node(struct irq_common_data *d)
 787{
 788#ifdef CONFIG_NUMA
 789        return d->node;
 790#else
 791        return 0;
 792#endif
 793}
 794
 795static inline int irq_data_get_node(struct irq_data *d)
 796{
 797        return irq_common_data_get_node(d->common);
 798}
 799
 800static inline struct cpumask *irq_get_affinity_mask(int irq)
 801{
 802        struct irq_data *d = irq_get_irq_data(irq);
 803
 804        return d ? d->common->affinity : NULL;
 805}
 806
 807static inline struct cpumask *irq_data_get_affinity_mask(struct irq_data *d)
 808{
 809        return d->common->affinity;
 810}
 811
 812#ifdef CONFIG_GENERIC_IRQ_EFFECTIVE_AFF_MASK
 813static inline
 814struct cpumask *irq_data_get_effective_affinity_mask(struct irq_data *d)
 815{
 816        return d->common->effective_affinity;
 817}
 818static inline void irq_data_update_effective_affinity(struct irq_data *d,
 819                                                      const struct cpumask *m)
 820{
 821        cpumask_copy(d->common->effective_affinity, m);
 822}
 823#else
 824static inline void irq_data_update_effective_affinity(struct irq_data *d,
 825                                                      const struct cpumask *m)
 826{
 827}
 828static inline
 829struct cpumask *irq_data_get_effective_affinity_mask(struct irq_data *d)
 830{
 831        return d->common->affinity;
 832}
 833#endif
 834
 835unsigned int arch_dynirq_lower_bound(unsigned int from);
 836
 837int __irq_alloc_descs(int irq, unsigned int from, unsigned int cnt, int node,
 838                      struct module *owner,
 839                      const struct irq_affinity_desc *affinity);
 840
 841int __devm_irq_alloc_descs(struct device *dev, int irq, unsigned int from,
 842                           unsigned int cnt, int node, struct module *owner,
 843                           const struct irq_affinity_desc *affinity);
 844
 845/* use macros to avoid needing export.h for THIS_MODULE */
 846#define irq_alloc_descs(irq, from, cnt, node)   \
 847        __irq_alloc_descs(irq, from, cnt, node, THIS_MODULE, NULL)
 848
 849#define irq_alloc_desc(node)                    \
 850        irq_alloc_descs(-1, 0, 1, node)
 851
 852#define irq_alloc_desc_at(at, node)             \
 853        irq_alloc_descs(at, at, 1, node)
 854
 855#define irq_alloc_desc_from(from, node)         \
 856        irq_alloc_descs(-1, from, 1, node)
 857
 858#define irq_alloc_descs_from(from, cnt, node)   \
 859        irq_alloc_descs(-1, from, cnt, node)
 860
 861#define devm_irq_alloc_descs(dev, irq, from, cnt, node)         \
 862        __devm_irq_alloc_descs(dev, irq, from, cnt, node, THIS_MODULE, NULL)
 863
 864#define devm_irq_alloc_desc(dev, node)                          \
 865        devm_irq_alloc_descs(dev, -1, 0, 1, node)
 866
 867#define devm_irq_alloc_desc_at(dev, at, node)                   \
 868        devm_irq_alloc_descs(dev, at, at, 1, node)
 869
 870#define devm_irq_alloc_desc_from(dev, from, node)               \
 871        devm_irq_alloc_descs(dev, -1, from, 1, node)
 872
 873#define devm_irq_alloc_descs_from(dev, from, cnt, node)         \
 874        devm_irq_alloc_descs(dev, -1, from, cnt, node)
 875
 876void irq_free_descs(unsigned int irq, unsigned int cnt);
 877static inline void irq_free_desc(unsigned int irq)
 878{
 879        irq_free_descs(irq, 1);
 880}
 881
 882#ifdef CONFIG_GENERIC_IRQ_LEGACY_ALLOC_HWIRQ
 883unsigned int irq_alloc_hwirqs(int cnt, int node);
 884static inline unsigned int irq_alloc_hwirq(int node)
 885{
 886        return irq_alloc_hwirqs(1, node);
 887}
 888void irq_free_hwirqs(unsigned int from, int cnt);
 889static inline void irq_free_hwirq(unsigned int irq)
 890{
 891        return irq_free_hwirqs(irq, 1);
 892}
 893int arch_setup_hwirq(unsigned int irq, int node);
 894void arch_teardown_hwirq(unsigned int irq);
 895#endif
 896
 897#ifdef CONFIG_GENERIC_IRQ_LEGACY
 898void irq_init_desc(unsigned int irq);
 899#endif
 900
 901/**
 902 * struct irq_chip_regs - register offsets for struct irq_gci
 903 * @enable:     Enable register offset to reg_base
 904 * @disable:    Disable register offset to reg_base
 905 * @mask:       Mask register offset to reg_base
 906 * @ack:        Ack register offset to reg_base
 907 * @eoi:        Eoi register offset to reg_base
 908 * @type:       Type configuration register offset to reg_base
 909 * @polarity:   Polarity configuration register offset to reg_base
 910 */
 911struct irq_chip_regs {
 912        unsigned long           enable;
 913        unsigned long           disable;
 914        unsigned long           mask;
 915        unsigned long           ack;
 916        unsigned long           eoi;
 917        unsigned long           type;
 918        unsigned long           polarity;
 919};
 920
 921/**
 922 * struct irq_chip_type - Generic interrupt chip instance for a flow type
 923 * @chip:               The real interrupt chip which provides the callbacks
 924 * @regs:               Register offsets for this chip
 925 * @handler:            Flow handler associated with this chip
 926 * @type:               Chip can handle these flow types
 927 * @mask_cache_priv:    Cached mask register private to the chip type
 928 * @mask_cache:         Pointer to cached mask register
 929 *
 930 * A irq_generic_chip can have several instances of irq_chip_type when
 931 * it requires different functions and register offsets for different
 932 * flow types.
 933 */
 934struct irq_chip_type {
 935        struct irq_chip         chip;
 936        struct irq_chip_regs    regs;
 937        irq_flow_handler_t      handler;
 938        u32                     type;
 939        u32                     mask_cache_priv;
 940        u32                     *mask_cache;
 941};
 942
 943/**
 944 * struct irq_chip_generic - Generic irq chip data structure
 945 * @lock:               Lock to protect register and cache data access
 946 * @reg_base:           Register base address (virtual)
 947 * @reg_readl:          Alternate I/O accessor (defaults to readl if NULL)
 948 * @reg_writel:         Alternate I/O accessor (defaults to writel if NULL)
 949 * @suspend:            Function called from core code on suspend once per
 950 *                      chip; can be useful instead of irq_chip::suspend to
 951 *                      handle chip details even when no interrupts are in use
 952 * @resume:             Function called from core code on resume once per chip;
 953 *                      can be useful instead of irq_chip::suspend to handle
 954 *                      chip details even when no interrupts are in use
 955 * @irq_base:           Interrupt base nr for this chip
 956 * @irq_cnt:            Number of interrupts handled by this chip
 957 * @mask_cache:         Cached mask register shared between all chip types
 958 * @type_cache:         Cached type register
 959 * @polarity_cache:     Cached polarity register
 960 * @wake_enabled:       Interrupt can wakeup from suspend
 961 * @wake_active:        Interrupt is marked as an wakeup from suspend source
 962 * @num_ct:             Number of available irq_chip_type instances (usually 1)
 963 * @private:            Private data for non generic chip callbacks
 964 * @installed:          bitfield to denote installed interrupts
 965 * @unused:             bitfield to denote unused interrupts
 966 * @domain:             irq domain pointer
 967 * @list:               List head for keeping track of instances
 968 * @chip_types:         Array of interrupt irq_chip_types
 969 *
 970 * Note, that irq_chip_generic can have multiple irq_chip_type
 971 * implementations which can be associated to a particular irq line of
 972 * an irq_chip_generic instance. That allows to share and protect
 973 * state in an irq_chip_generic instance when we need to implement
 974 * different flow mechanisms (level/edge) for it.
 975 */
 976struct irq_chip_generic {
 977        raw_spinlock_t          lock;
 978        void __iomem            *reg_base;
 979        u32                     (*reg_readl)(void __iomem *addr);
 980        void                    (*reg_writel)(u32 val, void __iomem *addr);
 981        void                    (*suspend)(struct irq_chip_generic *gc);
 982        void                    (*resume)(struct irq_chip_generic *gc);
 983        unsigned int            irq_base;
 984        unsigned int            irq_cnt;
 985        u32                     mask_cache;
 986        u32                     type_cache;
 987        u32                     polarity_cache;
 988        u32                     wake_enabled;
 989        u32                     wake_active;
 990        unsigned int            num_ct;
 991        void                    *private;
 992        unsigned long           installed;
 993        unsigned long           unused;
 994        struct irq_domain       *domain;
 995        struct list_head        list;
 996        struct irq_chip_type    chip_types[0];
 997};
 998
 999/**
1000 * enum irq_gc_flags - Initialization flags for generic irq chips
1001 * @IRQ_GC_INIT_MASK_CACHE:     Initialize the mask_cache by reading mask reg
1002 * @IRQ_GC_INIT_NESTED_LOCK:    Set the lock class of the irqs to nested for
1003 *                              irq chips which need to call irq_set_wake() on
1004 *                              the parent irq. Usually GPIO implementations
1005 * @IRQ_GC_MASK_CACHE_PER_TYPE: Mask cache is chip type private
1006 * @IRQ_GC_NO_MASK:             Do not calculate irq_data->mask
1007 * @IRQ_GC_BE_IO:               Use big-endian register accesses (default: LE)
1008 */
1009enum irq_gc_flags {
1010        IRQ_GC_INIT_MASK_CACHE          = 1 << 0,
1011        IRQ_GC_INIT_NESTED_LOCK         = 1 << 1,
1012        IRQ_GC_MASK_CACHE_PER_TYPE      = 1 << 2,
1013        IRQ_GC_NO_MASK                  = 1 << 3,
1014        IRQ_GC_BE_IO                    = 1 << 4,
1015};
1016
1017/*
1018 * struct irq_domain_chip_generic - Generic irq chip data structure for irq domains
1019 * @irqs_per_chip:      Number of interrupts per chip
1020 * @num_chips:          Number of chips
1021 * @irq_flags_to_set:   IRQ* flags to set on irq setup
1022 * @irq_flags_to_clear: IRQ* flags to clear on irq setup
1023 * @gc_flags:           Generic chip specific setup flags
1024 * @gc:                 Array of pointers to generic interrupt chips
1025 */
1026struct irq_domain_chip_generic {
1027        unsigned int            irqs_per_chip;
1028        unsigned int            num_chips;
1029        unsigned int            irq_flags_to_clear;
1030        unsigned int            irq_flags_to_set;
1031        enum irq_gc_flags       gc_flags;
1032        struct irq_chip_generic *gc[0];
1033};
1034
1035/* Generic chip callback functions */
1036void irq_gc_noop(struct irq_data *d);
1037void irq_gc_mask_disable_reg(struct irq_data *d);
1038void irq_gc_mask_set_bit(struct irq_data *d);
1039void irq_gc_mask_clr_bit(struct irq_data *d);
1040void irq_gc_unmask_enable_reg(struct irq_data *d);
1041void irq_gc_ack_set_bit(struct irq_data *d);
1042void irq_gc_ack_clr_bit(struct irq_data *d);
1043void irq_gc_mask_disable_and_ack_set(struct irq_data *d);
1044void irq_gc_eoi(struct irq_data *d);
1045int irq_gc_set_wake(struct irq_data *d, unsigned int on);
1046
1047/* Setup functions for irq_chip_generic */
1048int irq_map_generic_chip(struct irq_domain *d, unsigned int virq,
1049                         irq_hw_number_t hw_irq);
1050struct irq_chip_generic *
1051irq_alloc_generic_chip(const char *name, int nr_ct, unsigned int irq_base,
1052                       void __iomem *reg_base, irq_flow_handler_t handler);
1053void irq_setup_generic_chip(struct irq_chip_generic *gc, u32 msk,
1054                            enum irq_gc_flags flags, unsigned int clr,
1055                            unsigned int set);
1056int irq_setup_alt_chip(struct irq_data *d, unsigned int type);
1057void irq_remove_generic_chip(struct irq_chip_generic *gc, u32 msk,
1058                             unsigned int clr, unsigned int set);
1059
1060struct irq_chip_generic *
1061devm_irq_alloc_generic_chip(struct device *dev, const char *name, int num_ct,
1062                            unsigned int irq_base, void __iomem *reg_base,
1063                            irq_flow_handler_t handler);
1064int devm_irq_setup_generic_chip(struct device *dev, struct irq_chip_generic *gc,
1065                                u32 msk, enum irq_gc_flags flags,
1066                                unsigned int clr, unsigned int set);
1067
1068struct irq_chip_generic *irq_get_domain_generic_chip(struct irq_domain *d, unsigned int hw_irq);
1069
1070int __irq_alloc_domain_generic_chips(struct irq_domain *d, int irqs_per_chip,
1071                                     int num_ct, const char *name,
1072                                     irq_flow_handler_t handler,
1073                                     unsigned int clr, unsigned int set,
1074                                     enum irq_gc_flags flags);
1075
1076#define irq_alloc_domain_generic_chips(d, irqs_per_chip, num_ct, name,  \
1077                                       handler, clr, set, flags)        \
1078({                                                                      \
1079        MAYBE_BUILD_BUG_ON(irqs_per_chip > 32);                         \
1080        __irq_alloc_domain_generic_chips(d, irqs_per_chip, num_ct, name,\
1081                                         handler, clr, set, flags);     \
1082})
1083
1084static inline void irq_free_generic_chip(struct irq_chip_generic *gc)
1085{
1086        kfree(gc);
1087}
1088
1089static inline void irq_destroy_generic_chip(struct irq_chip_generic *gc,
1090                                            u32 msk, unsigned int clr,
1091                                            unsigned int set)
1092{
1093        irq_remove_generic_chip(gc, msk, clr, set);
1094        irq_free_generic_chip(gc);
1095}
1096
1097static inline struct irq_chip_type *irq_data_get_chip_type(struct irq_data *d)
1098{
1099        return container_of(d->chip, struct irq_chip_type, chip);
1100}
1101
1102#define IRQ_MSK(n) (u32)((n) < 32 ? ((1 << (n)) - 1) : UINT_MAX)
1103
1104#ifdef CONFIG_SMP
1105static inline void irq_gc_lock(struct irq_chip_generic *gc)
1106{
1107        raw_spin_lock(&gc->lock);
1108}
1109
1110static inline void irq_gc_unlock(struct irq_chip_generic *gc)
1111{
1112        raw_spin_unlock(&gc->lock);
1113}
1114#else
1115static inline void irq_gc_lock(struct irq_chip_generic *gc) { }
1116static inline void irq_gc_unlock(struct irq_chip_generic *gc) { }
1117#endif
1118
1119/*
1120 * The irqsave variants are for usage in non interrupt code. Do not use
1121 * them in irq_chip callbacks. Use irq_gc_lock() instead.
1122 */
1123#define irq_gc_lock_irqsave(gc, flags)  \
1124        raw_spin_lock_irqsave(&(gc)->lock, flags)
1125
1126#define irq_gc_unlock_irqrestore(gc, flags)     \
1127        raw_spin_unlock_irqrestore(&(gc)->lock, flags)
1128
1129static inline void irq_reg_writel(struct irq_chip_generic *gc,
1130                                  u32 val, int reg_offset)
1131{
1132        if (gc->reg_writel)
1133                gc->reg_writel(val, gc->reg_base + reg_offset);
1134        else
1135                writel(val, gc->reg_base + reg_offset);
1136}
1137
1138static inline u32 irq_reg_readl(struct irq_chip_generic *gc,
1139                                int reg_offset)
1140{
1141        if (gc->reg_readl)
1142                return gc->reg_readl(gc->reg_base + reg_offset);
1143        else
1144                return readl(gc->reg_base + reg_offset);
1145}
1146
1147struct irq_matrix;
1148struct irq_matrix *irq_alloc_matrix(unsigned int matrix_bits,
1149                                    unsigned int alloc_start,
1150                                    unsigned int alloc_end);
1151void irq_matrix_online(struct irq_matrix *m);
1152void irq_matrix_offline(struct irq_matrix *m);
1153void irq_matrix_assign_system(struct irq_matrix *m, unsigned int bit, bool replace);
1154int irq_matrix_reserve_managed(struct irq_matrix *m, const struct cpumask *msk);
1155void irq_matrix_remove_managed(struct irq_matrix *m, const struct cpumask *msk);
1156int irq_matrix_alloc_managed(struct irq_matrix *m, const struct cpumask *msk,
1157                                unsigned int *mapped_cpu);
1158void irq_matrix_reserve(struct irq_matrix *m);
1159void irq_matrix_remove_reserved(struct irq_matrix *m);
1160int irq_matrix_alloc(struct irq_matrix *m, const struct cpumask *msk,
1161                     bool reserved, unsigned int *mapped_cpu);
1162void irq_matrix_free(struct irq_matrix *m, unsigned int cpu,
1163                     unsigned int bit, bool managed);
1164void irq_matrix_assign(struct irq_matrix *m, unsigned int bit);
1165unsigned int irq_matrix_available(struct irq_matrix *m, bool cpudown);
1166unsigned int irq_matrix_allocated(struct irq_matrix *m);
1167unsigned int irq_matrix_reserved(struct irq_matrix *m);
1168void irq_matrix_debug_show(struct seq_file *sf, struct irq_matrix *m, int ind);
1169
1170/* Contrary to Linux irqs, for hardware irqs the irq number 0 is valid */
1171#define INVALID_HWIRQ   (~0UL)
1172irq_hw_number_t ipi_get_hwirq(unsigned int irq, unsigned int cpu);
1173int __ipi_send_single(struct irq_desc *desc, unsigned int cpu);
1174int __ipi_send_mask(struct irq_desc *desc, const struct cpumask *dest);
1175int ipi_send_single(unsigned int virq, unsigned int cpu);
1176int ipi_send_mask(unsigned int virq, const struct cpumask *dest);
1177
1178#ifdef CONFIG_GENERIC_IRQ_MULTI_HANDLER
1179/*
1180 * Registers a generic IRQ handling function as the top-level IRQ handler in
1181 * the system, which is generally the first C code called from an assembly
1182 * architecture-specific interrupt handler.
1183 *
1184 * Returns 0 on success, or -EBUSY if an IRQ handler has already been
1185 * registered.
1186 */
1187int __init set_handle_irq(void (*handle_irq)(struct pt_regs *));
1188
1189/*
1190 * Allows interrupt handlers to find the irqchip that's been registered as the
1191 * top-level IRQ handler.
1192 */
1193extern void (*handle_arch_irq)(struct pt_regs *) __ro_after_init;
1194#endif
1195
1196#endif /* _LINUX_IRQ_H */
1197