1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
19
20#include <linux/kernel.h>
21#include <linux/module.h>
22#include <linux/list.h>
23#include <linux/types.h>
24#include <linux/device.h>
25#include <linux/slab.h>
26#include <linux/log2.h>
27#include <linux/bitmap.h>
28#include <linux/delay.h>
29#include <linux/sysfs.h>
30#include <linux/cpu.h>
31#include <linux/powercap.h>
32#include <linux/suspend.h>
33#include <asm/iosf_mbi.h>
34
35#include <asm/processor.h>
36#include <asm/cpu_device_id.h>
37#include <asm/intel-family.h>
38
39
40#define MSR_PLATFORM_POWER_LIMIT 0x0000065C
41
42
43#define ENERGY_STATUS_MASK 0xffffffff
44
45#define POWER_LIMIT1_MASK 0x7FFF
46#define POWER_LIMIT1_ENABLE BIT(15)
47#define POWER_LIMIT1_CLAMP BIT(16)
48
49#define POWER_LIMIT2_MASK (0x7FFFULL<<32)
50#define POWER_LIMIT2_ENABLE BIT_ULL(47)
51#define POWER_LIMIT2_CLAMP BIT_ULL(48)
52#define POWER_PACKAGE_LOCK BIT_ULL(63)
53#define POWER_PP_LOCK BIT(31)
54
55#define TIME_WINDOW1_MASK (0x7FULL<<17)
56#define TIME_WINDOW2_MASK (0x7FULL<<49)
57
58#define POWER_UNIT_OFFSET 0
59#define POWER_UNIT_MASK 0x0F
60
61#define ENERGY_UNIT_OFFSET 0x08
62#define ENERGY_UNIT_MASK 0x1F00
63
64#define TIME_UNIT_OFFSET 0x10
65#define TIME_UNIT_MASK 0xF0000
66
67#define POWER_INFO_MAX_MASK (0x7fffULL<<32)
68#define POWER_INFO_MIN_MASK (0x7fffULL<<16)
69#define POWER_INFO_MAX_TIME_WIN_MASK (0x3fULL<<48)
70#define POWER_INFO_THERMAL_SPEC_MASK 0x7fff
71
72#define PERF_STATUS_THROTTLE_TIME_MASK 0xffffffff
73#define PP_POLICY_MASK 0x1F
74
75
76#define RAPL_PRIMITIVE_DERIVED BIT(1)
77#define RAPL_PRIMITIVE_DUMMY BIT(2)
78
79#define TIME_WINDOW_MAX_MSEC 40000
80#define TIME_WINDOW_MIN_MSEC 250
81#define ENERGY_UNIT_SCALE 1000
82enum unit_type {
83 ARBITRARY_UNIT,
84 POWER_UNIT,
85 ENERGY_UNIT,
86 TIME_UNIT,
87};
88
89enum rapl_domain_type {
90 RAPL_DOMAIN_PACKAGE,
91 RAPL_DOMAIN_PP0,
92 RAPL_DOMAIN_PP1,
93 RAPL_DOMAIN_DRAM,
94 RAPL_DOMAIN_PLATFORM,
95 RAPL_DOMAIN_MAX,
96};
97
98enum rapl_domain_msr_id {
99 RAPL_DOMAIN_MSR_LIMIT,
100 RAPL_DOMAIN_MSR_STATUS,
101 RAPL_DOMAIN_MSR_PERF,
102 RAPL_DOMAIN_MSR_POLICY,
103 RAPL_DOMAIN_MSR_INFO,
104 RAPL_DOMAIN_MSR_MAX,
105};
106
107
108enum rapl_primitives {
109 ENERGY_COUNTER,
110 POWER_LIMIT1,
111 POWER_LIMIT2,
112 FW_LOCK,
113
114 PL1_ENABLE,
115 PL1_CLAMP,
116 PL2_ENABLE,
117 PL2_CLAMP,
118
119 TIME_WINDOW1,
120 TIME_WINDOW2,
121 THERMAL_SPEC_POWER,
122 MAX_POWER,
123
124 MIN_POWER,
125 MAX_TIME_WINDOW,
126 THROTTLED_TIME,
127 PRIORITY_LEVEL,
128
129
130 AVERAGE_POWER,
131 NR_RAPL_PRIMITIVES,
132};
133
134#define NR_RAW_PRIMITIVES (NR_RAPL_PRIMITIVES - 2)
135
136
137struct rapl_domain_data {
138 u64 primitives[NR_RAPL_PRIMITIVES];
139 unsigned long timestamp;
140};
141
142struct msrl_action {
143 u32 msr_no;
144 u64 clear_mask;
145 u64 set_mask;
146 int err;
147};
148
149#define DOMAIN_STATE_INACTIVE BIT(0)
150#define DOMAIN_STATE_POWER_LIMIT_SET BIT(1)
151#define DOMAIN_STATE_BIOS_LOCKED BIT(2)
152
153#define NR_POWER_LIMITS (2)
154struct rapl_power_limit {
155 struct powercap_zone_constraint *constraint;
156 int prim_id;
157 struct rapl_domain *domain;
158 const char *name;
159 u64 last_power_limit;
160};
161
162static const char pl1_name[] = "long_term";
163static const char pl2_name[] = "short_term";
164
165struct rapl_package;
166struct rapl_domain {
167 const char *name;
168 enum rapl_domain_type id;
169 int msrs[RAPL_DOMAIN_MSR_MAX];
170 struct powercap_zone power_zone;
171 struct rapl_domain_data rdd;
172 struct rapl_power_limit rpl[NR_POWER_LIMITS];
173 u64 attr_map;
174 unsigned int state;
175 unsigned int domain_energy_unit;
176 struct rapl_package *rp;
177};
178#define power_zone_to_rapl_domain(_zone) \
179 container_of(_zone, struct rapl_domain, power_zone)
180
181
182
183
184
185struct rapl_package {
186 unsigned int id;
187 unsigned int nr_domains;
188 unsigned long domain_map;
189 unsigned int power_unit;
190 unsigned int energy_unit;
191 unsigned int time_unit;
192 struct rapl_domain *domains;
193 struct powercap_zone *power_zone;
194 unsigned long power_limit_irq;
195
196
197 struct list_head plist;
198 int lead_cpu;
199
200 struct cpumask cpumask;
201};
202
203struct rapl_defaults {
204 u8 floor_freq_reg_addr;
205 int (*check_unit)(struct rapl_package *rp, int cpu);
206 void (*set_floor_freq)(struct rapl_domain *rd, bool mode);
207 u64 (*compute_time_window)(struct rapl_package *rp, u64 val,
208 bool to_raw);
209 unsigned int dram_domain_energy_unit;
210};
211static struct rapl_defaults *rapl_defaults;
212
213
214#define IOSF_CPU_POWER_BUDGET_CTL_BYT (0x2)
215#define IOSF_CPU_POWER_BUDGET_CTL_TNG (0xdf)
216
217#define PACKAGE_PLN_INT_SAVED BIT(0)
218#define MAX_PRIM_NAME (32)
219
220
221
222
223struct rapl_primitive_info {
224 const char *name;
225 u64 mask;
226 int shift;
227 enum rapl_domain_msr_id id;
228 enum unit_type unit;
229 u32 flag;
230};
231
232#define PRIMITIVE_INFO_INIT(p, m, s, i, u, f) { \
233 .name = #p, \
234 .mask = m, \
235 .shift = s, \
236 .id = i, \
237 .unit = u, \
238 .flag = f \
239 }
240
241static void rapl_init_domains(struct rapl_package *rp);
242static int rapl_read_data_raw(struct rapl_domain *rd,
243 enum rapl_primitives prim,
244 bool xlate, u64 *data);
245static int rapl_write_data_raw(struct rapl_domain *rd,
246 enum rapl_primitives prim,
247 unsigned long long value);
248static u64 rapl_unit_xlate(struct rapl_domain *rd,
249 enum unit_type type, u64 value,
250 int to_raw);
251static void package_power_limit_irq_save(struct rapl_package *rp);
252
253static LIST_HEAD(rapl_packages);
254
255static const char * const rapl_domain_names[] = {
256 "package",
257 "core",
258 "uncore",
259 "dram",
260 "psys",
261};
262
263static struct powercap_control_type *control_type;
264static struct rapl_domain *platform_rapl_domain;
265
266
267static struct rapl_package *find_package_by_id(int id)
268{
269 struct rapl_package *rp;
270
271 list_for_each_entry(rp, &rapl_packages, plist) {
272 if (rp->id == id)
273 return rp;
274 }
275
276 return NULL;
277}
278
279static int get_energy_counter(struct powercap_zone *power_zone, u64 *energy_raw)
280{
281 struct rapl_domain *rd;
282 u64 energy_now;
283
284
285
286
287 get_online_cpus();
288 rd = power_zone_to_rapl_domain(power_zone);
289
290 if (!rapl_read_data_raw(rd, ENERGY_COUNTER, true, &energy_now)) {
291 *energy_raw = energy_now;
292 put_online_cpus();
293
294 return 0;
295 }
296 put_online_cpus();
297
298 return -EIO;
299}
300
301static int get_max_energy_counter(struct powercap_zone *pcd_dev, u64 *energy)
302{
303 struct rapl_domain *rd = power_zone_to_rapl_domain(pcd_dev);
304
305 *energy = rapl_unit_xlate(rd, ENERGY_UNIT, ENERGY_STATUS_MASK, 0);
306 return 0;
307}
308
309static int release_zone(struct powercap_zone *power_zone)
310{
311 struct rapl_domain *rd = power_zone_to_rapl_domain(power_zone);
312 struct rapl_package *rp = rd->rp;
313
314
315
316
317 if (rd->id == RAPL_DOMAIN_PACKAGE) {
318 kfree(rd);
319 rp->domains = NULL;
320 }
321
322 return 0;
323
324}
325
326static int find_nr_power_limit(struct rapl_domain *rd)
327{
328 int i, nr_pl = 0;
329
330 for (i = 0; i < NR_POWER_LIMITS; i++) {
331 if (rd->rpl[i].name)
332 nr_pl++;
333 }
334
335 return nr_pl;
336}
337
338static int set_domain_enable(struct powercap_zone *power_zone, bool mode)
339{
340 struct rapl_domain *rd = power_zone_to_rapl_domain(power_zone);
341
342 if (rd->state & DOMAIN_STATE_BIOS_LOCKED)
343 return -EACCES;
344
345 get_online_cpus();
346 rapl_write_data_raw(rd, PL1_ENABLE, mode);
347 if (rapl_defaults->set_floor_freq)
348 rapl_defaults->set_floor_freq(rd, mode);
349 put_online_cpus();
350
351 return 0;
352}
353
354static int get_domain_enable(struct powercap_zone *power_zone, bool *mode)
355{
356 struct rapl_domain *rd = power_zone_to_rapl_domain(power_zone);
357 u64 val;
358
359 if (rd->state & DOMAIN_STATE_BIOS_LOCKED) {
360 *mode = false;
361 return 0;
362 }
363 get_online_cpus();
364 if (rapl_read_data_raw(rd, PL1_ENABLE, true, &val)) {
365 put_online_cpus();
366 return -EIO;
367 }
368 *mode = val;
369 put_online_cpus();
370
371 return 0;
372}
373
374
375static const struct powercap_zone_ops zone_ops[] = {
376
377 {
378 .get_energy_uj = get_energy_counter,
379 .get_max_energy_range_uj = get_max_energy_counter,
380 .release = release_zone,
381 .set_enable = set_domain_enable,
382 .get_enable = get_domain_enable,
383 },
384
385 {
386 .get_energy_uj = get_energy_counter,
387 .get_max_energy_range_uj = get_max_energy_counter,
388 .release = release_zone,
389 .set_enable = set_domain_enable,
390 .get_enable = get_domain_enable,
391 },
392
393 {
394 .get_energy_uj = get_energy_counter,
395 .get_max_energy_range_uj = get_max_energy_counter,
396 .release = release_zone,
397 .set_enable = set_domain_enable,
398 .get_enable = get_domain_enable,
399 },
400
401 {
402 .get_energy_uj = get_energy_counter,
403 .get_max_energy_range_uj = get_max_energy_counter,
404 .release = release_zone,
405 .set_enable = set_domain_enable,
406 .get_enable = get_domain_enable,
407 },
408
409 {
410 .get_energy_uj = get_energy_counter,
411 .get_max_energy_range_uj = get_max_energy_counter,
412 .release = release_zone,
413 .set_enable = set_domain_enable,
414 .get_enable = get_domain_enable,
415 },
416};
417
418
419
420
421
422
423
424static int contraint_to_pl(struct rapl_domain *rd, int cid)
425{
426 int i, j;
427
428 for (i = 0, j = 0; i < NR_POWER_LIMITS; i++) {
429 if ((rd->rpl[i].name) && j++ == cid) {
430 pr_debug("%s: index %d\n", __func__, i);
431 return i;
432 }
433 }
434 pr_err("Cannot find matching power limit for constraint %d\n", cid);
435
436 return -EINVAL;
437}
438
439static int set_power_limit(struct powercap_zone *power_zone, int cid,
440 u64 power_limit)
441{
442 struct rapl_domain *rd;
443 struct rapl_package *rp;
444 int ret = 0;
445 int id;
446
447 get_online_cpus();
448 rd = power_zone_to_rapl_domain(power_zone);
449 id = contraint_to_pl(rd, cid);
450 if (id < 0) {
451 ret = id;
452 goto set_exit;
453 }
454
455 rp = rd->rp;
456
457 if (rd->state & DOMAIN_STATE_BIOS_LOCKED) {
458 dev_warn(&power_zone->dev, "%s locked by BIOS, monitoring only\n",
459 rd->name);
460 ret = -EACCES;
461 goto set_exit;
462 }
463
464 switch (rd->rpl[id].prim_id) {
465 case PL1_ENABLE:
466 rapl_write_data_raw(rd, POWER_LIMIT1, power_limit);
467 break;
468 case PL2_ENABLE:
469 rapl_write_data_raw(rd, POWER_LIMIT2, power_limit);
470 break;
471 default:
472 ret = -EINVAL;
473 }
474 if (!ret)
475 package_power_limit_irq_save(rp);
476set_exit:
477 put_online_cpus();
478 return ret;
479}
480
481static int get_current_power_limit(struct powercap_zone *power_zone, int cid,
482 u64 *data)
483{
484 struct rapl_domain *rd;
485 u64 val;
486 int prim;
487 int ret = 0;
488 int id;
489
490 get_online_cpus();
491 rd = power_zone_to_rapl_domain(power_zone);
492 id = contraint_to_pl(rd, cid);
493 if (id < 0) {
494 ret = id;
495 goto get_exit;
496 }
497
498 switch (rd->rpl[id].prim_id) {
499 case PL1_ENABLE:
500 prim = POWER_LIMIT1;
501 break;
502 case PL2_ENABLE:
503 prim = POWER_LIMIT2;
504 break;
505 default:
506 put_online_cpus();
507 return -EINVAL;
508 }
509 if (rapl_read_data_raw(rd, prim, true, &val))
510 ret = -EIO;
511 else
512 *data = val;
513
514get_exit:
515 put_online_cpus();
516
517 return ret;
518}
519
520static int set_time_window(struct powercap_zone *power_zone, int cid,
521 u64 window)
522{
523 struct rapl_domain *rd;
524 int ret = 0;
525 int id;
526
527 get_online_cpus();
528 rd = power_zone_to_rapl_domain(power_zone);
529 id = contraint_to_pl(rd, cid);
530 if (id < 0) {
531 ret = id;
532 goto set_time_exit;
533 }
534
535 switch (rd->rpl[id].prim_id) {
536 case PL1_ENABLE:
537 rapl_write_data_raw(rd, TIME_WINDOW1, window);
538 break;
539 case PL2_ENABLE:
540 rapl_write_data_raw(rd, TIME_WINDOW2, window);
541 break;
542 default:
543 ret = -EINVAL;
544 }
545
546set_time_exit:
547 put_online_cpus();
548 return ret;
549}
550
551static int get_time_window(struct powercap_zone *power_zone, int cid, u64 *data)
552{
553 struct rapl_domain *rd;
554 u64 val;
555 int ret = 0;
556 int id;
557
558 get_online_cpus();
559 rd = power_zone_to_rapl_domain(power_zone);
560 id = contraint_to_pl(rd, cid);
561 if (id < 0) {
562 ret = id;
563 goto get_time_exit;
564 }
565
566 switch (rd->rpl[id].prim_id) {
567 case PL1_ENABLE:
568 ret = rapl_read_data_raw(rd, TIME_WINDOW1, true, &val);
569 break;
570 case PL2_ENABLE:
571 ret = rapl_read_data_raw(rd, TIME_WINDOW2, true, &val);
572 break;
573 default:
574 put_online_cpus();
575 return -EINVAL;
576 }
577 if (!ret)
578 *data = val;
579
580get_time_exit:
581 put_online_cpus();
582
583 return ret;
584}
585
586static const char *get_constraint_name(struct powercap_zone *power_zone, int cid)
587{
588 struct rapl_domain *rd;
589 int id;
590
591 rd = power_zone_to_rapl_domain(power_zone);
592 id = contraint_to_pl(rd, cid);
593 if (id >= 0)
594 return rd->rpl[id].name;
595
596 return NULL;
597}
598
599
600static int get_max_power(struct powercap_zone *power_zone, int id,
601 u64 *data)
602{
603 struct rapl_domain *rd;
604 u64 val;
605 int prim;
606 int ret = 0;
607
608 get_online_cpus();
609 rd = power_zone_to_rapl_domain(power_zone);
610 switch (rd->rpl[id].prim_id) {
611 case PL1_ENABLE:
612 prim = THERMAL_SPEC_POWER;
613 break;
614 case PL2_ENABLE:
615 prim = MAX_POWER;
616 break;
617 default:
618 put_online_cpus();
619 return -EINVAL;
620 }
621 if (rapl_read_data_raw(rd, prim, true, &val))
622 ret = -EIO;
623 else
624 *data = val;
625
626 put_online_cpus();
627
628 return ret;
629}
630
631static const struct powercap_zone_constraint_ops constraint_ops = {
632 .set_power_limit_uw = set_power_limit,
633 .get_power_limit_uw = get_current_power_limit,
634 .set_time_window_us = set_time_window,
635 .get_time_window_us = get_time_window,
636 .get_max_power_uw = get_max_power,
637 .get_name = get_constraint_name,
638};
639
640
641static void rapl_init_domains(struct rapl_package *rp)
642{
643 int i;
644 struct rapl_domain *rd = rp->domains;
645
646 for (i = 0; i < RAPL_DOMAIN_MAX; i++) {
647 unsigned int mask = rp->domain_map & (1 << i);
648 switch (mask) {
649 case BIT(RAPL_DOMAIN_PACKAGE):
650 rd->name = rapl_domain_names[RAPL_DOMAIN_PACKAGE];
651 rd->id = RAPL_DOMAIN_PACKAGE;
652 rd->msrs[0] = MSR_PKG_POWER_LIMIT;
653 rd->msrs[1] = MSR_PKG_ENERGY_STATUS;
654 rd->msrs[2] = MSR_PKG_PERF_STATUS;
655 rd->msrs[3] = 0;
656 rd->msrs[4] = MSR_PKG_POWER_INFO;
657 rd->rpl[0].prim_id = PL1_ENABLE;
658 rd->rpl[0].name = pl1_name;
659 rd->rpl[1].prim_id = PL2_ENABLE;
660 rd->rpl[1].name = pl2_name;
661 break;
662 case BIT(RAPL_DOMAIN_PP0):
663 rd->name = rapl_domain_names[RAPL_DOMAIN_PP0];
664 rd->id = RAPL_DOMAIN_PP0;
665 rd->msrs[0] = MSR_PP0_POWER_LIMIT;
666 rd->msrs[1] = MSR_PP0_ENERGY_STATUS;
667 rd->msrs[2] = 0;
668 rd->msrs[3] = MSR_PP0_POLICY;
669 rd->msrs[4] = 0;
670 rd->rpl[0].prim_id = PL1_ENABLE;
671 rd->rpl[0].name = pl1_name;
672 break;
673 case BIT(RAPL_DOMAIN_PP1):
674 rd->name = rapl_domain_names[RAPL_DOMAIN_PP1];
675 rd->id = RAPL_DOMAIN_PP1;
676 rd->msrs[0] = MSR_PP1_POWER_LIMIT;
677 rd->msrs[1] = MSR_PP1_ENERGY_STATUS;
678 rd->msrs[2] = 0;
679 rd->msrs[3] = MSR_PP1_POLICY;
680 rd->msrs[4] = 0;
681 rd->rpl[0].prim_id = PL1_ENABLE;
682 rd->rpl[0].name = pl1_name;
683 break;
684 case BIT(RAPL_DOMAIN_DRAM):
685 rd->name = rapl_domain_names[RAPL_DOMAIN_DRAM];
686 rd->id = RAPL_DOMAIN_DRAM;
687 rd->msrs[0] = MSR_DRAM_POWER_LIMIT;
688 rd->msrs[1] = MSR_DRAM_ENERGY_STATUS;
689 rd->msrs[2] = MSR_DRAM_PERF_STATUS;
690 rd->msrs[3] = 0;
691 rd->msrs[4] = MSR_DRAM_POWER_INFO;
692 rd->rpl[0].prim_id = PL1_ENABLE;
693 rd->rpl[0].name = pl1_name;
694 rd->domain_energy_unit =
695 rapl_defaults->dram_domain_energy_unit;
696 if (rd->domain_energy_unit)
697 pr_info("DRAM domain energy unit %dpj\n",
698 rd->domain_energy_unit);
699 break;
700 }
701 if (mask) {
702 rd->rp = rp;
703 rd++;
704 }
705 }
706}
707
708static u64 rapl_unit_xlate(struct rapl_domain *rd, enum unit_type type,
709 u64 value, int to_raw)
710{
711 u64 units = 1;
712 struct rapl_package *rp = rd->rp;
713 u64 scale = 1;
714
715 switch (type) {
716 case POWER_UNIT:
717 units = rp->power_unit;
718 break;
719 case ENERGY_UNIT:
720 scale = ENERGY_UNIT_SCALE;
721
722 if (rd->domain_energy_unit)
723 units = rd->domain_energy_unit;
724 else
725 units = rp->energy_unit;
726 break;
727 case TIME_UNIT:
728 return rapl_defaults->compute_time_window(rp, value, to_raw);
729 case ARBITRARY_UNIT:
730 default:
731 return value;
732 };
733
734 if (to_raw)
735 return div64_u64(value, units) * scale;
736
737 value *= units;
738
739 return div64_u64(value, scale);
740}
741
742
743static struct rapl_primitive_info rpi[] = {
744
745 PRIMITIVE_INFO_INIT(ENERGY_COUNTER, ENERGY_STATUS_MASK, 0,
746 RAPL_DOMAIN_MSR_STATUS, ENERGY_UNIT, 0),
747 PRIMITIVE_INFO_INIT(POWER_LIMIT1, POWER_LIMIT1_MASK, 0,
748 RAPL_DOMAIN_MSR_LIMIT, POWER_UNIT, 0),
749 PRIMITIVE_INFO_INIT(POWER_LIMIT2, POWER_LIMIT2_MASK, 32,
750 RAPL_DOMAIN_MSR_LIMIT, POWER_UNIT, 0),
751 PRIMITIVE_INFO_INIT(FW_LOCK, POWER_PP_LOCK, 31,
752 RAPL_DOMAIN_MSR_LIMIT, ARBITRARY_UNIT, 0),
753 PRIMITIVE_INFO_INIT(PL1_ENABLE, POWER_LIMIT1_ENABLE, 15,
754 RAPL_DOMAIN_MSR_LIMIT, ARBITRARY_UNIT, 0),
755 PRIMITIVE_INFO_INIT(PL1_CLAMP, POWER_LIMIT1_CLAMP, 16,
756 RAPL_DOMAIN_MSR_LIMIT, ARBITRARY_UNIT, 0),
757 PRIMITIVE_INFO_INIT(PL2_ENABLE, POWER_LIMIT2_ENABLE, 47,
758 RAPL_DOMAIN_MSR_LIMIT, ARBITRARY_UNIT, 0),
759 PRIMITIVE_INFO_INIT(PL2_CLAMP, POWER_LIMIT2_CLAMP, 48,
760 RAPL_DOMAIN_MSR_LIMIT, ARBITRARY_UNIT, 0),
761 PRIMITIVE_INFO_INIT(TIME_WINDOW1, TIME_WINDOW1_MASK, 17,
762 RAPL_DOMAIN_MSR_LIMIT, TIME_UNIT, 0),
763 PRIMITIVE_INFO_INIT(TIME_WINDOW2, TIME_WINDOW2_MASK, 49,
764 RAPL_DOMAIN_MSR_LIMIT, TIME_UNIT, 0),
765 PRIMITIVE_INFO_INIT(THERMAL_SPEC_POWER, POWER_INFO_THERMAL_SPEC_MASK,
766 0, RAPL_DOMAIN_MSR_INFO, POWER_UNIT, 0),
767 PRIMITIVE_INFO_INIT(MAX_POWER, POWER_INFO_MAX_MASK, 32,
768 RAPL_DOMAIN_MSR_INFO, POWER_UNIT, 0),
769 PRIMITIVE_INFO_INIT(MIN_POWER, POWER_INFO_MIN_MASK, 16,
770 RAPL_DOMAIN_MSR_INFO, POWER_UNIT, 0),
771 PRIMITIVE_INFO_INIT(MAX_TIME_WINDOW, POWER_INFO_MAX_TIME_WIN_MASK, 48,
772 RAPL_DOMAIN_MSR_INFO, TIME_UNIT, 0),
773 PRIMITIVE_INFO_INIT(THROTTLED_TIME, PERF_STATUS_THROTTLE_TIME_MASK, 0,
774 RAPL_DOMAIN_MSR_PERF, TIME_UNIT, 0),
775 PRIMITIVE_INFO_INIT(PRIORITY_LEVEL, PP_POLICY_MASK, 0,
776 RAPL_DOMAIN_MSR_POLICY, ARBITRARY_UNIT, 0),
777
778 PRIMITIVE_INFO_INIT(AVERAGE_POWER, 0, 0, 0, POWER_UNIT,
779 RAPL_PRIMITIVE_DERIVED),
780 {NULL, 0, 0, 0},
781};
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796static int rapl_read_data_raw(struct rapl_domain *rd,
797 enum rapl_primitives prim,
798 bool xlate, u64 *data)
799{
800 u64 value, final;
801 u32 msr;
802 struct rapl_primitive_info *rp = &rpi[prim];
803 int cpu;
804
805 if (!rp->name || rp->flag & RAPL_PRIMITIVE_DUMMY)
806 return -EINVAL;
807
808 msr = rd->msrs[rp->id];
809 if (!msr)
810 return -EINVAL;
811
812 cpu = rd->rp->lead_cpu;
813
814
815 if (prim == FW_LOCK && rd->id == RAPL_DOMAIN_PACKAGE) {
816 rp->mask = POWER_PACKAGE_LOCK;
817 rp->shift = 63;
818 }
819
820 if (rp->flag & RAPL_PRIMITIVE_DERIVED) {
821 *data = rd->rdd.primitives[prim];
822 return 0;
823 }
824
825 if (rdmsrl_safe_on_cpu(cpu, msr, &value)) {
826 pr_debug("failed to read msr 0x%x on cpu %d\n", msr, cpu);
827 return -EIO;
828 }
829
830 final = value & rp->mask;
831 final = final >> rp->shift;
832 if (xlate)
833 *data = rapl_unit_xlate(rd, rp->unit, final, 0);
834 else
835 *data = final;
836
837 return 0;
838}
839
840
841static int msrl_update_safe(u32 msr_no, u64 clear_mask, u64 set_mask)
842{
843 int err;
844 u64 val;
845
846 err = rdmsrl_safe(msr_no, &val);
847 if (err)
848 goto out;
849
850 val &= ~clear_mask;
851 val |= set_mask;
852
853 err = wrmsrl_safe(msr_no, val);
854
855out:
856 return err;
857}
858
859static void msrl_update_func(void *info)
860{
861 struct msrl_action *ma = info;
862
863 ma->err = msrl_update_safe(ma->msr_no, ma->clear_mask, ma->set_mask);
864}
865
866
867static int rapl_write_data_raw(struct rapl_domain *rd,
868 enum rapl_primitives prim,
869 unsigned long long value)
870{
871 struct rapl_primitive_info *rp = &rpi[prim];
872 int cpu;
873 u64 bits;
874 struct msrl_action ma;
875 int ret;
876
877 cpu = rd->rp->lead_cpu;
878 bits = rapl_unit_xlate(rd, rp->unit, value, 1);
879 bits <<= rp->shift;
880 bits &= rp->mask;
881
882 memset(&ma, 0, sizeof(ma));
883
884 ma.msr_no = rd->msrs[rp->id];
885 ma.clear_mask = rp->mask;
886 ma.set_mask = bits;
887
888 ret = smp_call_function_single(cpu, msrl_update_func, &ma, 1);
889 if (ret)
890 WARN_ON_ONCE(ret);
891 else
892 ret = ma.err;
893
894 return ret;
895}
896
897
898
899
900
901
902
903
904
905
906
907
908static int rapl_check_unit_core(struct rapl_package *rp, int cpu)
909{
910 u64 msr_val;
911 u32 value;
912
913 if (rdmsrl_safe_on_cpu(cpu, MSR_RAPL_POWER_UNIT, &msr_val)) {
914 pr_err("Failed to read power unit MSR 0x%x on CPU %d, exit.\n",
915 MSR_RAPL_POWER_UNIT, cpu);
916 return -ENODEV;
917 }
918
919 value = (msr_val & ENERGY_UNIT_MASK) >> ENERGY_UNIT_OFFSET;
920 rp->energy_unit = ENERGY_UNIT_SCALE * 1000000 / (1 << value);
921
922 value = (msr_val & POWER_UNIT_MASK) >> POWER_UNIT_OFFSET;
923 rp->power_unit = 1000000 / (1 << value);
924
925 value = (msr_val & TIME_UNIT_MASK) >> TIME_UNIT_OFFSET;
926 rp->time_unit = 1000000 / (1 << value);
927
928 pr_debug("Core CPU package %d energy=%dpJ, time=%dus, power=%duW\n",
929 rp->id, rp->energy_unit, rp->time_unit, rp->power_unit);
930
931 return 0;
932}
933
934static int rapl_check_unit_atom(struct rapl_package *rp, int cpu)
935{
936 u64 msr_val;
937 u32 value;
938
939 if (rdmsrl_safe_on_cpu(cpu, MSR_RAPL_POWER_UNIT, &msr_val)) {
940 pr_err("Failed to read power unit MSR 0x%x on CPU %d, exit.\n",
941 MSR_RAPL_POWER_UNIT, cpu);
942 return -ENODEV;
943 }
944 value = (msr_val & ENERGY_UNIT_MASK) >> ENERGY_UNIT_OFFSET;
945 rp->energy_unit = ENERGY_UNIT_SCALE * 1 << value;
946
947 value = (msr_val & POWER_UNIT_MASK) >> POWER_UNIT_OFFSET;
948 rp->power_unit = (1 << value) * 1000;
949
950 value = (msr_val & TIME_UNIT_MASK) >> TIME_UNIT_OFFSET;
951 rp->time_unit = 1000000 / (1 << value);
952
953 pr_debug("Atom package %d energy=%dpJ, time=%dus, power=%duW\n",
954 rp->id, rp->energy_unit, rp->time_unit, rp->power_unit);
955
956 return 0;
957}
958
959static void power_limit_irq_save_cpu(void *info)
960{
961 u32 l, h = 0;
962 struct rapl_package *rp = (struct rapl_package *)info;
963
964
965 rdmsr_safe(MSR_IA32_PACKAGE_THERM_INTERRUPT, &l, &h);
966 if (!(rp->power_limit_irq & PACKAGE_PLN_INT_SAVED)) {
967 rp->power_limit_irq = l & PACKAGE_THERM_INT_PLN_ENABLE;
968 rp->power_limit_irq |= PACKAGE_PLN_INT_SAVED;
969 }
970 l &= ~PACKAGE_THERM_INT_PLN_ENABLE;
971 wrmsr_safe(MSR_IA32_PACKAGE_THERM_INTERRUPT, l, h);
972}
973
974
975
976
977
978
979
980
981
982
983
984
985static void package_power_limit_irq_save(struct rapl_package *rp)
986{
987 if (!boot_cpu_has(X86_FEATURE_PTS) || !boot_cpu_has(X86_FEATURE_PLN))
988 return;
989
990 smp_call_function_single(rp->lead_cpu, power_limit_irq_save_cpu, rp, 1);
991}
992
993
994
995
996
997static void package_power_limit_irq_restore(struct rapl_package *rp)
998{
999 u32 l, h;
1000
1001 if (!boot_cpu_has(X86_FEATURE_PTS) || !boot_cpu_has(X86_FEATURE_PLN))
1002 return;
1003
1004
1005 if (!(rp->power_limit_irq & PACKAGE_PLN_INT_SAVED))
1006 return;
1007
1008 rdmsr_safe(MSR_IA32_PACKAGE_THERM_INTERRUPT, &l, &h);
1009
1010 if (rp->power_limit_irq & PACKAGE_THERM_INT_PLN_ENABLE)
1011 l |= PACKAGE_THERM_INT_PLN_ENABLE;
1012 else
1013 l &= ~PACKAGE_THERM_INT_PLN_ENABLE;
1014
1015 wrmsr_safe(MSR_IA32_PACKAGE_THERM_INTERRUPT, l, h);
1016}
1017
1018static void set_floor_freq_default(struct rapl_domain *rd, bool mode)
1019{
1020 int nr_powerlimit = find_nr_power_limit(rd);
1021
1022
1023
1024
1025 rapl_write_data_raw(rd, PL1_CLAMP, mode);
1026
1027
1028 if (nr_powerlimit > 1) {
1029 rapl_write_data_raw(rd, PL2_ENABLE, mode);
1030 rapl_write_data_raw(rd, PL2_CLAMP, mode);
1031 }
1032}
1033
1034static void set_floor_freq_atom(struct rapl_domain *rd, bool enable)
1035{
1036 static u32 power_ctrl_orig_val;
1037 u32 mdata;
1038
1039 if (!rapl_defaults->floor_freq_reg_addr) {
1040 pr_err("Invalid floor frequency config register\n");
1041 return;
1042 }
1043
1044 if (!power_ctrl_orig_val)
1045 iosf_mbi_read(BT_MBI_UNIT_PMC, MBI_CR_READ,
1046 rapl_defaults->floor_freq_reg_addr,
1047 &power_ctrl_orig_val);
1048 mdata = power_ctrl_orig_val;
1049 if (enable) {
1050 mdata &= ~(0x7f << 8);
1051 mdata |= 1 << 8;
1052 }
1053 iosf_mbi_write(BT_MBI_UNIT_PMC, MBI_CR_WRITE,
1054 rapl_defaults->floor_freq_reg_addr, mdata);
1055}
1056
1057static u64 rapl_compute_time_window_core(struct rapl_package *rp, u64 value,
1058 bool to_raw)
1059{
1060 u64 f, y;
1061
1062
1063
1064
1065
1066 if (!to_raw) {
1067 f = (value & 0x60) >> 5;
1068 y = value & 0x1f;
1069 value = (1 << y) * (4 + f) * rp->time_unit / 4;
1070 } else {
1071 do_div(value, rp->time_unit);
1072 y = ilog2(value);
1073 f = div64_u64(4 * (value - (1 << y)), 1 << y);
1074 value = (y & 0x1f) | ((f & 0x3) << 5);
1075 }
1076 return value;
1077}
1078
1079static u64 rapl_compute_time_window_atom(struct rapl_package *rp, u64 value,
1080 bool to_raw)
1081{
1082
1083
1084
1085
1086 if (!to_raw)
1087 return (value) ? value *= rp->time_unit : rp->time_unit;
1088 else
1089 value = div64_u64(value, rp->time_unit);
1090
1091 return value;
1092}
1093
1094static const struct rapl_defaults rapl_defaults_core = {
1095 .floor_freq_reg_addr = 0,
1096 .check_unit = rapl_check_unit_core,
1097 .set_floor_freq = set_floor_freq_default,
1098 .compute_time_window = rapl_compute_time_window_core,
1099};
1100
1101static const struct rapl_defaults rapl_defaults_hsw_server = {
1102 .check_unit = rapl_check_unit_core,
1103 .set_floor_freq = set_floor_freq_default,
1104 .compute_time_window = rapl_compute_time_window_core,
1105 .dram_domain_energy_unit = 15300,
1106};
1107
1108static const struct rapl_defaults rapl_defaults_byt = {
1109 .floor_freq_reg_addr = IOSF_CPU_POWER_BUDGET_CTL_BYT,
1110 .check_unit = rapl_check_unit_atom,
1111 .set_floor_freq = set_floor_freq_atom,
1112 .compute_time_window = rapl_compute_time_window_atom,
1113};
1114
1115static const struct rapl_defaults rapl_defaults_tng = {
1116 .floor_freq_reg_addr = IOSF_CPU_POWER_BUDGET_CTL_TNG,
1117 .check_unit = rapl_check_unit_atom,
1118 .set_floor_freq = set_floor_freq_atom,
1119 .compute_time_window = rapl_compute_time_window_atom,
1120};
1121
1122static const struct rapl_defaults rapl_defaults_ann = {
1123 .floor_freq_reg_addr = 0,
1124 .check_unit = rapl_check_unit_atom,
1125 .set_floor_freq = NULL,
1126 .compute_time_window = rapl_compute_time_window_atom,
1127};
1128
1129static const struct rapl_defaults rapl_defaults_cht = {
1130 .floor_freq_reg_addr = 0,
1131 .check_unit = rapl_check_unit_atom,
1132 .set_floor_freq = NULL,
1133 .compute_time_window = rapl_compute_time_window_atom,
1134};
1135
1136static const struct x86_cpu_id rapl_ids[] __initconst = {
1137 INTEL_CPU_FAM6(SANDYBRIDGE, rapl_defaults_core),
1138 INTEL_CPU_FAM6(SANDYBRIDGE_X, rapl_defaults_core),
1139
1140 INTEL_CPU_FAM6(IVYBRIDGE, rapl_defaults_core),
1141 INTEL_CPU_FAM6(IVYBRIDGE_X, rapl_defaults_core),
1142
1143 INTEL_CPU_FAM6(HASWELL_CORE, rapl_defaults_core),
1144 INTEL_CPU_FAM6(HASWELL_ULT, rapl_defaults_core),
1145 INTEL_CPU_FAM6(HASWELL_GT3E, rapl_defaults_core),
1146 INTEL_CPU_FAM6(HASWELL_X, rapl_defaults_hsw_server),
1147
1148 INTEL_CPU_FAM6(BROADWELL_CORE, rapl_defaults_core),
1149 INTEL_CPU_FAM6(BROADWELL_GT3E, rapl_defaults_core),
1150 INTEL_CPU_FAM6(BROADWELL_XEON_D, rapl_defaults_core),
1151 INTEL_CPU_FAM6(BROADWELL_X, rapl_defaults_hsw_server),
1152
1153 INTEL_CPU_FAM6(SKYLAKE_DESKTOP, rapl_defaults_core),
1154 INTEL_CPU_FAM6(SKYLAKE_MOBILE, rapl_defaults_core),
1155 INTEL_CPU_FAM6(SKYLAKE_X, rapl_defaults_hsw_server),
1156 INTEL_CPU_FAM6(KABYLAKE_MOBILE, rapl_defaults_core),
1157 INTEL_CPU_FAM6(KABYLAKE_DESKTOP, rapl_defaults_core),
1158 INTEL_CPU_FAM6(CANNONLAKE_MOBILE, rapl_defaults_core),
1159 INTEL_CPU_FAM6(ICELAKE_MOBILE, rapl_defaults_core),
1160
1161 INTEL_CPU_FAM6(ATOM_SILVERMONT, rapl_defaults_byt),
1162 INTEL_CPU_FAM6(ATOM_AIRMONT, rapl_defaults_cht),
1163 INTEL_CPU_FAM6(ATOM_SILVERMONT_MID, rapl_defaults_tng),
1164 INTEL_CPU_FAM6(ATOM_AIRMONT_MID, rapl_defaults_ann),
1165 INTEL_CPU_FAM6(ATOM_GOLDMONT, rapl_defaults_core),
1166 INTEL_CPU_FAM6(ATOM_GOLDMONT_PLUS, rapl_defaults_core),
1167 INTEL_CPU_FAM6(ATOM_GOLDMONT_X, rapl_defaults_core),
1168 INTEL_CPU_FAM6(ATOM_TREMONT_X, rapl_defaults_core),
1169
1170 INTEL_CPU_FAM6(XEON_PHI_KNL, rapl_defaults_hsw_server),
1171 INTEL_CPU_FAM6(XEON_PHI_KNM, rapl_defaults_hsw_server),
1172 {}
1173};
1174MODULE_DEVICE_TABLE(x86cpu, rapl_ids);
1175
1176
1177static void rapl_update_domain_data(struct rapl_package *rp)
1178{
1179 int dmn, prim;
1180 u64 val;
1181
1182 for (dmn = 0; dmn < rp->nr_domains; dmn++) {
1183 pr_debug("update package %d domain %s data\n", rp->id,
1184 rp->domains[dmn].name);
1185
1186 for (prim = 0; prim < NR_RAW_PRIMITIVES; prim++) {
1187 if (!rapl_read_data_raw(&rp->domains[dmn], prim,
1188 rpi[prim].unit, &val))
1189 rp->domains[dmn].rdd.primitives[prim] = val;
1190 }
1191 }
1192
1193}
1194
1195static void rapl_unregister_powercap(void)
1196{
1197 if (platform_rapl_domain) {
1198 powercap_unregister_zone(control_type,
1199 &platform_rapl_domain->power_zone);
1200 kfree(platform_rapl_domain);
1201 }
1202 powercap_unregister_control_type(control_type);
1203}
1204
1205static int rapl_package_register_powercap(struct rapl_package *rp)
1206{
1207 struct rapl_domain *rd;
1208 char dev_name[17];
1209 struct powercap_zone *power_zone = NULL;
1210 int nr_pl, ret;
1211
1212
1213 rapl_update_domain_data(rp);
1214
1215
1216 for (rd = rp->domains; rd < rp->domains + rp->nr_domains; rd++) {
1217 if (rd->id == RAPL_DOMAIN_PACKAGE) {
1218 nr_pl = find_nr_power_limit(rd);
1219 pr_debug("register socket %d package domain %s\n",
1220 rp->id, rd->name);
1221 memset(dev_name, 0, sizeof(dev_name));
1222 snprintf(dev_name, sizeof(dev_name), "%s-%d",
1223 rd->name, rp->id);
1224 power_zone = powercap_register_zone(&rd->power_zone,
1225 control_type,
1226 dev_name, NULL,
1227 &zone_ops[rd->id],
1228 nr_pl,
1229 &constraint_ops);
1230 if (IS_ERR(power_zone)) {
1231 pr_debug("failed to register package, %d\n",
1232 rp->id);
1233 return PTR_ERR(power_zone);
1234 }
1235
1236 rp->power_zone = power_zone;
1237
1238 break;
1239 }
1240 }
1241 if (!power_zone) {
1242 pr_err("no package domain found, unknown topology!\n");
1243 return -ENODEV;
1244 }
1245
1246 for (rd = rp->domains; rd < rp->domains + rp->nr_domains; rd++) {
1247 if (rd->id == RAPL_DOMAIN_PACKAGE)
1248 continue;
1249
1250 nr_pl = find_nr_power_limit(rd);
1251 power_zone = powercap_register_zone(&rd->power_zone,
1252 control_type, rd->name,
1253 rp->power_zone,
1254 &zone_ops[rd->id], nr_pl,
1255 &constraint_ops);
1256
1257 if (IS_ERR(power_zone)) {
1258 pr_debug("failed to register power_zone, %d:%s:%s\n",
1259 rp->id, rd->name, dev_name);
1260 ret = PTR_ERR(power_zone);
1261 goto err_cleanup;
1262 }
1263 }
1264 return 0;
1265
1266err_cleanup:
1267
1268
1269
1270
1271 while (--rd >= rp->domains) {
1272 pr_debug("unregister package %d domain %s\n", rp->id, rd->name);
1273 powercap_unregister_zone(control_type, &rd->power_zone);
1274 }
1275
1276 return ret;
1277}
1278
1279static int __init rapl_register_psys(void)
1280{
1281 struct rapl_domain *rd;
1282 struct powercap_zone *power_zone;
1283 u64 val;
1284
1285 if (rdmsrl_safe_on_cpu(0, MSR_PLATFORM_ENERGY_STATUS, &val) || !val)
1286 return -ENODEV;
1287
1288 if (rdmsrl_safe_on_cpu(0, MSR_PLATFORM_POWER_LIMIT, &val) || !val)
1289 return -ENODEV;
1290
1291 rd = kzalloc(sizeof(*rd), GFP_KERNEL);
1292 if (!rd)
1293 return -ENOMEM;
1294
1295 rd->name = rapl_domain_names[RAPL_DOMAIN_PLATFORM];
1296 rd->id = RAPL_DOMAIN_PLATFORM;
1297 rd->msrs[0] = MSR_PLATFORM_POWER_LIMIT;
1298 rd->msrs[1] = MSR_PLATFORM_ENERGY_STATUS;
1299 rd->rpl[0].prim_id = PL1_ENABLE;
1300 rd->rpl[0].name = pl1_name;
1301 rd->rpl[1].prim_id = PL2_ENABLE;
1302 rd->rpl[1].name = pl2_name;
1303 rd->rp = find_package_by_id(0);
1304
1305 power_zone = powercap_register_zone(&rd->power_zone, control_type,
1306 "psys", NULL,
1307 &zone_ops[RAPL_DOMAIN_PLATFORM],
1308 2, &constraint_ops);
1309
1310 if (IS_ERR(power_zone)) {
1311 kfree(rd);
1312 return PTR_ERR(power_zone);
1313 }
1314
1315 platform_rapl_domain = rd;
1316
1317 return 0;
1318}
1319
1320static int __init rapl_register_powercap(void)
1321{
1322 control_type = powercap_register_control_type(NULL, "intel-rapl", NULL);
1323 if (IS_ERR(control_type)) {
1324 pr_debug("failed to register powercap control_type.\n");
1325 return PTR_ERR(control_type);
1326 }
1327 return 0;
1328}
1329
1330static int rapl_check_domain(int cpu, int domain)
1331{
1332 unsigned msr;
1333 u64 val = 0;
1334
1335 switch (domain) {
1336 case RAPL_DOMAIN_PACKAGE:
1337 msr = MSR_PKG_ENERGY_STATUS;
1338 break;
1339 case RAPL_DOMAIN_PP0:
1340 msr = MSR_PP0_ENERGY_STATUS;
1341 break;
1342 case RAPL_DOMAIN_PP1:
1343 msr = MSR_PP1_ENERGY_STATUS;
1344 break;
1345 case RAPL_DOMAIN_DRAM:
1346 msr = MSR_DRAM_ENERGY_STATUS;
1347 break;
1348 case RAPL_DOMAIN_PLATFORM:
1349
1350 return -EINVAL;
1351 default:
1352 pr_err("invalid domain id %d\n", domain);
1353 return -EINVAL;
1354 }
1355
1356
1357
1358 if (rdmsrl_safe_on_cpu(cpu, msr, &val) || !val)
1359 return -ENODEV;
1360
1361 return 0;
1362}
1363
1364
1365
1366
1367
1368
1369
1370
1371
1372
1373
1374static void rapl_detect_powerlimit(struct rapl_domain *rd)
1375{
1376 u64 val64;
1377 int i;
1378
1379
1380 if (!rapl_read_data_raw(rd, FW_LOCK, false, &val64)) {
1381 if (val64) {
1382 pr_info("RAPL package %d domain %s locked by BIOS\n",
1383 rd->rp->id, rd->name);
1384 rd->state |= DOMAIN_STATE_BIOS_LOCKED;
1385 }
1386 }
1387
1388 for (i = 0; i < NR_POWER_LIMITS; i++) {
1389 int prim = rd->rpl[i].prim_id;
1390 if (rapl_read_data_raw(rd, prim, false, &val64))
1391 rd->rpl[i].name = NULL;
1392 }
1393}
1394
1395
1396
1397
1398static int rapl_detect_domains(struct rapl_package *rp, int cpu)
1399{
1400 struct rapl_domain *rd;
1401 int i;
1402
1403 for (i = 0; i < RAPL_DOMAIN_MAX; i++) {
1404
1405 if (!rapl_check_domain(cpu, i)) {
1406 rp->domain_map |= 1 << i;
1407 pr_info("Found RAPL domain %s\n", rapl_domain_names[i]);
1408 }
1409 }
1410 rp->nr_domains = bitmap_weight(&rp->domain_map, RAPL_DOMAIN_MAX);
1411 if (!rp->nr_domains) {
1412 pr_debug("no valid rapl domains found in package %d\n", rp->id);
1413 return -ENODEV;
1414 }
1415 pr_debug("found %d domains on package %d\n", rp->nr_domains, rp->id);
1416
1417 rp->domains = kcalloc(rp->nr_domains + 1, sizeof(struct rapl_domain),
1418 GFP_KERNEL);
1419 if (!rp->domains)
1420 return -ENOMEM;
1421
1422 rapl_init_domains(rp);
1423
1424 for (rd = rp->domains; rd < rp->domains + rp->nr_domains; rd++)
1425 rapl_detect_powerlimit(rd);
1426
1427 return 0;
1428}
1429
1430
1431static void rapl_remove_package(struct rapl_package *rp)
1432{
1433 struct rapl_domain *rd, *rd_package = NULL;
1434
1435 package_power_limit_irq_restore(rp);
1436
1437 for (rd = rp->domains; rd < rp->domains + rp->nr_domains; rd++) {
1438 rapl_write_data_raw(rd, PL1_ENABLE, 0);
1439 rapl_write_data_raw(rd, PL1_CLAMP, 0);
1440 if (find_nr_power_limit(rd) > 1) {
1441 rapl_write_data_raw(rd, PL2_ENABLE, 0);
1442 rapl_write_data_raw(rd, PL2_CLAMP, 0);
1443 }
1444 if (rd->id == RAPL_DOMAIN_PACKAGE) {
1445 rd_package = rd;
1446 continue;
1447 }
1448 pr_debug("remove package, undo power limit on %d: %s\n",
1449 rp->id, rd->name);
1450 powercap_unregister_zone(control_type, &rd->power_zone);
1451 }
1452
1453 powercap_unregister_zone(control_type, &rd_package->power_zone);
1454 list_del(&rp->plist);
1455 kfree(rp);
1456}
1457
1458
1459static struct rapl_package *rapl_add_package(int cpu, int pkgid)
1460{
1461 struct rapl_package *rp;
1462 int ret;
1463
1464 rp = kzalloc(sizeof(struct rapl_package), GFP_KERNEL);
1465 if (!rp)
1466 return ERR_PTR(-ENOMEM);
1467
1468
1469 rp->id = pkgid;
1470 rp->lead_cpu = cpu;
1471
1472
1473 if (rapl_detect_domains(rp, cpu) ||
1474 rapl_defaults->check_unit(rp, cpu)) {
1475 ret = -ENODEV;
1476 goto err_free_package;
1477 }
1478 ret = rapl_package_register_powercap(rp);
1479 if (!ret) {
1480 INIT_LIST_HEAD(&rp->plist);
1481 list_add(&rp->plist, &rapl_packages);
1482 return rp;
1483 }
1484
1485err_free_package:
1486 kfree(rp->domains);
1487 kfree(rp);
1488 return ERR_PTR(ret);
1489}
1490
1491
1492
1493
1494
1495
1496
1497
1498static int rapl_cpu_online(unsigned int cpu)
1499{
1500 int pkgid = topology_physical_package_id(cpu);
1501 struct rapl_package *rp;
1502
1503 rp = find_package_by_id(pkgid);
1504 if (!rp) {
1505 rp = rapl_add_package(cpu, pkgid);
1506 if (IS_ERR(rp))
1507 return PTR_ERR(rp);
1508 }
1509 cpumask_set_cpu(cpu, &rp->cpumask);
1510 return 0;
1511}
1512
1513static int rapl_cpu_down_prep(unsigned int cpu)
1514{
1515 int pkgid = topology_physical_package_id(cpu);
1516 struct rapl_package *rp;
1517 int lead_cpu;
1518
1519 rp = find_package_by_id(pkgid);
1520 if (!rp)
1521 return 0;
1522
1523 cpumask_clear_cpu(cpu, &rp->cpumask);
1524 lead_cpu = cpumask_first(&rp->cpumask);
1525 if (lead_cpu >= nr_cpu_ids)
1526 rapl_remove_package(rp);
1527 else if (rp->lead_cpu == cpu)
1528 rp->lead_cpu = lead_cpu;
1529 return 0;
1530}
1531
1532static enum cpuhp_state pcap_rapl_online;
1533
1534static void power_limit_state_save(void)
1535{
1536 struct rapl_package *rp;
1537 struct rapl_domain *rd;
1538 int nr_pl, ret, i;
1539
1540 get_online_cpus();
1541 list_for_each_entry(rp, &rapl_packages, plist) {
1542 if (!rp->power_zone)
1543 continue;
1544 rd = power_zone_to_rapl_domain(rp->power_zone);
1545 nr_pl = find_nr_power_limit(rd);
1546 for (i = 0; i < nr_pl; i++) {
1547 switch (rd->rpl[i].prim_id) {
1548 case PL1_ENABLE:
1549 ret = rapl_read_data_raw(rd,
1550 POWER_LIMIT1,
1551 true,
1552 &rd->rpl[i].last_power_limit);
1553 if (ret)
1554 rd->rpl[i].last_power_limit = 0;
1555 break;
1556 case PL2_ENABLE:
1557 ret = rapl_read_data_raw(rd,
1558 POWER_LIMIT2,
1559 true,
1560 &rd->rpl[i].last_power_limit);
1561 if (ret)
1562 rd->rpl[i].last_power_limit = 0;
1563 break;
1564 }
1565 }
1566 }
1567 put_online_cpus();
1568}
1569
1570static void power_limit_state_restore(void)
1571{
1572 struct rapl_package *rp;
1573 struct rapl_domain *rd;
1574 int nr_pl, i;
1575
1576 get_online_cpus();
1577 list_for_each_entry(rp, &rapl_packages, plist) {
1578 if (!rp->power_zone)
1579 continue;
1580 rd = power_zone_to_rapl_domain(rp->power_zone);
1581 nr_pl = find_nr_power_limit(rd);
1582 for (i = 0; i < nr_pl; i++) {
1583 switch (rd->rpl[i].prim_id) {
1584 case PL1_ENABLE:
1585 if (rd->rpl[i].last_power_limit)
1586 rapl_write_data_raw(rd,
1587 POWER_LIMIT1,
1588 rd->rpl[i].last_power_limit);
1589 break;
1590 case PL2_ENABLE:
1591 if (rd->rpl[i].last_power_limit)
1592 rapl_write_data_raw(rd,
1593 POWER_LIMIT2,
1594 rd->rpl[i].last_power_limit);
1595 break;
1596 }
1597 }
1598 }
1599 put_online_cpus();
1600}
1601
1602static int rapl_pm_callback(struct notifier_block *nb,
1603 unsigned long mode, void *_unused)
1604{
1605 switch (mode) {
1606 case PM_SUSPEND_PREPARE:
1607 power_limit_state_save();
1608 break;
1609 case PM_POST_SUSPEND:
1610 power_limit_state_restore();
1611 break;
1612 }
1613 return NOTIFY_OK;
1614}
1615
1616static struct notifier_block rapl_pm_notifier = {
1617 .notifier_call = rapl_pm_callback,
1618};
1619
1620static int __init rapl_init(void)
1621{
1622 const struct x86_cpu_id *id;
1623 int ret;
1624
1625 id = x86_match_cpu(rapl_ids);
1626 if (!id) {
1627 pr_err("driver does not support CPU family %d model %d\n",
1628 boot_cpu_data.x86, boot_cpu_data.x86_model);
1629
1630 return -ENODEV;
1631 }
1632
1633 rapl_defaults = (struct rapl_defaults *)id->driver_data;
1634
1635 ret = rapl_register_powercap();
1636 if (ret)
1637 return ret;
1638
1639 ret = cpuhp_setup_state(CPUHP_AP_ONLINE_DYN, "powercap/rapl:online",
1640 rapl_cpu_online, rapl_cpu_down_prep);
1641 if (ret < 0)
1642 goto err_unreg;
1643 pcap_rapl_online = ret;
1644
1645
1646 rapl_register_psys();
1647
1648 ret = register_pm_notifier(&rapl_pm_notifier);
1649 if (ret)
1650 goto err_unreg_all;
1651
1652 return 0;
1653
1654err_unreg_all:
1655 cpuhp_remove_state(pcap_rapl_online);
1656
1657err_unreg:
1658 rapl_unregister_powercap();
1659 return ret;
1660}
1661
1662static void __exit rapl_exit(void)
1663{
1664 unregister_pm_notifier(&rapl_pm_notifier);
1665 cpuhp_remove_state(pcap_rapl_online);
1666 rapl_unregister_powercap();
1667}
1668
1669module_init(rapl_init);
1670module_exit(rapl_exit);
1671
1672MODULE_DESCRIPTION("Driver for Intel RAPL (Running Average Power Limit)");
1673MODULE_AUTHOR("Jacob Pan <jacob.jun.pan@intel.com>");
1674MODULE_LICENSE("GPL v2");
1675