1
2
3
4
5
6
7#ifndef _ESP_SCSI_H
8#define _ESP_SCSI_H
9
10
11#define ESP_TCLOW 0x00UL
12#define ESP_TCMED 0x01UL
13#define ESP_FDATA 0x02UL
14#define ESP_CMD 0x03UL
15#define ESP_STATUS 0x04UL
16#define ESP_BUSID ESP_STATUS
17#define ESP_INTRPT 0x05UL
18#define ESP_TIMEO ESP_INTRPT
19#define ESP_SSTEP 0x06UL
20#define ESP_STP ESP_SSTEP
21#define ESP_FFLAGS 0x07UL
22#define ESP_SOFF ESP_FFLAGS
23#define ESP_CFG1 0x08UL
24#define ESP_CFACT 0x09UL
25#define ESP_STATUS2 ESP_CFACT
26#define ESP_CTEST 0x0aUL
27#define ESP_CFG2 0x0bUL
28#define ESP_CFG3 0x0cUL
29#define ESP_CFG4 0x0dUL
30#define ESP_TCHI 0x0eUL
31#define ESP_UID ESP_TCHI
32#define FAS_RLO ESP_TCHI
33#define ESP_FGRND 0x0fUL
34#define FAS_RHI ESP_FGRND
35
36#define SBUS_ESP_REG_SIZE 0x40UL
37
38
39
40
41#define ESP_CONFIG1_ID 0x07
42#define ESP_CONFIG1_CHTEST 0x08
43#define ESP_CONFIG1_PENABLE 0x10
44#define ESP_CONFIG1_PARTEST 0x20
45#define ESP_CONFIG1_SRRDISAB 0x40
46#define ESP_CONFIG1_SLCABLE 0x80
47
48
49#define ESP_CONFIG2_DMAPARITY 0x01
50#define ESP_CONFIG2_REGPARITY 0x02
51#define ESP_CONFIG2_BADPARITY 0x04
52#define ESP_CONFIG2_SCSI2ENAB 0x08
53#define ESP_CONFIG2_HI 0x10
54#define ESP_CONFIG2_HMEFENAB 0x10
55#define ESP_CONFIG2_BCM 0x20
56#define ESP_CONFIG2_DISPINT 0x20
57#define ESP_CONFIG2_FENAB 0x40
58#define ESP_CONFIG2_SPL 0x40
59#define ESP_CONFIG2_MKDONE 0x40
60#define ESP_CONFIG2_HME32 0x80
61#define ESP_CONFIG2_MAGIC 0xe0
62
63
64#define ESP_CONFIG3_FCLOCK 0x01
65#define ESP_CONFIG3_TEM 0x01
66#define ESP_CONFIG3_FAST 0x02
67#define ESP_CONFIG3_ADMA 0x02
68#define ESP_CONFIG3_TENB 0x04
69#define ESP_CONFIG3_SRB 0x04
70#define ESP_CONFIG3_TMS 0x08
71#define ESP_CONFIG3_FCLK 0x08
72#define ESP_CONFIG3_IDMSG 0x10
73#define ESP_CONFIG3_FSCSI 0x10
74#define ESP_CONFIG3_GTM 0x20
75#define ESP_CONFIG3_IDBIT3 0x20
76#define ESP_CONFIG3_TBMS 0x40
77#define ESP_CONFIG3_EWIDE 0x40
78#define ESP_CONFIG3_IMS 0x80
79#define ESP_CONFIG3_OBPUSH 0x80
80
81
82#define ESP_CONFIG4_RADE 0x04
83#define ESP_CONFIG4_RAE 0x08
84#define ESP_CONFIG4_PWD 0x20
85#define ESP_CONFIG4_GE0 0x40
86#define ESP_CONFIG4_GE1 0x80
87
88#define ESP_CONFIG_GE_12NS (0)
89#define ESP_CONFIG_GE_25NS (ESP_CONFIG_GE1)
90#define ESP_CONFIG_GE_35NS (ESP_CONFIG_GE0)
91#define ESP_CONFIG_GE_0NS (ESP_CONFIG_GE0 | ESP_CONFIG_GE1)
92
93
94
95
96
97
98
99#define ESP_CMD_NULL 0x00
100#define ESP_CMD_FLUSH 0x01
101#define ESP_CMD_RC 0x02
102#define ESP_CMD_RS 0x03
103
104
105
106
107#define ESP_CMD_TI 0x10
108#define ESP_CMD_ICCSEQ 0x11
109#define ESP_CMD_MOK 0x12
110#define ESP_CMD_TPAD 0x18
111#define ESP_CMD_SATN 0x1a
112#define ESP_CMD_RATN 0x1b
113
114
115
116
117#define ESP_CMD_SMSG 0x20
118#define ESP_CMD_SSTAT 0x21
119#define ESP_CMD_SDATA 0x22
120#define ESP_CMD_DSEQ 0x23
121#define ESP_CMD_TSEQ 0x24
122#define ESP_CMD_TCCSEQ 0x25
123#define ESP_CMD_DCNCT 0x27
124#define ESP_CMD_RMSG 0x28
125#define ESP_CMD_RCMD 0x29
126#define ESP_CMD_RDATA 0x2a
127#define ESP_CMD_RCSEQ 0x2b
128
129
130
131
132
133#define ESP_CMD_RSEL 0x40
134#define ESP_CMD_SEL 0x41
135#define ESP_CMD_SELA 0x42
136#define ESP_CMD_SELAS 0x43
137#define ESP_CMD_ESEL 0x44
138#define ESP_CMD_DSEL 0x45
139#define ESP_CMD_SA3 0x46
140#define ESP_CMD_RSEL3 0x47
141
142
143#define ESP_CMD_DMA 0x80
144
145
146#define ESP_STAT_PIO 0x01
147#define ESP_STAT_PCD 0x02
148#define ESP_STAT_PMSG 0x04
149#define ESP_STAT_PMASK 0x07
150#define ESP_STAT_TDONE 0x08
151#define ESP_STAT_TCNT 0x10
152#define ESP_STAT_PERR 0x20
153#define ESP_STAT_SPAM 0x40
154
155
156
157#define ESP_STAT_INTR 0x80
158
159
160
161
162
163
164#define ESP_DOP (0)
165#define ESP_DIP (ESP_STAT_PIO)
166#define ESP_CMDP (ESP_STAT_PCD)
167#define ESP_STATP (ESP_STAT_PCD|ESP_STAT_PIO)
168#define ESP_MOP (ESP_STAT_PMSG|ESP_STAT_PCD)
169#define ESP_MIP (ESP_STAT_PMSG|ESP_STAT_PCD|ESP_STAT_PIO)
170
171
172#define ESP_STAT2_SCHBIT 0x01
173#define ESP_STAT2_FFLAGS 0x02
174#define ESP_STAT2_XCNT 0x04
175#define ESP_STAT2_CREGA 0x08
176#define ESP_STAT2_WIDE 0x10
177#define ESP_STAT2_F1BYTE 0x20
178#define ESP_STAT2_FMSB 0x40
179#define ESP_STAT2_FEMPTY 0x80
180
181
182#define ESP_INTR_S 0x01
183#define ESP_INTR_SATN 0x02
184#define ESP_INTR_RSEL 0x04
185#define ESP_INTR_FDONE 0x08
186#define ESP_INTR_BSERV 0x10
187#define ESP_INTR_DC 0x20
188#define ESP_INTR_IC 0x40
189#define ESP_INTR_SR 0x80
190
191
192#define ESP_STEP_VBITS 0x07
193#define ESP_STEP_ASEL 0x00
194#define ESP_STEP_SID 0x01
195#define ESP_STEP_NCMD 0x02
196#define ESP_STEP_PPC 0x03
197
198
199#define ESP_STEP_FINI4 0x04
200
201
202#define ESP_STEP_FINI5 0x05
203#define ESP_STEP_FINI6 0x06
204#define ESP_STEP_FINI7 0x07
205
206
207#define ESP_TEST_TARG 0x01
208#define ESP_TEST_INI 0x02
209#define ESP_TEST_TS 0x04
210
211
212#define ESP_UID_F100A 0x00
213#define ESP_UID_F236 0x02
214#define ESP_UID_REV 0x07
215#define ESP_UID_FAM 0xf8
216
217
218
219#define ESP_FF_FBYTES 0x1f
220#define ESP_FF_ONOTZERO 0x20
221#define ESP_FF_SSTEP 0xe0
222
223
224#define ESP_CCF_F0 0x00
225#define ESP_CCF_NEVER 0x01
226#define ESP_CCF_F2 0x02
227#define ESP_CCF_F3 0x03
228#define ESP_CCF_F4 0x04
229#define ESP_CCF_F5 0x05
230#define ESP_CCF_F6 0x06
231#define ESP_CCF_F7 0x07
232
233
234#define ESP_BUSID_RESELID 0x10
235#define ESP_BUSID_CTR32BIT 0x40
236
237#define ESP_BUS_TIMEOUT 250
238#define ESP_TIMEO_CONST 8192
239#define ESP_NEG_DEFP(mhz, cfact) \
240 ((ESP_BUS_TIMEOUT * ((mhz) / 1000)) / (8192 * (cfact)))
241#define ESP_HZ_TO_CYCLE(hertz) ((1000000000) / ((hertz) / 1000))
242#define ESP_TICK(ccf, cycle) ((7682 * (ccf) * (cycle) / 1000))
243
244
245
246
247
248#define SYNC_DEFP_SLOW 0x32
249#define SYNC_DEFP_FAST 0x19
250
251struct esp_cmd_priv {
252 int num_sg;
253 int cur_residue;
254 struct scatterlist *cur_sg;
255 int tot_residue;
256};
257#define ESP_CMD_PRIV(CMD) ((struct esp_cmd_priv *)(&(CMD)->SCp))
258
259enum esp_rev {
260 ESP100 = 0x00,
261 ESP100A = 0x01,
262 ESP236 = 0x02,
263 FAS236 = 0x03,
264 FAS100A = 0x04,
265 FAST = 0x05,
266 FASHME = 0x06,
267 PCSCSI = 0x07,
268};
269
270struct esp_cmd_entry {
271 struct list_head list;
272
273 struct scsi_cmnd *cmd;
274
275 unsigned int saved_cur_residue;
276 struct scatterlist *saved_cur_sg;
277 unsigned int saved_tot_residue;
278
279 u8 flags;
280#define ESP_CMD_FLAG_WRITE 0x01
281#define ESP_CMD_FLAG_AUTOSENSE 0x04
282#define ESP_CMD_FLAG_RESIDUAL 0x08
283
284 u8 tag[2];
285 u8 orig_tag[2];
286
287 u8 status;
288 u8 message;
289
290 unsigned char *sense_ptr;
291 unsigned char *saved_sense_ptr;
292 dma_addr_t sense_dma;
293
294 struct completion *eh_done;
295};
296
297#define ESP_DEFAULT_TAGS 16
298
299#define ESP_MAX_TARGET 16
300#define ESP_MAX_LUN 8
301#define ESP_MAX_TAG 256
302
303struct esp_lun_data {
304 struct esp_cmd_entry *non_tagged_cmd;
305 int num_tagged;
306 int hold;
307 struct esp_cmd_entry *tagged_cmds[ESP_MAX_TAG];
308};
309
310struct esp_target_data {
311
312
313
314
315 u8 esp_period;
316 u8 esp_offset;
317 u8 esp_config3;
318
319 u8 flags;
320#define ESP_TGT_WIDE 0x01
321#define ESP_TGT_DISCONNECT 0x02
322#define ESP_TGT_NEGO_WIDE 0x04
323#define ESP_TGT_NEGO_SYNC 0x08
324#define ESP_TGT_CHECK_NEGO 0x40
325#define ESP_TGT_BROKEN 0x80
326
327
328
329
330 u8 nego_goal_period;
331 u8 nego_goal_offset;
332 u8 nego_goal_width;
333 u8 nego_goal_tags;
334
335 struct scsi_target *starget;
336};
337
338struct esp_event_ent {
339 u8 type;
340#define ESP_EVENT_TYPE_EVENT 0x01
341#define ESP_EVENT_TYPE_CMD 0x02
342 u8 val;
343
344 u8 sreg;
345 u8 seqreg;
346 u8 sreg2;
347 u8 ireg;
348 u8 select_state;
349 u8 event;
350 u8 __pad;
351};
352
353struct esp;
354struct esp_driver_ops {
355
356
357
358
359 void (*esp_write8)(struct esp *esp, u8 val, unsigned long reg);
360 u8 (*esp_read8)(struct esp *esp, unsigned long reg);
361
362
363
364
365
366
367 int (*irq_pending)(struct esp *esp);
368
369
370
371
372 u32 (*dma_length_limit)(struct esp *esp, u32 dma_addr,
373 u32 dma_len);
374
375
376
377
378
379 void (*reset_dma)(struct esp *esp);
380
381
382
383
384 void (*dma_drain)(struct esp *esp);
385
386
387 void (*dma_invalidate)(struct esp *esp);
388
389
390
391
392
393
394
395
396
397
398
399 void (*send_dma_cmd)(struct esp *esp, u32 dma_addr, u32 esp_count,
400 u32 dma_count, int write, u8 cmd);
401
402
403
404
405 int (*dma_error)(struct esp *esp);
406};
407
408#define ESP_MAX_MSG_SZ 8
409#define ESP_EVENT_LOG_SZ 32
410
411#define ESP_QUICKIRQ_LIMIT 100
412#define ESP_RESELECT_TAG_LIMIT 2500
413
414struct esp {
415 void __iomem *regs;
416 void __iomem *dma_regs;
417
418 const struct esp_driver_ops *ops;
419
420 struct Scsi_Host *host;
421 struct device *dev;
422
423 struct esp_cmd_entry *active_cmd;
424
425 struct list_head queued_cmds;
426 struct list_head active_cmds;
427
428 u8 *command_block;
429 dma_addr_t command_block_dma;
430
431 unsigned int data_dma_len;
432
433
434
435
436 u8 sreg;
437 u8 seqreg;
438 u8 sreg2;
439 u8 ireg;
440
441 u32 prev_hme_dmacsr;
442 u8 prev_soff;
443 u8 prev_stp;
444 u8 prev_cfg3;
445 u8 num_tags;
446
447 struct list_head esp_cmd_pool;
448
449 struct esp_target_data target[ESP_MAX_TARGET];
450
451 int fifo_cnt;
452 u8 fifo[16];
453
454 struct esp_event_ent esp_event_log[ESP_EVENT_LOG_SZ];
455 int esp_event_cur;
456
457 u8 msg_out[ESP_MAX_MSG_SZ];
458 int msg_out_len;
459
460 u8 msg_in[ESP_MAX_MSG_SZ];
461 int msg_in_len;
462
463 u8 bursts;
464 u8 config1;
465 u8 config2;
466 u8 config4;
467
468 u8 scsi_id;
469 u32 scsi_id_mask;
470
471 enum esp_rev rev;
472
473 u32 flags;
474#define ESP_FLAG_DIFFERENTIAL 0x00000001
475#define ESP_FLAG_RESETTING 0x00000002
476#define ESP_FLAG_WIDE_CAPABLE 0x00000008
477#define ESP_FLAG_QUICKIRQ_CHECK 0x00000010
478#define ESP_FLAG_DISABLE_SYNC 0x00000020
479#define ESP_FLAG_USE_FIFO 0x00000040
480#define ESP_FLAG_NO_DMA_MAP 0x00000080
481
482 u8 select_state;
483#define ESP_SELECT_NONE 0x00
484#define ESP_SELECT_BASIC 0x01
485#define ESP_SELECT_MSGOUT 0x02
486
487
488 u8 event;
489#define ESP_EVENT_NONE 0x00
490#define ESP_EVENT_CMD_START 0x01
491#define ESP_EVENT_CMD_DONE 0x02
492#define ESP_EVENT_DATA_IN 0x03
493#define ESP_EVENT_DATA_OUT 0x04
494#define ESP_EVENT_DATA_DONE 0x05
495#define ESP_EVENT_MSGIN 0x06
496#define ESP_EVENT_MSGIN_MORE 0x07
497#define ESP_EVENT_MSGIN_DONE 0x08
498#define ESP_EVENT_MSGOUT 0x09
499#define ESP_EVENT_MSGOUT_DONE 0x0a
500#define ESP_EVENT_STATUS 0x0b
501#define ESP_EVENT_FREE_BUS 0x0c
502#define ESP_EVENT_CHECK_PHASE 0x0d
503#define ESP_EVENT_RESET 0x10
504
505
506 u32 cfact;
507 u32 cfreq;
508 u32 ccycle;
509 u32 ctick;
510 u32 neg_defp;
511 u32 sync_defp;
512
513
514 u32 max_period;
515 u32 min_period;
516 u32 radelay;
517
518
519 u8 *cmd_bytes_ptr;
520 int cmd_bytes_left;
521
522 struct completion *eh_reset;
523
524 void *dma;
525 int dmarev;
526
527
528 u8 __iomem *fifo_reg;
529 int send_cmd_error;
530 u32 send_cmd_residual;
531};
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563extern struct scsi_host_template scsi_esp_template;
564extern int scsi_esp_register(struct esp *);
565
566extern void scsi_esp_unregister(struct esp *);
567extern irqreturn_t scsi_esp_intr(int, void *);
568extern void scsi_esp_cmd(struct esp *, u8);
569
570extern void esp_send_pio_cmd(struct esp *esp, u32 dma_addr, u32 esp_count,
571 u32 dma_count, int write, u8 cmd);
572
573#endif
574