1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24#include <linux/pci.h>
25
26#include "amdgpu.h"
27#include "amdgpu_ih.h"
28#include "vid.h"
29
30#include "oss/oss_3_0_1_d.h"
31#include "oss/oss_3_0_1_sh_mask.h"
32
33#include "bif/bif_5_1_d.h"
34#include "bif/bif_5_1_sh_mask.h"
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51static void cz_ih_set_interrupt_funcs(struct amdgpu_device *adev);
52
53
54
55
56
57
58
59
60static void cz_ih_enable_interrupts(struct amdgpu_device *adev)
61{
62 u32 ih_cntl = RREG32(mmIH_CNTL);
63 u32 ih_rb_cntl = RREG32(mmIH_RB_CNTL);
64
65 ih_cntl = REG_SET_FIELD(ih_cntl, IH_CNTL, ENABLE_INTR, 1);
66 ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, RB_ENABLE, 1);
67 WREG32(mmIH_CNTL, ih_cntl);
68 WREG32(mmIH_RB_CNTL, ih_rb_cntl);
69 adev->irq.ih.enabled = true;
70}
71
72
73
74
75
76
77
78
79static void cz_ih_disable_interrupts(struct amdgpu_device *adev)
80{
81 u32 ih_rb_cntl = RREG32(mmIH_RB_CNTL);
82 u32 ih_cntl = RREG32(mmIH_CNTL);
83
84 ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, RB_ENABLE, 0);
85 ih_cntl = REG_SET_FIELD(ih_cntl, IH_CNTL, ENABLE_INTR, 0);
86 WREG32(mmIH_RB_CNTL, ih_rb_cntl);
87 WREG32(mmIH_CNTL, ih_cntl);
88
89 WREG32(mmIH_RB_RPTR, 0);
90 WREG32(mmIH_RB_WPTR, 0);
91 adev->irq.ih.enabled = false;
92 adev->irq.ih.rptr = 0;
93}
94
95
96
97
98
99
100
101
102
103
104
105
106static int cz_ih_irq_init(struct amdgpu_device *adev)
107{
108 struct amdgpu_ih_ring *ih = &adev->irq.ih;
109 u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
110 int rb_bufsz;
111
112
113 cz_ih_disable_interrupts(adev);
114
115
116 WREG32(mmINTERRUPT_CNTL2, adev->dummy_page_addr >> 8);
117 interrupt_cntl = RREG32(mmINTERRUPT_CNTL);
118
119
120
121 interrupt_cntl = REG_SET_FIELD(interrupt_cntl, INTERRUPT_CNTL, IH_DUMMY_RD_OVERRIDE, 0);
122
123 interrupt_cntl = REG_SET_FIELD(interrupt_cntl, INTERRUPT_CNTL, IH_REQ_NONSNOOP_EN, 0);
124 WREG32(mmINTERRUPT_CNTL, interrupt_cntl);
125
126
127 WREG32(mmIH_RB_BASE, adev->irq.ih.gpu_addr >> 8);
128
129 rb_bufsz = order_base_2(adev->irq.ih.ring_size / 4);
130 ih_rb_cntl = REG_SET_FIELD(0, IH_RB_CNTL, WPTR_OVERFLOW_ENABLE, 1);
131 ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, WPTR_OVERFLOW_CLEAR, 1);
132 ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, RB_SIZE, rb_bufsz);
133
134
135 ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, WPTR_WRITEBACK_ENABLE, 1);
136
137
138 WREG32(mmIH_RB_WPTR_ADDR_LO, lower_32_bits(ih->wptr_addr));
139 WREG32(mmIH_RB_WPTR_ADDR_HI, upper_32_bits(ih->wptr_addr) & 0xFF);
140
141 WREG32(mmIH_RB_CNTL, ih_rb_cntl);
142
143
144 WREG32(mmIH_RB_RPTR, 0);
145 WREG32(mmIH_RB_WPTR, 0);
146
147
148 ih_cntl = RREG32(mmIH_CNTL);
149 ih_cntl = REG_SET_FIELD(ih_cntl, IH_CNTL, MC_VMID, 0);
150
151 if (adev->irq.msi_enabled)
152 ih_cntl = REG_SET_FIELD(ih_cntl, IH_CNTL, RPTR_REARM, 1);
153 WREG32(mmIH_CNTL, ih_cntl);
154
155 pci_set_master(adev->pdev);
156
157
158 cz_ih_enable_interrupts(adev);
159
160 return 0;
161}
162
163
164
165
166
167
168
169
170static void cz_ih_irq_disable(struct amdgpu_device *adev)
171{
172 cz_ih_disable_interrupts(adev);
173
174
175 mdelay(1);
176}
177
178
179
180
181
182
183
184
185
186
187
188
189
190static u32 cz_ih_get_wptr(struct amdgpu_device *adev,
191 struct amdgpu_ih_ring *ih)
192{
193 u32 wptr, tmp;
194
195 wptr = le32_to_cpu(*ih->wptr_cpu);
196
197 if (!REG_GET_FIELD(wptr, IH_RB_WPTR, RB_OVERFLOW))
198 goto out;
199
200
201 wptr = RREG32(mmIH_RB_WPTR);
202
203 if (!REG_GET_FIELD(wptr, IH_RB_WPTR, RB_OVERFLOW))
204 goto out;
205
206 wptr = REG_SET_FIELD(wptr, IH_RB_WPTR, RB_OVERFLOW, 0);
207
208
209
210
211
212 dev_warn(adev->dev, "IH ring buffer overflow (0x%08X, 0x%08X, 0x%08X)\n",
213 wptr, ih->rptr, (wptr + 16) & ih->ptr_mask);
214 ih->rptr = (wptr + 16) & ih->ptr_mask;
215 tmp = RREG32(mmIH_RB_CNTL);
216 tmp = REG_SET_FIELD(tmp, IH_RB_CNTL, WPTR_OVERFLOW_CLEAR, 1);
217 WREG32(mmIH_RB_CNTL, tmp);
218
219
220out:
221 return (wptr & ih->ptr_mask);
222}
223
224
225
226
227
228
229
230
231
232
233
234static void cz_ih_decode_iv(struct amdgpu_device *adev,
235 struct amdgpu_ih_ring *ih,
236 struct amdgpu_iv_entry *entry)
237{
238
239 u32 ring_index = ih->rptr >> 2;
240 uint32_t dw[4];
241
242 dw[0] = le32_to_cpu(ih->ring[ring_index + 0]);
243 dw[1] = le32_to_cpu(ih->ring[ring_index + 1]);
244 dw[2] = le32_to_cpu(ih->ring[ring_index + 2]);
245 dw[3] = le32_to_cpu(ih->ring[ring_index + 3]);
246
247 entry->client_id = AMDGPU_IRQ_CLIENTID_LEGACY;
248 entry->src_id = dw[0] & 0xff;
249 entry->src_data[0] = dw[1] & 0xfffffff;
250 entry->ring_id = dw[2] & 0xff;
251 entry->vmid = (dw[2] >> 8) & 0xff;
252 entry->pasid = (dw[2] >> 16) & 0xffff;
253
254
255 ih->rptr += 16;
256}
257
258
259
260
261
262
263
264
265
266static void cz_ih_set_rptr(struct amdgpu_device *adev,
267 struct amdgpu_ih_ring *ih)
268{
269 WREG32(mmIH_RB_RPTR, ih->rptr);
270}
271
272static int cz_ih_early_init(void *handle)
273{
274 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
275 int ret;
276
277 ret = amdgpu_irq_add_domain(adev);
278 if (ret)
279 return ret;
280
281 cz_ih_set_interrupt_funcs(adev);
282
283 return 0;
284}
285
286static int cz_ih_sw_init(void *handle)
287{
288 int r;
289 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
290
291 r = amdgpu_ih_ring_init(adev, &adev->irq.ih, 64 * 1024, false);
292 if (r)
293 return r;
294
295 r = amdgpu_irq_init(adev);
296
297 return r;
298}
299
300static int cz_ih_sw_fini(void *handle)
301{
302 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
303
304 amdgpu_irq_fini(adev);
305 amdgpu_ih_ring_fini(adev, &adev->irq.ih);
306 amdgpu_irq_remove_domain(adev);
307
308 return 0;
309}
310
311static int cz_ih_hw_init(void *handle)
312{
313 int r;
314 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
315
316 r = cz_ih_irq_init(adev);
317 if (r)
318 return r;
319
320 return 0;
321}
322
323static int cz_ih_hw_fini(void *handle)
324{
325 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
326
327 cz_ih_irq_disable(adev);
328
329 return 0;
330}
331
332static int cz_ih_suspend(void *handle)
333{
334 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
335
336 return cz_ih_hw_fini(adev);
337}
338
339static int cz_ih_resume(void *handle)
340{
341 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
342
343 return cz_ih_hw_init(adev);
344}
345
346static bool cz_ih_is_idle(void *handle)
347{
348 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
349 u32 tmp = RREG32(mmSRBM_STATUS);
350
351 if (REG_GET_FIELD(tmp, SRBM_STATUS, IH_BUSY))
352 return false;
353
354 return true;
355}
356
357static int cz_ih_wait_for_idle(void *handle)
358{
359 unsigned i;
360 u32 tmp;
361 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
362
363 for (i = 0; i < adev->usec_timeout; i++) {
364
365 tmp = RREG32(mmSRBM_STATUS);
366 if (!REG_GET_FIELD(tmp, SRBM_STATUS, IH_BUSY))
367 return 0;
368 udelay(1);
369 }
370 return -ETIMEDOUT;
371}
372
373static int cz_ih_soft_reset(void *handle)
374{
375 u32 srbm_soft_reset = 0;
376 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
377 u32 tmp = RREG32(mmSRBM_STATUS);
378
379 if (tmp & SRBM_STATUS__IH_BUSY_MASK)
380 srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET,
381 SOFT_RESET_IH, 1);
382
383 if (srbm_soft_reset) {
384 tmp = RREG32(mmSRBM_SOFT_RESET);
385 tmp |= srbm_soft_reset;
386 dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
387 WREG32(mmSRBM_SOFT_RESET, tmp);
388 tmp = RREG32(mmSRBM_SOFT_RESET);
389
390 udelay(50);
391
392 tmp &= ~srbm_soft_reset;
393 WREG32(mmSRBM_SOFT_RESET, tmp);
394 tmp = RREG32(mmSRBM_SOFT_RESET);
395
396
397 udelay(50);
398 }
399
400 return 0;
401}
402
403static int cz_ih_set_clockgating_state(void *handle,
404 enum amd_clockgating_state state)
405{
406
407 return 0;
408}
409
410static int cz_ih_set_powergating_state(void *handle,
411 enum amd_powergating_state state)
412{
413
414 return 0;
415}
416
417static const struct amd_ip_funcs cz_ih_ip_funcs = {
418 .name = "cz_ih",
419 .early_init = cz_ih_early_init,
420 .late_init = NULL,
421 .sw_init = cz_ih_sw_init,
422 .sw_fini = cz_ih_sw_fini,
423 .hw_init = cz_ih_hw_init,
424 .hw_fini = cz_ih_hw_fini,
425 .suspend = cz_ih_suspend,
426 .resume = cz_ih_resume,
427 .is_idle = cz_ih_is_idle,
428 .wait_for_idle = cz_ih_wait_for_idle,
429 .soft_reset = cz_ih_soft_reset,
430 .set_clockgating_state = cz_ih_set_clockgating_state,
431 .set_powergating_state = cz_ih_set_powergating_state,
432};
433
434static const struct amdgpu_ih_funcs cz_ih_funcs = {
435 .get_wptr = cz_ih_get_wptr,
436 .decode_iv = cz_ih_decode_iv,
437 .set_rptr = cz_ih_set_rptr
438};
439
440static void cz_ih_set_interrupt_funcs(struct amdgpu_device *adev)
441{
442 adev->irq.ih_funcs = &cz_ih_funcs;
443}
444
445const struct amdgpu_ip_block_version cz_ih_ip_block =
446{
447 .type = AMD_IP_BLOCK_TYPE_IH,
448 .major = 3,
449 .minor = 0,
450 .rev = 0,
451 .funcs = &cz_ih_ip_funcs,
452};
453