1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34#include <linux/pci.h>
35#include <linux/io.h>
36#include <linux/delay.h>
37#include <linux/vmalloc.h>
38#include <linux/aer.h>
39#include <linux/module.h>
40
41#include "qib.h"
42
43
44
45
46
47
48
49
50
51
52
53
54
55static void qib_tune_pcie_caps(struct qib_devdata *);
56static void qib_tune_pcie_coalesce(struct qib_devdata *);
57
58
59
60
61
62
63
64int qib_pcie_init(struct pci_dev *pdev, const struct pci_device_id *ent)
65{
66 int ret;
67
68 ret = pci_enable_device(pdev);
69 if (ret) {
70
71
72
73
74
75
76
77
78
79
80
81
82 qib_early_err(&pdev->dev, "pci enable failed: error %d\n",
83 -ret);
84 goto done;
85 }
86
87 ret = pci_request_regions(pdev, QIB_DRV_NAME);
88 if (ret) {
89 qib_devinfo(pdev, "pci_request_regions fails: err %d\n", -ret);
90 goto bail;
91 }
92
93 ret = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64));
94 if (ret) {
95
96
97
98
99
100 ret = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
101 if (ret) {
102 qib_devinfo(pdev, "Unable to set DMA mask: %d\n", ret);
103 goto bail;
104 }
105 }
106
107 pci_set_master(pdev);
108 ret = pci_enable_pcie_error_reporting(pdev);
109 if (ret) {
110 qib_early_err(&pdev->dev,
111 "Unable to enable pcie error reporting: %d\n",
112 ret);
113 ret = 0;
114 }
115 goto done;
116
117bail:
118 pci_disable_device(pdev);
119 pci_release_regions(pdev);
120done:
121 return ret;
122}
123
124
125
126
127
128
129int qib_pcie_ddinit(struct qib_devdata *dd, struct pci_dev *pdev,
130 const struct pci_device_id *ent)
131{
132 unsigned long len;
133 resource_size_t addr;
134
135 dd->pcidev = pdev;
136 pci_set_drvdata(pdev, dd);
137
138 addr = pci_resource_start(pdev, 0);
139 len = pci_resource_len(pdev, 0);
140
141 dd->kregbase = ioremap(addr, len);
142 if (!dd->kregbase)
143 return -ENOMEM;
144
145 dd->kregend = (u64 __iomem *)((void __iomem *) dd->kregbase + len);
146 dd->physaddr = addr;
147
148
149
150
151
152 dd->pcibar0 = addr;
153 dd->pcibar1 = addr >> 32;
154 dd->deviceid = ent->device;
155 dd->vendorid = ent->vendor;
156
157 return 0;
158}
159
160
161
162
163
164
165void qib_pcie_ddcleanup(struct qib_devdata *dd)
166{
167 u64 __iomem *base = (void __iomem *) dd->kregbase;
168
169 dd->kregbase = NULL;
170 iounmap(base);
171 if (dd->piobase)
172 iounmap(dd->piobase);
173 if (dd->userbase)
174 iounmap(dd->userbase);
175 if (dd->piovl15base)
176 iounmap(dd->piovl15base);
177
178 pci_disable_device(dd->pcidev);
179 pci_release_regions(dd->pcidev);
180
181 pci_set_drvdata(dd->pcidev, NULL);
182}
183
184
185
186
187
188
189static void qib_cache_msi_info(struct qib_devdata *dd, int pos)
190{
191 struct pci_dev *pdev = dd->pcidev;
192 u16 control;
193
194 pci_read_config_dword(pdev, pos + PCI_MSI_ADDRESS_LO, &dd->msi_lo);
195 pci_read_config_dword(pdev, pos + PCI_MSI_ADDRESS_HI, &dd->msi_hi);
196 pci_read_config_word(pdev, pos + PCI_MSI_FLAGS, &control);
197
198
199 pci_read_config_word(pdev,
200 pos + ((control & PCI_MSI_FLAGS_64BIT) ? 12 : 8),
201 &dd->msi_data);
202}
203
204int qib_pcie_params(struct qib_devdata *dd, u32 minw, u32 *nent)
205{
206 u16 linkstat, speed;
207 int nvec;
208 int maxvec;
209 unsigned int flags = PCI_IRQ_MSIX | PCI_IRQ_MSI;
210
211 if (!pci_is_pcie(dd->pcidev)) {
212 qib_dev_err(dd, "Can't find PCI Express capability!\n");
213
214 dd->lbus_width = 1;
215 dd->lbus_speed = 2500;
216 nvec = -1;
217 goto bail;
218 }
219
220 if (dd->flags & QIB_HAS_INTX)
221 flags |= PCI_IRQ_LEGACY;
222 maxvec = (nent && *nent) ? *nent : 1;
223 nvec = pci_alloc_irq_vectors(dd->pcidev, 1, maxvec, flags);
224 if (nvec < 0)
225 goto bail;
226
227
228
229
230
231
232 if (nent)
233 *nent = !dd->pcidev->msix_enabled ? 0 : nvec;
234
235 if (dd->pcidev->msi_enabled)
236 qib_cache_msi_info(dd, dd->pcidev->msi_cap);
237
238 pcie_capability_read_word(dd->pcidev, PCI_EXP_LNKSTA, &linkstat);
239
240
241
242
243 speed = linkstat & 0xf;
244 linkstat >>= 4;
245 linkstat &= 0x1f;
246 dd->lbus_width = linkstat;
247
248 switch (speed) {
249 case 1:
250 dd->lbus_speed = 2500;
251 break;
252 case 2:
253 dd->lbus_speed = 5000;
254 break;
255 default:
256 dd->lbus_speed = 2500;
257 break;
258 }
259
260
261
262
263
264 if (minw && linkstat < minw)
265 qib_dev_err(dd,
266 "PCIe width %u (x%u HCA), performance reduced\n",
267 linkstat, minw);
268
269 qib_tune_pcie_caps(dd);
270
271 qib_tune_pcie_coalesce(dd);
272
273bail:
274
275 snprintf(dd->lbus_info, sizeof(dd->lbus_info),
276 "PCIe,%uMHz,x%u\n", dd->lbus_speed, dd->lbus_width);
277 return nvec < 0 ? nvec : 0;
278}
279
280
281
282
283
284
285
286
287
288void qib_free_irq(struct qib_devdata *dd)
289{
290 pci_free_irq(dd->pcidev, 0, dd);
291 pci_free_irq_vectors(dd->pcidev);
292}
293
294
295
296
297
298
299
300
301
302int qib_reinit_intr(struct qib_devdata *dd)
303{
304 int pos;
305 u16 control;
306 int ret = 0;
307
308
309 if (!dd->msi_lo)
310 goto bail;
311
312 pos = dd->pcidev->msi_cap;
313 if (!pos) {
314 qib_dev_err(dd,
315 "Can't find MSI capability, can't restore MSI settings\n");
316 ret = 0;
317
318 goto bail;
319 }
320 pci_write_config_dword(dd->pcidev, pos + PCI_MSI_ADDRESS_LO,
321 dd->msi_lo);
322 pci_write_config_dword(dd->pcidev, pos + PCI_MSI_ADDRESS_HI,
323 dd->msi_hi);
324 pci_read_config_word(dd->pcidev, pos + PCI_MSI_FLAGS, &control);
325 if (!(control & PCI_MSI_FLAGS_ENABLE)) {
326 control |= PCI_MSI_FLAGS_ENABLE;
327 pci_write_config_word(dd->pcidev, pos + PCI_MSI_FLAGS,
328 control);
329 }
330
331 pci_write_config_word(dd->pcidev, pos +
332 ((control & PCI_MSI_FLAGS_64BIT) ? 12 : 8),
333 dd->msi_data);
334 ret = 1;
335bail:
336 qib_free_irq(dd);
337
338 if (!ret && (dd->flags & QIB_HAS_INTX))
339 ret = 1;
340
341
342 pci_set_master(dd->pcidev);
343
344 return ret;
345}
346
347
348
349
350
351void qib_pcie_getcmd(struct qib_devdata *dd, u16 *cmd, u8 *iline, u8 *cline)
352{
353 pci_read_config_word(dd->pcidev, PCI_COMMAND, cmd);
354 pci_read_config_byte(dd->pcidev, PCI_INTERRUPT_LINE, iline);
355 pci_read_config_byte(dd->pcidev, PCI_CACHE_LINE_SIZE, cline);
356}
357
358void qib_pcie_reenable(struct qib_devdata *dd, u16 cmd, u8 iline, u8 cline)
359{
360 int r;
361
362 r = pci_write_config_dword(dd->pcidev, PCI_BASE_ADDRESS_0,
363 dd->pcibar0);
364 if (r)
365 qib_dev_err(dd, "rewrite of BAR0 failed: %d\n", r);
366 r = pci_write_config_dword(dd->pcidev, PCI_BASE_ADDRESS_1,
367 dd->pcibar1);
368 if (r)
369 qib_dev_err(dd, "rewrite of BAR1 failed: %d\n", r);
370
371 pci_write_config_word(dd->pcidev, PCI_COMMAND, cmd);
372 pci_write_config_byte(dd->pcidev, PCI_INTERRUPT_LINE, iline);
373 pci_write_config_byte(dd->pcidev, PCI_CACHE_LINE_SIZE, cline);
374 r = pci_enable_device(dd->pcidev);
375 if (r)
376 qib_dev_err(dd,
377 "pci_enable_device failed after reset: %d\n", r);
378}
379
380
381static int qib_pcie_coalesce;
382module_param_named(pcie_coalesce, qib_pcie_coalesce, int, S_IRUGO);
383MODULE_PARM_DESC(pcie_coalesce, "tune PCIe coalescing on some Intel chipsets");
384
385
386
387
388
389
390
391static void qib_tune_pcie_coalesce(struct qib_devdata *dd)
392{
393 struct pci_dev *parent;
394 u16 devid;
395 u32 mask, bits, val;
396
397 if (!qib_pcie_coalesce)
398 return;
399
400
401 parent = dd->pcidev->bus->self;
402 if (parent->bus->parent) {
403 qib_devinfo(dd->pcidev, "Parent not root\n");
404 return;
405 }
406 if (!pci_is_pcie(parent))
407 return;
408 if (parent->vendor != 0x8086)
409 return;
410
411
412
413
414
415
416
417
418
419
420 devid = parent->device;
421 if (devid >= 0x25e2 && devid <= 0x25fa) {
422
423 if (parent->revision <= 0xb2)
424 bits = 1U << 10;
425 else
426 bits = 7U << 10;
427 mask = (3U << 24) | (7U << 10);
428 } else if (devid >= 0x65e2 && devid <= 0x65fa) {
429
430 bits = 1U << 10;
431 mask = (3U << 24) | (7U << 10);
432 } else if (devid >= 0x4021 && devid <= 0x402e) {
433
434 bits = 7U << 10;
435 mask = 7U << 10;
436 } else if (devid >= 0x3604 && devid <= 0x360a) {
437
438 bits = 7U << 10;
439 mask = (3U << 24) | (7U << 10);
440 } else {
441
442 return;
443 }
444 pci_read_config_dword(parent, 0x48, &val);
445 val &= ~mask;
446 val |= bits;
447 pci_write_config_dword(parent, 0x48, val);
448}
449
450
451
452
453
454static int qib_pcie_caps;
455module_param_named(pcie_caps, qib_pcie_caps, int, S_IRUGO);
456MODULE_PARM_DESC(pcie_caps, "Max PCIe tuning: Payload (0..3), ReadReq (4..7)");
457
458static void qib_tune_pcie_caps(struct qib_devdata *dd)
459{
460 struct pci_dev *parent;
461 u16 rc_mpss, rc_mps, ep_mpss, ep_mps;
462 u16 rc_mrrs, ep_mrrs, max_mrrs;
463
464
465 parent = dd->pcidev->bus->self;
466 if (!pci_is_root_bus(parent->bus)) {
467 qib_devinfo(dd->pcidev, "Parent not root\n");
468 return;
469 }
470
471 if (!pci_is_pcie(parent) || !pci_is_pcie(dd->pcidev))
472 return;
473
474 rc_mpss = parent->pcie_mpss;
475 rc_mps = ffs(pcie_get_mps(parent)) - 8;
476
477 ep_mpss = dd->pcidev->pcie_mpss;
478 ep_mps = ffs(pcie_get_mps(dd->pcidev)) - 8;
479
480
481 if (rc_mpss > ep_mpss)
482 rc_mpss = ep_mpss;
483
484
485 if (rc_mpss > (qib_pcie_caps & 7))
486 rc_mpss = qib_pcie_caps & 7;
487
488 if (rc_mpss > rc_mps) {
489 rc_mps = rc_mpss;
490 pcie_set_mps(parent, 128 << rc_mps);
491 }
492
493 if (rc_mpss > ep_mps) {
494 ep_mps = rc_mpss;
495 pcie_set_mps(dd->pcidev, 128 << ep_mps);
496 }
497
498
499
500
501
502
503 max_mrrs = 5;
504 if (max_mrrs > ((qib_pcie_caps >> 4) & 7))
505 max_mrrs = (qib_pcie_caps >> 4) & 7;
506
507 max_mrrs = 128 << max_mrrs;
508 rc_mrrs = pcie_get_readrq(parent);
509 ep_mrrs = pcie_get_readrq(dd->pcidev);
510
511 if (max_mrrs > rc_mrrs) {
512 rc_mrrs = max_mrrs;
513 pcie_set_readrq(parent, rc_mrrs);
514 }
515 if (max_mrrs > ep_mrrs) {
516 ep_mrrs = max_mrrs;
517 pcie_set_readrq(dd->pcidev, ep_mrrs);
518 }
519}
520
521
522
523
524
525
526static pci_ers_result_t
527qib_pci_error_detected(struct pci_dev *pdev, pci_channel_state_t state)
528{
529 struct qib_devdata *dd = pci_get_drvdata(pdev);
530 pci_ers_result_t ret = PCI_ERS_RESULT_RECOVERED;
531
532 switch (state) {
533 case pci_channel_io_normal:
534 qib_devinfo(pdev, "State Normal, ignoring\n");
535 break;
536
537 case pci_channel_io_frozen:
538 qib_devinfo(pdev, "State Frozen, requesting reset\n");
539 pci_disable_device(pdev);
540 ret = PCI_ERS_RESULT_NEED_RESET;
541 break;
542
543 case pci_channel_io_perm_failure:
544 qib_devinfo(pdev, "State Permanent Failure, disabling\n");
545 if (dd) {
546
547 dd->flags &= ~QIB_PRESENT;
548 qib_disable_after_error(dd);
549 }
550
551 ret = PCI_ERS_RESULT_DISCONNECT;
552 break;
553
554 default:
555 qib_devinfo(pdev, "QIB PCI errors detected (state %d)\n",
556 state);
557 break;
558 }
559 return ret;
560}
561
562static pci_ers_result_t
563qib_pci_mmio_enabled(struct pci_dev *pdev)
564{
565 u64 words = 0U;
566 struct qib_devdata *dd = pci_get_drvdata(pdev);
567 pci_ers_result_t ret = PCI_ERS_RESULT_RECOVERED;
568
569 if (dd && dd->pport) {
570 words = dd->f_portcntr(dd->pport, QIBPORTCNTR_WORDRCV);
571 if (words == ~0ULL)
572 ret = PCI_ERS_RESULT_NEED_RESET;
573 }
574 qib_devinfo(pdev,
575 "QIB mmio_enabled function called, read wordscntr %Lx, returning %d\n",
576 words, ret);
577 return ret;
578}
579
580static pci_ers_result_t
581qib_pci_slot_reset(struct pci_dev *pdev)
582{
583 qib_devinfo(pdev, "QIB slot_reset function called, ignored\n");
584 return PCI_ERS_RESULT_CAN_RECOVER;
585}
586
587static void
588qib_pci_resume(struct pci_dev *pdev)
589{
590 struct qib_devdata *dd = pci_get_drvdata(pdev);
591
592 qib_devinfo(pdev, "QIB resume function called\n");
593
594
595
596
597
598 qib_init(dd, 1);
599}
600
601const struct pci_error_handlers qib_pci_err_handler = {
602 .error_detected = qib_pci_error_detected,
603 .mmio_enabled = qib_pci_mmio_enabled,
604 .slot_reset = qib_pci_slot_reset,
605 .resume = qib_pci_resume,
606};
607