1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18#include <linux/kernel.h>
19#include <linux/device.h>
20#include <linux/list.h>
21#include <linux/errno.h>
22#include <linux/delay.h>
23#include <linux/clk.h>
24#include <linux/io.h>
25#include <linux/bitops.h>
26#include <linux/clkdev.h>
27#include <linux/clk/ti.h>
28
29#include "clock.h"
30
31
32#define DPLL_AUTOIDLE_DISABLE 0x0
33#define DPLL_AUTOIDLE_LOW_POWER_STOP 0x1
34
35#define MAX_DPLL_WAIT_TRIES 1000000
36
37#define OMAP3XXX_EN_DPLL_LOCKED 0x7
38
39
40static u32 omap3_dpll_autoidle_read(struct clk_hw_omap *clk);
41static void omap3_dpll_deny_idle(struct clk_hw_omap *clk);
42static void omap3_dpll_allow_idle(struct clk_hw_omap *clk);
43
44
45
46
47static void _omap3_dpll_write_clken(struct clk_hw_omap *clk, u8 clken_bits)
48{
49 const struct dpll_data *dd;
50 u32 v;
51
52 dd = clk->dpll_data;
53
54 v = ti_clk_ll_ops->clk_readl(&dd->control_reg);
55 v &= ~dd->enable_mask;
56 v |= clken_bits << __ffs(dd->enable_mask);
57 ti_clk_ll_ops->clk_writel(v, &dd->control_reg);
58}
59
60
61static int _omap3_wait_dpll_status(struct clk_hw_omap *clk, u8 state)
62{
63 const struct dpll_data *dd;
64 int i = 0;
65 int ret = -EINVAL;
66 const char *clk_name;
67
68 dd = clk->dpll_data;
69 clk_name = clk_hw_get_name(&clk->hw);
70
71 state <<= __ffs(dd->idlest_mask);
72
73 while (((ti_clk_ll_ops->clk_readl(&dd->idlest_reg) & dd->idlest_mask)
74 != state) && i < MAX_DPLL_WAIT_TRIES) {
75 i++;
76 udelay(1);
77 }
78
79 if (i == MAX_DPLL_WAIT_TRIES) {
80 pr_err("clock: %s failed transition to '%s'\n",
81 clk_name, (state) ? "locked" : "bypassed");
82 } else {
83 pr_debug("clock: %s transition to '%s' in %d loops\n",
84 clk_name, (state) ? "locked" : "bypassed", i);
85
86 ret = 0;
87 }
88
89 return ret;
90}
91
92
93static u16 _omap3_dpll_compute_freqsel(struct clk_hw_omap *clk, u8 n)
94{
95 unsigned long fint;
96 u16 f = 0;
97
98 fint = clk_hw_get_rate(clk->dpll_data->clk_ref) / n;
99
100 pr_debug("clock: fint is %lu\n", fint);
101
102 if (fint >= 750000 && fint <= 1000000)
103 f = 0x3;
104 else if (fint > 1000000 && fint <= 1250000)
105 f = 0x4;
106 else if (fint > 1250000 && fint <= 1500000)
107 f = 0x5;
108 else if (fint > 1500000 && fint <= 1750000)
109 f = 0x6;
110 else if (fint > 1750000 && fint <= 2100000)
111 f = 0x7;
112 else if (fint > 7500000 && fint <= 10000000)
113 f = 0xB;
114 else if (fint > 10000000 && fint <= 12500000)
115 f = 0xC;
116 else if (fint > 12500000 && fint <= 15000000)
117 f = 0xD;
118 else if (fint > 15000000 && fint <= 17500000)
119 f = 0xE;
120 else if (fint > 17500000 && fint <= 21000000)
121 f = 0xF;
122 else
123 pr_debug("clock: unknown freqsel setting for %d\n", n);
124
125 return f;
126}
127
128
129
130
131
132
133
134
135
136
137
138static int _omap3_noncore_dpll_lock(struct clk_hw_omap *clk)
139{
140 const struct dpll_data *dd;
141 u8 ai;
142 u8 state = 1;
143 int r = 0;
144
145 pr_debug("clock: locking DPLL %s\n", clk_hw_get_name(&clk->hw));
146
147 dd = clk->dpll_data;
148 state <<= __ffs(dd->idlest_mask);
149
150
151 if ((ti_clk_ll_ops->clk_readl(&dd->idlest_reg) & dd->idlest_mask) ==
152 state)
153 goto done;
154
155 ai = omap3_dpll_autoidle_read(clk);
156
157 if (ai)
158 omap3_dpll_deny_idle(clk);
159
160 _omap3_dpll_write_clken(clk, DPLL_LOCKED);
161
162 r = _omap3_wait_dpll_status(clk, 1);
163
164 if (ai)
165 omap3_dpll_allow_idle(clk);
166
167done:
168 return r;
169}
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184static int _omap3_noncore_dpll_bypass(struct clk_hw_omap *clk)
185{
186 int r;
187 u8 ai;
188
189 if (!(clk->dpll_data->modes & (1 << DPLL_LOW_POWER_BYPASS)))
190 return -EINVAL;
191
192 pr_debug("clock: configuring DPLL %s for low-power bypass\n",
193 clk_hw_get_name(&clk->hw));
194
195 ai = omap3_dpll_autoidle_read(clk);
196
197 _omap3_dpll_write_clken(clk, DPLL_LOW_POWER_BYPASS);
198
199 r = _omap3_wait_dpll_status(clk, 0);
200
201 if (ai)
202 omap3_dpll_allow_idle(clk);
203
204 return r;
205}
206
207
208
209
210
211
212
213
214
215
216static int _omap3_noncore_dpll_stop(struct clk_hw_omap *clk)
217{
218 u8 ai;
219
220 if (!(clk->dpll_data->modes & (1 << DPLL_LOW_POWER_STOP)))
221 return -EINVAL;
222
223 pr_debug("clock: stopping DPLL %s\n", clk_hw_get_name(&clk->hw));
224
225 ai = omap3_dpll_autoidle_read(clk);
226
227 _omap3_dpll_write_clken(clk, DPLL_LOW_POWER_STOP);
228
229 if (ai)
230 omap3_dpll_allow_idle(clk);
231
232 return 0;
233}
234
235
236
237
238
239
240
241
242
243
244
245
246
247static void _lookup_dco(struct clk_hw_omap *clk, u8 *dco, u16 m, u8 n)
248{
249 unsigned long fint, clkinp;
250
251 clkinp = clk_hw_get_rate(clk_hw_get_parent(&clk->hw));
252 fint = (clkinp / n) * m;
253
254 if (fint < 1000000000)
255 *dco = 2;
256 else
257 *dco = 4;
258}
259
260
261
262
263
264
265
266
267
268
269
270
271
272static void _lookup_sddiv(struct clk_hw_omap *clk, u8 *sd_div, u16 m, u8 n)
273{
274 unsigned long clkinp, sd;
275 int mod1, mod2;
276
277 clkinp = clk_hw_get_rate(clk_hw_get_parent(&clk->hw));
278
279
280
281
282
283 clkinp /= 100000;
284 mod1 = (clkinp * m) % (250 * n);
285 sd = (clkinp * m) / (250 * n);
286 mod2 = sd % 10;
287 sd /= 10;
288
289 if (mod1 || mod2)
290 sd++;
291 *sd_div = sd;
292}
293
294
295
296
297
298
299
300
301
302static int omap3_noncore_dpll_program(struct clk_hw_omap *clk, u16 freqsel)
303{
304 struct dpll_data *dd = clk->dpll_data;
305 u8 dco, sd_div, ai = 0;
306 u32 v;
307 bool errata_i810;
308
309
310 _omap3_noncore_dpll_bypass(clk);
311
312
313
314
315
316 if (ti_clk_get_features()->flags & TI_CLK_DPLL_HAS_FREQSEL) {
317 v = ti_clk_ll_ops->clk_readl(&dd->control_reg);
318 v &= ~dd->freqsel_mask;
319 v |= freqsel << __ffs(dd->freqsel_mask);
320 ti_clk_ll_ops->clk_writel(v, &dd->control_reg);
321 }
322
323
324 v = ti_clk_ll_ops->clk_readl(&dd->mult_div1_reg);
325
326
327 if (dd->dcc_mask) {
328 if (dd->last_rounded_rate >= dd->dcc_rate)
329 v |= dd->dcc_mask;
330 else
331 v &= ~dd->dcc_mask;
332 }
333
334 v &= ~(dd->mult_mask | dd->div1_mask);
335 v |= dd->last_rounded_m << __ffs(dd->mult_mask);
336 v |= (dd->last_rounded_n - 1) << __ffs(dd->div1_mask);
337
338
339 if (dd->dco_mask) {
340 _lookup_dco(clk, &dco, dd->last_rounded_m, dd->last_rounded_n);
341 v &= ~(dd->dco_mask);
342 v |= dco << __ffs(dd->dco_mask);
343 }
344 if (dd->sddiv_mask) {
345 _lookup_sddiv(clk, &sd_div, dd->last_rounded_m,
346 dd->last_rounded_n);
347 v &= ~(dd->sddiv_mask);
348 v |= sd_div << __ffs(dd->sddiv_mask);
349 }
350
351
352
353
354
355
356
357
358 errata_i810 = ti_clk_get_features()->flags & TI_CLK_ERRATA_I810;
359
360 if (errata_i810) {
361 ai = omap3_dpll_autoidle_read(clk);
362 if (ai) {
363 omap3_dpll_deny_idle(clk);
364
365
366 omap3_dpll_autoidle_read(clk);
367 }
368 }
369
370 ti_clk_ll_ops->clk_writel(v, &dd->mult_div1_reg);
371
372
373 if (dd->m4xen_mask || dd->lpmode_mask) {
374 v = ti_clk_ll_ops->clk_readl(&dd->control_reg);
375
376 if (dd->m4xen_mask) {
377 if (dd->last_rounded_m4xen)
378 v |= dd->m4xen_mask;
379 else
380 v &= ~dd->m4xen_mask;
381 }
382
383 if (dd->lpmode_mask) {
384 if (dd->last_rounded_lpmode)
385 v |= dd->lpmode_mask;
386 else
387 v &= ~dd->lpmode_mask;
388 }
389
390 ti_clk_ll_ops->clk_writel(v, &dd->control_reg);
391 }
392
393
394
395
396
397 _omap3_noncore_dpll_lock(clk);
398
399 if (errata_i810 && ai)
400 omap3_dpll_allow_idle(clk);
401
402 return 0;
403}
404
405
406
407
408
409
410
411
412
413
414unsigned long omap3_dpll_recalc(struct clk_hw *hw, unsigned long parent_rate)
415{
416 struct clk_hw_omap *clk = to_clk_hw_omap(hw);
417
418 return omap2_get_dpll_rate(clk);
419}
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437int omap3_noncore_dpll_enable(struct clk_hw *hw)
438{
439 struct clk_hw_omap *clk = to_clk_hw_omap(hw);
440 int r;
441 struct dpll_data *dd;
442 struct clk_hw *parent;
443
444 dd = clk->dpll_data;
445 if (!dd)
446 return -EINVAL;
447
448 if (clk->clkdm) {
449 r = ti_clk_ll_ops->clkdm_clk_enable(clk->clkdm, hw->clk);
450 if (r) {
451 WARN(1,
452 "%s: could not enable %s's clockdomain %s: %d\n",
453 __func__, clk_hw_get_name(hw),
454 clk->clkdm_name, r);
455 return r;
456 }
457 }
458
459 parent = clk_hw_get_parent(hw);
460
461 if (clk_hw_get_rate(hw) == clk_hw_get_rate(dd->clk_bypass)) {
462 WARN_ON(parent != dd->clk_bypass);
463 r = _omap3_noncore_dpll_bypass(clk);
464 } else {
465 WARN_ON(parent != dd->clk_ref);
466 r = _omap3_noncore_dpll_lock(clk);
467 }
468
469 return r;
470}
471
472
473
474
475
476
477
478
479void omap3_noncore_dpll_disable(struct clk_hw *hw)
480{
481 struct clk_hw_omap *clk = to_clk_hw_omap(hw);
482
483 _omap3_noncore_dpll_stop(clk);
484 if (clk->clkdm)
485 ti_clk_ll_ops->clkdm_clk_disable(clk->clkdm, hw->clk);
486}
487
488
489
490
491
492
493
494
495
496
497
498
499
500int omap3_noncore_dpll_determine_rate(struct clk_hw *hw,
501 struct clk_rate_request *req)
502{
503 struct clk_hw_omap *clk = to_clk_hw_omap(hw);
504 struct dpll_data *dd;
505
506 if (!req->rate)
507 return -EINVAL;
508
509 dd = clk->dpll_data;
510 if (!dd)
511 return -EINVAL;
512
513 if (clk_hw_get_rate(dd->clk_bypass) == req->rate &&
514 (dd->modes & (1 << DPLL_LOW_POWER_BYPASS))) {
515 req->best_parent_hw = dd->clk_bypass;
516 } else {
517 req->rate = omap2_dpll_round_rate(hw, req->rate,
518 &req->best_parent_rate);
519 req->best_parent_hw = dd->clk_ref;
520 }
521
522 req->best_parent_rate = req->rate;
523
524 return 0;
525}
526
527
528
529
530
531
532
533
534
535int omap3_noncore_dpll_set_parent(struct clk_hw *hw, u8 index)
536{
537 struct clk_hw_omap *clk = to_clk_hw_omap(hw);
538 int ret;
539
540 if (!hw)
541 return -EINVAL;
542
543 if (index)
544 ret = _omap3_noncore_dpll_bypass(clk);
545 else
546 ret = _omap3_noncore_dpll_lock(clk);
547
548 return ret;
549}
550
551
552
553
554
555
556
557
558
559
560
561
562int omap3_noncore_dpll_set_rate(struct clk_hw *hw, unsigned long rate,
563 unsigned long parent_rate)
564{
565 struct clk_hw_omap *clk = to_clk_hw_omap(hw);
566 struct dpll_data *dd;
567 u16 freqsel = 0;
568 int ret;
569
570 if (!hw || !rate)
571 return -EINVAL;
572
573 dd = clk->dpll_data;
574 if (!dd)
575 return -EINVAL;
576
577 if (clk_hw_get_parent(hw) != dd->clk_ref)
578 return -EINVAL;
579
580 if (dd->last_rounded_rate == 0)
581 return -EINVAL;
582
583
584 if (ti_clk_get_features()->flags & TI_CLK_DPLL_HAS_FREQSEL) {
585 freqsel = _omap3_dpll_compute_freqsel(clk, dd->last_rounded_n);
586 WARN_ON(!freqsel);
587 }
588
589 pr_debug("%s: %s: set rate: locking rate to %lu.\n", __func__,
590 clk_hw_get_name(hw), rate);
591
592 ret = omap3_noncore_dpll_program(clk, freqsel);
593
594 return ret;
595}
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610int omap3_noncore_dpll_set_rate_and_parent(struct clk_hw *hw,
611 unsigned long rate,
612 unsigned long parent_rate,
613 u8 index)
614{
615 int ret;
616
617 if (!hw || !rate)
618 return -EINVAL;
619
620
621
622
623
624
625 if (index)
626 ret = omap3_noncore_dpll_set_parent(hw, index);
627 else
628 ret = omap3_noncore_dpll_set_rate(hw, rate, parent_rate);
629
630 return ret;
631}
632
633
634
635
636
637
638
639
640
641
642
643static u32 omap3_dpll_autoidle_read(struct clk_hw_omap *clk)
644{
645 const struct dpll_data *dd;
646 u32 v;
647
648 if (!clk || !clk->dpll_data)
649 return -EINVAL;
650
651 dd = clk->dpll_data;
652
653 if (!dd->autoidle_mask)
654 return -EINVAL;
655
656 v = ti_clk_ll_ops->clk_readl(&dd->autoidle_reg);
657 v &= dd->autoidle_mask;
658 v >>= __ffs(dd->autoidle_mask);
659
660 return v;
661}
662
663
664
665
666
667
668
669
670
671
672static void omap3_dpll_allow_idle(struct clk_hw_omap *clk)
673{
674 const struct dpll_data *dd;
675 u32 v;
676
677 if (!clk || !clk->dpll_data)
678 return;
679
680 dd = clk->dpll_data;
681
682 if (!dd->autoidle_mask)
683 return;
684
685
686
687
688
689
690 v = ti_clk_ll_ops->clk_readl(&dd->autoidle_reg);
691 v &= ~dd->autoidle_mask;
692 v |= DPLL_AUTOIDLE_LOW_POWER_STOP << __ffs(dd->autoidle_mask);
693 ti_clk_ll_ops->clk_writel(v, &dd->autoidle_reg);
694}
695
696
697
698
699
700
701
702static void omap3_dpll_deny_idle(struct clk_hw_omap *clk)
703{
704 const struct dpll_data *dd;
705 u32 v;
706
707 if (!clk || !clk->dpll_data)
708 return;
709
710 dd = clk->dpll_data;
711
712 if (!dd->autoidle_mask)
713 return;
714
715 v = ti_clk_ll_ops->clk_readl(&dd->autoidle_reg);
716 v &= ~dd->autoidle_mask;
717 v |= DPLL_AUTOIDLE_DISABLE << __ffs(dd->autoidle_mask);
718 ti_clk_ll_ops->clk_writel(v, &dd->autoidle_reg);
719}
720
721
722
723
724static struct clk_hw_omap *omap3_find_clkoutx2_dpll(struct clk_hw *hw)
725{
726 struct clk_hw_omap *pclk = NULL;
727
728
729 do {
730 do {
731 hw = clk_hw_get_parent(hw);
732 } while (hw && (!omap2_clk_is_hw_omap(hw)));
733 if (!hw)
734 break;
735 pclk = to_clk_hw_omap(hw);
736 } while (pclk && !pclk->dpll_data);
737
738
739 if (!pclk) {
740 WARN_ON(1);
741 return NULL;
742 }
743
744 return pclk;
745}
746
747
748
749
750
751
752
753
754
755unsigned long omap3_clkoutx2_recalc(struct clk_hw *hw,
756 unsigned long parent_rate)
757{
758 const struct dpll_data *dd;
759 unsigned long rate;
760 u32 v;
761 struct clk_hw_omap *pclk = NULL;
762
763 if (!parent_rate)
764 return 0;
765
766 pclk = omap3_find_clkoutx2_dpll(hw);
767
768 if (!pclk)
769 return 0;
770
771 dd = pclk->dpll_data;
772
773 WARN_ON(!dd->enable_mask);
774
775 v = ti_clk_ll_ops->clk_readl(&dd->control_reg) & dd->enable_mask;
776 v >>= __ffs(dd->enable_mask);
777 if ((v != OMAP3XXX_EN_DPLL_LOCKED) || (dd->flags & DPLL_J_TYPE))
778 rate = parent_rate;
779 else
780 rate = parent_rate * 2;
781 return rate;
782}
783
784
785
786
787
788
789
790
791int omap3_core_dpll_save_context(struct clk_hw *hw)
792{
793 struct clk_hw_omap *clk = to_clk_hw_omap(hw);
794 struct dpll_data *dd;
795 u32 v;
796
797 dd = clk->dpll_data;
798
799 v = ti_clk_ll_ops->clk_readl(&dd->control_reg);
800 clk->context = (v & dd->enable_mask) >> __ffs(dd->enable_mask);
801
802 if (clk->context == DPLL_LOCKED) {
803 v = ti_clk_ll_ops->clk_readl(&dd->mult_div1_reg);
804 dd->last_rounded_m = (v & dd->mult_mask) >>
805 __ffs(dd->mult_mask);
806 dd->last_rounded_n = ((v & dd->div1_mask) >>
807 __ffs(dd->div1_mask)) + 1;
808 }
809
810 return 0;
811}
812
813
814
815
816
817
818
819
820void omap3_core_dpll_restore_context(struct clk_hw *hw)
821{
822 struct clk_hw_omap *clk = to_clk_hw_omap(hw);
823 const struct dpll_data *dd;
824 u32 v;
825
826 dd = clk->dpll_data;
827
828 if (clk->context == DPLL_LOCKED) {
829 _omap3_dpll_write_clken(clk, 0x4);
830 _omap3_wait_dpll_status(clk, 0);
831
832 v = ti_clk_ll_ops->clk_readl(&dd->mult_div1_reg);
833 v &= ~(dd->mult_mask | dd->div1_mask);
834 v |= dd->last_rounded_m << __ffs(dd->mult_mask);
835 v |= (dd->last_rounded_n - 1) << __ffs(dd->div1_mask);
836 ti_clk_ll_ops->clk_writel(v, &dd->mult_div1_reg);
837
838 _omap3_dpll_write_clken(clk, DPLL_LOCKED);
839 _omap3_wait_dpll_status(clk, 1);
840 } else {
841 _omap3_dpll_write_clken(clk, clk->context);
842 }
843}
844
845
846
847
848
849
850
851
852int omap3_noncore_dpll_save_context(struct clk_hw *hw)
853{
854 struct clk_hw_omap *clk = to_clk_hw_omap(hw);
855 struct dpll_data *dd;
856 u32 v;
857
858 dd = clk->dpll_data;
859
860 v = ti_clk_ll_ops->clk_readl(&dd->control_reg);
861 clk->context = (v & dd->enable_mask) >> __ffs(dd->enable_mask);
862
863 if (clk->context == DPLL_LOCKED) {
864 v = ti_clk_ll_ops->clk_readl(&dd->mult_div1_reg);
865 dd->last_rounded_m = (v & dd->mult_mask) >>
866 __ffs(dd->mult_mask);
867 dd->last_rounded_n = ((v & dd->div1_mask) >>
868 __ffs(dd->div1_mask)) + 1;
869 }
870
871 return 0;
872}
873
874
875
876
877
878
879
880
881void omap3_noncore_dpll_restore_context(struct clk_hw *hw)
882{
883 struct clk_hw_omap *clk = to_clk_hw_omap(hw);
884 const struct dpll_data *dd;
885 u32 ctrl, mult_div1;
886
887 dd = clk->dpll_data;
888
889 ctrl = ti_clk_ll_ops->clk_readl(&dd->control_reg);
890 mult_div1 = ti_clk_ll_ops->clk_readl(&dd->mult_div1_reg);
891
892 if (clk->context == ((ctrl & dd->enable_mask) >>
893 __ffs(dd->enable_mask)) &&
894 dd->last_rounded_m == ((mult_div1 & dd->mult_mask) >>
895 __ffs(dd->mult_mask)) &&
896 dd->last_rounded_n == ((mult_div1 & dd->div1_mask) >>
897 __ffs(dd->div1_mask)) + 1) {
898
899 return;
900 }
901
902 if (clk->context == DPLL_LOCKED)
903 omap3_noncore_dpll_program(clk, 0);
904 else
905 _omap3_dpll_write_clken(clk, clk->context);
906}
907
908
909const struct clk_hw_omap_ops clkhwops_omap3_dpll = {
910 .allow_idle = omap3_dpll_allow_idle,
911 .deny_idle = omap3_dpll_deny_idle,
912};
913
914
915
916
917
918
919
920
921
922
923
924
925int omap3_dpll4_set_rate(struct clk_hw *hw, unsigned long rate,
926 unsigned long parent_rate)
927{
928
929
930
931
932
933 if (ti_clk_get_features()->flags & TI_CLK_DPLL4_DENY_REPROGRAM) {
934 pr_err("clock: DPLL4 cannot change rate due to silicon 'Limitation 2.5' on 3430ES1.\n");
935 return -EINVAL;
936 }
937
938 return omap3_noncore_dpll_set_rate(hw, rate, parent_rate);
939}
940
941
942
943
944
945
946
947
948
949
950
951
952
953int omap3_dpll4_set_rate_and_parent(struct clk_hw *hw, unsigned long rate,
954 unsigned long parent_rate, u8 index)
955{
956 if (ti_clk_get_features()->flags & TI_CLK_DPLL4_DENY_REPROGRAM) {
957 pr_err("clock: DPLL4 cannot change rate due to silicon 'Limitation 2.5' on 3430ES1.\n");
958 return -EINVAL;
959 }
960
961 return omap3_noncore_dpll_set_rate_and_parent(hw, rate, parent_rate,
962 index);
963}
964
965
966static bool omap3_dpll5_apply_errata(struct clk_hw *hw,
967 unsigned long parent_rate)
968{
969 struct omap3_dpll5_settings {
970 unsigned int rate, m, n;
971 };
972
973 static const struct omap3_dpll5_settings precomputed[] = {
974
975
976
977
978
979
980 { 12000000, 80, 0 + 1 },
981 { 13000000, 443, 5 + 1 },
982 { 19200000, 50, 0 + 1 },
983 { 26000000, 443, 11 + 1 },
984 { 38400000, 25, 0 + 1 }
985 };
986
987 const struct omap3_dpll5_settings *d;
988 struct clk_hw_omap *clk = to_clk_hw_omap(hw);
989 struct dpll_data *dd;
990 unsigned int i;
991
992 for (i = 0; i < ARRAY_SIZE(precomputed); ++i) {
993 if (parent_rate == precomputed[i].rate)
994 break;
995 }
996
997 if (i == ARRAY_SIZE(precomputed))
998 return false;
999
1000 d = &precomputed[i];
1001
1002
1003 dd = clk->dpll_data;
1004 dd->last_rounded_m = d->m;
1005 dd->last_rounded_n = d->n;
1006 dd->last_rounded_rate = div_u64((u64)parent_rate * d->m, d->n);
1007 omap3_noncore_dpll_program(clk, 0);
1008
1009 return true;
1010}
1011
1012
1013
1014
1015
1016
1017
1018
1019
1020
1021int omap3_dpll5_set_rate(struct clk_hw *hw, unsigned long rate,
1022 unsigned long parent_rate)
1023{
1024 if (rate == OMAP3_DPLL5_FREQ_FOR_USBHOST * 8) {
1025 if (omap3_dpll5_apply_errata(hw, parent_rate))
1026 return 0;
1027 }
1028
1029 return omap3_noncore_dpll_set_rate(hw, rate, parent_rate);
1030}
1031