1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28#include "gt/intel_engine.h"
29#include "gt/intel_gpu_commands.h"
30
31#include "i915_drv.h"
32#include "i915_memcpy.h"
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94struct drm_i915_cmd_descriptor {
95
96
97
98
99
100
101
102
103
104
105
106
107 u32 flags;
108#define CMD_DESC_FIXED (1<<0)
109#define CMD_DESC_SKIP (1<<1)
110#define CMD_DESC_REJECT (1<<2)
111#define CMD_DESC_REGISTER (1<<3)
112#define CMD_DESC_BITMASK (1<<4)
113
114
115
116
117
118
119 struct {
120 u32 value;
121 u32 mask;
122 } cmd;
123
124
125
126
127
128
129
130
131 union {
132 u32 fixed;
133 u32 mask;
134 } length;
135
136
137
138
139
140
141
142
143
144
145 struct {
146 u32 offset;
147 u32 mask;
148 u32 step;
149 } reg;
150
151#define MAX_CMD_DESC_BITMASKS 3
152
153
154
155
156
157
158
159
160
161
162
163 struct {
164 u32 offset;
165 u32 mask;
166 u32 expected;
167 u32 condition_offset;
168 u32 condition_mask;
169 } bits[MAX_CMD_DESC_BITMASKS];
170};
171
172
173
174
175
176
177
178
179struct drm_i915_cmd_table {
180 const struct drm_i915_cmd_descriptor *table;
181 int count;
182};
183
184#define STD_MI_OPCODE_SHIFT (32 - 9)
185#define STD_3D_OPCODE_SHIFT (32 - 16)
186#define STD_2D_OPCODE_SHIFT (32 - 10)
187#define STD_MFX_OPCODE_SHIFT (32 - 16)
188#define MIN_OPCODE_SHIFT 16
189
190#define CMD(op, opm, f, lm, fl, ...) \
191 { \
192 .flags = (fl) | ((f) ? CMD_DESC_FIXED : 0), \
193 .cmd = { (op & ~0u << (opm)), ~0u << (opm) }, \
194 .length = { (lm) }, \
195 __VA_ARGS__ \
196 }
197
198
199#define SMI STD_MI_OPCODE_SHIFT
200#define S3D STD_3D_OPCODE_SHIFT
201#define S2D STD_2D_OPCODE_SHIFT
202#define SMFX STD_MFX_OPCODE_SHIFT
203#define F true
204#define S CMD_DESC_SKIP
205#define R CMD_DESC_REJECT
206#define W CMD_DESC_REGISTER
207#define B CMD_DESC_BITMASK
208
209
210
211static const struct drm_i915_cmd_descriptor gen7_common_cmds[] = {
212 CMD( MI_NOOP, SMI, F, 1, S ),
213 CMD( MI_USER_INTERRUPT, SMI, F, 1, R ),
214 CMD( MI_WAIT_FOR_EVENT, SMI, F, 1, R ),
215 CMD( MI_ARB_CHECK, SMI, F, 1, S ),
216 CMD( MI_REPORT_HEAD, SMI, F, 1, S ),
217 CMD( MI_SUSPEND_FLUSH, SMI, F, 1, S ),
218 CMD( MI_SEMAPHORE_MBOX, SMI, !F, 0xFF, R ),
219 CMD( MI_STORE_DWORD_INDEX, SMI, !F, 0xFF, R ),
220 CMD( MI_LOAD_REGISTER_IMM(1), SMI, !F, 0xFF, W,
221 .reg = { .offset = 1, .mask = 0x007FFFFC, .step = 2 } ),
222 CMD( MI_STORE_REGISTER_MEM, SMI, F, 3, W | B,
223 .reg = { .offset = 1, .mask = 0x007FFFFC },
224 .bits = {{
225 .offset = 0,
226 .mask = MI_GLOBAL_GTT,
227 .expected = 0,
228 }}, ),
229 CMD( MI_LOAD_REGISTER_MEM, SMI, F, 3, W | B,
230 .reg = { .offset = 1, .mask = 0x007FFFFC },
231 .bits = {{
232 .offset = 0,
233 .mask = MI_GLOBAL_GTT,
234 .expected = 0,
235 }}, ),
236
237
238
239
240
241 CMD( MI_BATCH_BUFFER_START, SMI, !F, 0xFF, S ),
242};
243
244static const struct drm_i915_cmd_descriptor gen7_render_cmds[] = {
245 CMD( MI_FLUSH, SMI, F, 1, S ),
246 CMD( MI_ARB_ON_OFF, SMI, F, 1, R ),
247 CMD( MI_PREDICATE, SMI, F, 1, S ),
248 CMD( MI_TOPOLOGY_FILTER, SMI, F, 1, S ),
249 CMD( MI_SET_APPID, SMI, F, 1, S ),
250 CMD( MI_DISPLAY_FLIP, SMI, !F, 0xFF, R ),
251 CMD( MI_SET_CONTEXT, SMI, !F, 0xFF, R ),
252 CMD( MI_URB_CLEAR, SMI, !F, 0xFF, S ),
253 CMD( MI_STORE_DWORD_IMM, SMI, !F, 0x3F, B,
254 .bits = {{
255 .offset = 0,
256 .mask = MI_GLOBAL_GTT,
257 .expected = 0,
258 }}, ),
259 CMD( MI_UPDATE_GTT, SMI, !F, 0xFF, R ),
260 CMD( MI_CLFLUSH, SMI, !F, 0x3FF, B,
261 .bits = {{
262 .offset = 0,
263 .mask = MI_GLOBAL_GTT,
264 .expected = 0,
265 }}, ),
266 CMD( MI_REPORT_PERF_COUNT, SMI, !F, 0x3F, B,
267 .bits = {{
268 .offset = 1,
269 .mask = MI_REPORT_PERF_COUNT_GGTT,
270 .expected = 0,
271 }}, ),
272 CMD( MI_CONDITIONAL_BATCH_BUFFER_END, SMI, !F, 0xFF, B,
273 .bits = {{
274 .offset = 0,
275 .mask = MI_GLOBAL_GTT,
276 .expected = 0,
277 }}, ),
278 CMD( GFX_OP_3DSTATE_VF_STATISTICS, S3D, F, 1, S ),
279 CMD( PIPELINE_SELECT, S3D, F, 1, S ),
280 CMD( MEDIA_VFE_STATE, S3D, !F, 0xFFFF, B,
281 .bits = {{
282 .offset = 2,
283 .mask = MEDIA_VFE_STATE_MMIO_ACCESS_MASK,
284 .expected = 0,
285 }}, ),
286 CMD( GPGPU_OBJECT, S3D, !F, 0xFF, S ),
287 CMD( GPGPU_WALKER, S3D, !F, 0xFF, S ),
288 CMD( GFX_OP_3DSTATE_SO_DECL_LIST, S3D, !F, 0x1FF, S ),
289 CMD( GFX_OP_PIPE_CONTROL(5), S3D, !F, 0xFF, B,
290 .bits = {{
291 .offset = 1,
292 .mask = (PIPE_CONTROL_MMIO_WRITE | PIPE_CONTROL_NOTIFY),
293 .expected = 0,
294 },
295 {
296 .offset = 1,
297 .mask = (PIPE_CONTROL_GLOBAL_GTT_IVB |
298 PIPE_CONTROL_STORE_DATA_INDEX),
299 .expected = 0,
300 .condition_offset = 1,
301 .condition_mask = PIPE_CONTROL_POST_SYNC_OP_MASK,
302 }}, ),
303};
304
305static const struct drm_i915_cmd_descriptor hsw_render_cmds[] = {
306 CMD( MI_SET_PREDICATE, SMI, F, 1, S ),
307 CMD( MI_RS_CONTROL, SMI, F, 1, S ),
308 CMD( MI_URB_ATOMIC_ALLOC, SMI, F, 1, S ),
309 CMD( MI_SET_APPID, SMI, F, 1, S ),
310 CMD( MI_RS_CONTEXT, SMI, F, 1, S ),
311 CMD( MI_LOAD_SCAN_LINES_INCL, SMI, !F, 0x3F, R ),
312 CMD( MI_LOAD_SCAN_LINES_EXCL, SMI, !F, 0x3F, R ),
313 CMD( MI_LOAD_REGISTER_REG, SMI, !F, 0xFF, W,
314 .reg = { .offset = 1, .mask = 0x007FFFFC, .step = 1 } ),
315 CMD( MI_RS_STORE_DATA_IMM, SMI, !F, 0xFF, S ),
316 CMD( MI_LOAD_URB_MEM, SMI, !F, 0xFF, S ),
317 CMD( MI_STORE_URB_MEM, SMI, !F, 0xFF, S ),
318 CMD( GFX_OP_3DSTATE_DX9_CONSTANTF_VS, S3D, !F, 0x7FF, S ),
319 CMD( GFX_OP_3DSTATE_DX9_CONSTANTF_PS, S3D, !F, 0x7FF, S ),
320
321 CMD( GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS, S3D, !F, 0x1FF, S ),
322 CMD( GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS, S3D, !F, 0x1FF, S ),
323 CMD( GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS, S3D, !F, 0x1FF, S ),
324 CMD( GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS, S3D, !F, 0x1FF, S ),
325 CMD( GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS, S3D, !F, 0x1FF, S ),
326};
327
328static const struct drm_i915_cmd_descriptor gen7_video_cmds[] = {
329 CMD( MI_ARB_ON_OFF, SMI, F, 1, R ),
330 CMD( MI_SET_APPID, SMI, F, 1, S ),
331 CMD( MI_STORE_DWORD_IMM, SMI, !F, 0xFF, B,
332 .bits = {{
333 .offset = 0,
334 .mask = MI_GLOBAL_GTT,
335 .expected = 0,
336 }}, ),
337 CMD( MI_UPDATE_GTT, SMI, !F, 0x3F, R ),
338 CMD( MI_FLUSH_DW, SMI, !F, 0x3F, B,
339 .bits = {{
340 .offset = 0,
341 .mask = MI_FLUSH_DW_NOTIFY,
342 .expected = 0,
343 },
344 {
345 .offset = 1,
346 .mask = MI_FLUSH_DW_USE_GTT,
347 .expected = 0,
348 .condition_offset = 0,
349 .condition_mask = MI_FLUSH_DW_OP_MASK,
350 },
351 {
352 .offset = 0,
353 .mask = MI_FLUSH_DW_STORE_INDEX,
354 .expected = 0,
355 .condition_offset = 0,
356 .condition_mask = MI_FLUSH_DW_OP_MASK,
357 }}, ),
358 CMD( MI_CONDITIONAL_BATCH_BUFFER_END, SMI, !F, 0xFF, B,
359 .bits = {{
360 .offset = 0,
361 .mask = MI_GLOBAL_GTT,
362 .expected = 0,
363 }}, ),
364
365
366
367
368
369 CMD( MFX_WAIT, SMFX, F, 1, S ),
370};
371
372static const struct drm_i915_cmd_descriptor gen7_vecs_cmds[] = {
373 CMD( MI_ARB_ON_OFF, SMI, F, 1, R ),
374 CMD( MI_SET_APPID, SMI, F, 1, S ),
375 CMD( MI_STORE_DWORD_IMM, SMI, !F, 0xFF, B,
376 .bits = {{
377 .offset = 0,
378 .mask = MI_GLOBAL_GTT,
379 .expected = 0,
380 }}, ),
381 CMD( MI_UPDATE_GTT, SMI, !F, 0x3F, R ),
382 CMD( MI_FLUSH_DW, SMI, !F, 0x3F, B,
383 .bits = {{
384 .offset = 0,
385 .mask = MI_FLUSH_DW_NOTIFY,
386 .expected = 0,
387 },
388 {
389 .offset = 1,
390 .mask = MI_FLUSH_DW_USE_GTT,
391 .expected = 0,
392 .condition_offset = 0,
393 .condition_mask = MI_FLUSH_DW_OP_MASK,
394 },
395 {
396 .offset = 0,
397 .mask = MI_FLUSH_DW_STORE_INDEX,
398 .expected = 0,
399 .condition_offset = 0,
400 .condition_mask = MI_FLUSH_DW_OP_MASK,
401 }}, ),
402 CMD( MI_CONDITIONAL_BATCH_BUFFER_END, SMI, !F, 0xFF, B,
403 .bits = {{
404 .offset = 0,
405 .mask = MI_GLOBAL_GTT,
406 .expected = 0,
407 }}, ),
408};
409
410static const struct drm_i915_cmd_descriptor gen7_blt_cmds[] = {
411 CMD( MI_DISPLAY_FLIP, SMI, !F, 0xFF, R ),
412 CMD( MI_STORE_DWORD_IMM, SMI, !F, 0x3FF, B,
413 .bits = {{
414 .offset = 0,
415 .mask = MI_GLOBAL_GTT,
416 .expected = 0,
417 }}, ),
418 CMD( MI_UPDATE_GTT, SMI, !F, 0x3F, R ),
419 CMD( MI_FLUSH_DW, SMI, !F, 0x3F, B,
420 .bits = {{
421 .offset = 0,
422 .mask = MI_FLUSH_DW_NOTIFY,
423 .expected = 0,
424 },
425 {
426 .offset = 1,
427 .mask = MI_FLUSH_DW_USE_GTT,
428 .expected = 0,
429 .condition_offset = 0,
430 .condition_mask = MI_FLUSH_DW_OP_MASK,
431 },
432 {
433 .offset = 0,
434 .mask = MI_FLUSH_DW_STORE_INDEX,
435 .expected = 0,
436 .condition_offset = 0,
437 .condition_mask = MI_FLUSH_DW_OP_MASK,
438 }}, ),
439 CMD( COLOR_BLT, S2D, !F, 0x3F, S ),
440 CMD( SRC_COPY_BLT, S2D, !F, 0x3F, S ),
441};
442
443static const struct drm_i915_cmd_descriptor hsw_blt_cmds[] = {
444 CMD( MI_LOAD_SCAN_LINES_INCL, SMI, !F, 0x3F, R ),
445 CMD( MI_LOAD_SCAN_LINES_EXCL, SMI, !F, 0x3F, R ),
446};
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465static const struct drm_i915_cmd_descriptor gen9_blt_cmds[] = {
466 CMD( MI_NOOP, SMI, F, 1, S ),
467 CMD( MI_USER_INTERRUPT, SMI, F, 1, S ),
468 CMD( MI_WAIT_FOR_EVENT, SMI, F, 1, S ),
469 CMD( MI_FLUSH, SMI, F, 1, S ),
470 CMD( MI_ARB_CHECK, SMI, F, 1, S ),
471 CMD( MI_REPORT_HEAD, SMI, F, 1, S ),
472 CMD( MI_ARB_ON_OFF, SMI, F, 1, S ),
473 CMD( MI_SUSPEND_FLUSH, SMI, F, 1, S ),
474 CMD( MI_LOAD_SCAN_LINES_INCL, SMI, !F, 0x3F, S ),
475 CMD( MI_LOAD_SCAN_LINES_EXCL, SMI, !F, 0x3F, S ),
476 CMD( MI_STORE_DWORD_IMM, SMI, !F, 0x3FF, S ),
477 CMD( MI_LOAD_REGISTER_IMM(1), SMI, !F, 0xFF, W,
478 .reg = { .offset = 1, .mask = 0x007FFFFC, .step = 2 } ),
479 CMD( MI_UPDATE_GTT, SMI, !F, 0x3FF, S ),
480 CMD( MI_STORE_REGISTER_MEM_GEN8, SMI, F, 4, W,
481 .reg = { .offset = 1, .mask = 0x007FFFFC } ),
482 CMD( MI_FLUSH_DW, SMI, !F, 0x3F, S ),
483 CMD( MI_LOAD_REGISTER_MEM_GEN8, SMI, F, 4, W,
484 .reg = { .offset = 1, .mask = 0x007FFFFC } ),
485 CMD( MI_LOAD_REGISTER_REG, SMI, !F, 0xFF, W,
486 .reg = { .offset = 1, .mask = 0x007FFFFC, .step = 1 } ),
487
488
489
490
491
492#define MI_BB_START_OPERAND_MASK GENMASK(SMI-1, 0)
493#define MI_BB_START_OPERAND_EXPECT (MI_BATCH_PPGTT_HSW | 1)
494 CMD( MI_BATCH_BUFFER_START_GEN8, SMI, !F, 0xFF, B,
495 .bits = {{
496 .offset = 0,
497 .mask = MI_BB_START_OPERAND_MASK,
498 .expected = MI_BB_START_OPERAND_EXPECT,
499 }}, ),
500};
501
502static const struct drm_i915_cmd_descriptor noop_desc =
503 CMD(MI_NOOP, SMI, F, 1, S);
504
505#undef CMD
506#undef SMI
507#undef S3D
508#undef S2D
509#undef SMFX
510#undef F
511#undef S
512#undef R
513#undef W
514#undef B
515
516static const struct drm_i915_cmd_table gen7_render_cmd_table[] = {
517 { gen7_common_cmds, ARRAY_SIZE(gen7_common_cmds) },
518 { gen7_render_cmds, ARRAY_SIZE(gen7_render_cmds) },
519};
520
521static const struct drm_i915_cmd_table hsw_render_ring_cmd_table[] = {
522 { gen7_common_cmds, ARRAY_SIZE(gen7_common_cmds) },
523 { gen7_render_cmds, ARRAY_SIZE(gen7_render_cmds) },
524 { hsw_render_cmds, ARRAY_SIZE(hsw_render_cmds) },
525};
526
527static const struct drm_i915_cmd_table gen7_video_cmd_table[] = {
528 { gen7_common_cmds, ARRAY_SIZE(gen7_common_cmds) },
529 { gen7_video_cmds, ARRAY_SIZE(gen7_video_cmds) },
530};
531
532static const struct drm_i915_cmd_table hsw_vebox_cmd_table[] = {
533 { gen7_common_cmds, ARRAY_SIZE(gen7_common_cmds) },
534 { gen7_vecs_cmds, ARRAY_SIZE(gen7_vecs_cmds) },
535};
536
537static const struct drm_i915_cmd_table gen7_blt_cmd_table[] = {
538 { gen7_common_cmds, ARRAY_SIZE(gen7_common_cmds) },
539 { gen7_blt_cmds, ARRAY_SIZE(gen7_blt_cmds) },
540};
541
542static const struct drm_i915_cmd_table hsw_blt_ring_cmd_table[] = {
543 { gen7_common_cmds, ARRAY_SIZE(gen7_common_cmds) },
544 { gen7_blt_cmds, ARRAY_SIZE(gen7_blt_cmds) },
545 { hsw_blt_cmds, ARRAY_SIZE(hsw_blt_cmds) },
546};
547
548static const struct drm_i915_cmd_table gen9_blt_cmd_table[] = {
549 { gen9_blt_cmds, ARRAY_SIZE(gen9_blt_cmds) },
550};
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566struct drm_i915_reg_descriptor {
567 i915_reg_t addr;
568 u32 mask;
569 u32 value;
570};
571
572
573#define REG32(_reg, ...) \
574 { .addr = (_reg), __VA_ARGS__ }
575
576#define REG32_IDX(_reg, idx) \
577 { .addr = _reg(idx) }
578
579
580
581
582
583
584
585
586#define REG64(_reg) \
587 { .addr = _reg }, \
588 { .addr = _reg ## _UDW }
589
590#define REG64_IDX(_reg, idx) \
591 { .addr = _reg(idx) }, \
592 { .addr = _reg ## _UDW(idx) }
593
594static const struct drm_i915_reg_descriptor gen7_render_regs[] = {
595 REG64(GPGPU_THREADS_DISPATCHED),
596 REG64(HS_INVOCATION_COUNT),
597 REG64(DS_INVOCATION_COUNT),
598 REG64(IA_VERTICES_COUNT),
599 REG64(IA_PRIMITIVES_COUNT),
600 REG64(VS_INVOCATION_COUNT),
601 REG64(GS_INVOCATION_COUNT),
602 REG64(GS_PRIMITIVES_COUNT),
603 REG64(CL_INVOCATION_COUNT),
604 REG64(CL_PRIMITIVES_COUNT),
605 REG64(PS_INVOCATION_COUNT),
606 REG64(PS_DEPTH_COUNT),
607 REG64_IDX(RING_TIMESTAMP, RENDER_RING_BASE),
608 REG64(MI_PREDICATE_SRC0),
609 REG64(MI_PREDICATE_SRC1),
610 REG32(GEN7_3DPRIM_END_OFFSET),
611 REG32(GEN7_3DPRIM_START_VERTEX),
612 REG32(GEN7_3DPRIM_VERTEX_COUNT),
613 REG32(GEN7_3DPRIM_INSTANCE_COUNT),
614 REG32(GEN7_3DPRIM_START_INSTANCE),
615 REG32(GEN7_3DPRIM_BASE_VERTEX),
616 REG32(GEN7_GPGPU_DISPATCHDIMX),
617 REG32(GEN7_GPGPU_DISPATCHDIMY),
618 REG32(GEN7_GPGPU_DISPATCHDIMZ),
619 REG64_IDX(RING_TIMESTAMP, BSD_RING_BASE),
620 REG64_IDX(GEN7_SO_NUM_PRIMS_WRITTEN, 0),
621 REG64_IDX(GEN7_SO_NUM_PRIMS_WRITTEN, 1),
622 REG64_IDX(GEN7_SO_NUM_PRIMS_WRITTEN, 2),
623 REG64_IDX(GEN7_SO_NUM_PRIMS_WRITTEN, 3),
624 REG64_IDX(GEN7_SO_PRIM_STORAGE_NEEDED, 0),
625 REG64_IDX(GEN7_SO_PRIM_STORAGE_NEEDED, 1),
626 REG64_IDX(GEN7_SO_PRIM_STORAGE_NEEDED, 2),
627 REG64_IDX(GEN7_SO_PRIM_STORAGE_NEEDED, 3),
628 REG32(GEN7_SO_WRITE_OFFSET(0)),
629 REG32(GEN7_SO_WRITE_OFFSET(1)),
630 REG32(GEN7_SO_WRITE_OFFSET(2)),
631 REG32(GEN7_SO_WRITE_OFFSET(3)),
632 REG32(GEN7_L3SQCREG1),
633 REG32(GEN7_L3CNTLREG2),
634 REG32(GEN7_L3CNTLREG3),
635 REG64_IDX(RING_TIMESTAMP, BLT_RING_BASE),
636};
637
638static const struct drm_i915_reg_descriptor hsw_render_regs[] = {
639 REG64_IDX(HSW_CS_GPR, 0),
640 REG64_IDX(HSW_CS_GPR, 1),
641 REG64_IDX(HSW_CS_GPR, 2),
642 REG64_IDX(HSW_CS_GPR, 3),
643 REG64_IDX(HSW_CS_GPR, 4),
644 REG64_IDX(HSW_CS_GPR, 5),
645 REG64_IDX(HSW_CS_GPR, 6),
646 REG64_IDX(HSW_CS_GPR, 7),
647 REG64_IDX(HSW_CS_GPR, 8),
648 REG64_IDX(HSW_CS_GPR, 9),
649 REG64_IDX(HSW_CS_GPR, 10),
650 REG64_IDX(HSW_CS_GPR, 11),
651 REG64_IDX(HSW_CS_GPR, 12),
652 REG64_IDX(HSW_CS_GPR, 13),
653 REG64_IDX(HSW_CS_GPR, 14),
654 REG64_IDX(HSW_CS_GPR, 15),
655 REG32(HSW_SCRATCH1,
656 .mask = ~HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE,
657 .value = 0),
658 REG32(HSW_ROW_CHICKEN3,
659 .mask = ~(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE << 16 |
660 HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE),
661 .value = 0),
662};
663
664static const struct drm_i915_reg_descriptor gen7_blt_regs[] = {
665 REG64_IDX(RING_TIMESTAMP, RENDER_RING_BASE),
666 REG64_IDX(RING_TIMESTAMP, BSD_RING_BASE),
667 REG32(BCS_SWCTRL),
668 REG64_IDX(RING_TIMESTAMP, BLT_RING_BASE),
669};
670
671static const struct drm_i915_reg_descriptor gen9_blt_regs[] = {
672 REG64_IDX(RING_TIMESTAMP, RENDER_RING_BASE),
673 REG64_IDX(RING_TIMESTAMP, BSD_RING_BASE),
674 REG32(BCS_SWCTRL),
675 REG64_IDX(RING_TIMESTAMP, BLT_RING_BASE),
676 REG32_IDX(RING_CTX_TIMESTAMP, BLT_RING_BASE),
677 REG64_IDX(BCS_GPR, 0),
678 REG64_IDX(BCS_GPR, 1),
679 REG64_IDX(BCS_GPR, 2),
680 REG64_IDX(BCS_GPR, 3),
681 REG64_IDX(BCS_GPR, 4),
682 REG64_IDX(BCS_GPR, 5),
683 REG64_IDX(BCS_GPR, 6),
684 REG64_IDX(BCS_GPR, 7),
685 REG64_IDX(BCS_GPR, 8),
686 REG64_IDX(BCS_GPR, 9),
687 REG64_IDX(BCS_GPR, 10),
688 REG64_IDX(BCS_GPR, 11),
689 REG64_IDX(BCS_GPR, 12),
690 REG64_IDX(BCS_GPR, 13),
691 REG64_IDX(BCS_GPR, 14),
692 REG64_IDX(BCS_GPR, 15),
693};
694
695#undef REG64
696#undef REG32
697
698struct drm_i915_reg_table {
699 const struct drm_i915_reg_descriptor *regs;
700 int num_regs;
701};
702
703static const struct drm_i915_reg_table ivb_render_reg_tables[] = {
704 { gen7_render_regs, ARRAY_SIZE(gen7_render_regs) },
705};
706
707static const struct drm_i915_reg_table ivb_blt_reg_tables[] = {
708 { gen7_blt_regs, ARRAY_SIZE(gen7_blt_regs) },
709};
710
711static const struct drm_i915_reg_table hsw_render_reg_tables[] = {
712 { gen7_render_regs, ARRAY_SIZE(gen7_render_regs) },
713 { hsw_render_regs, ARRAY_SIZE(hsw_render_regs) },
714};
715
716static const struct drm_i915_reg_table hsw_blt_reg_tables[] = {
717 { gen7_blt_regs, ARRAY_SIZE(gen7_blt_regs) },
718};
719
720static const struct drm_i915_reg_table gen9_blt_reg_tables[] = {
721 { gen9_blt_regs, ARRAY_SIZE(gen9_blt_regs) },
722};
723
724static u32 gen7_render_get_cmd_length_mask(u32 cmd_header)
725{
726 u32 client = cmd_header >> INSTR_CLIENT_SHIFT;
727 u32 subclient =
728 (cmd_header & INSTR_SUBCLIENT_MASK) >> INSTR_SUBCLIENT_SHIFT;
729
730 if (client == INSTR_MI_CLIENT)
731 return 0x3F;
732 else if (client == INSTR_RC_CLIENT) {
733 if (subclient == INSTR_MEDIA_SUBCLIENT)
734 return 0xFFFF;
735 else
736 return 0xFF;
737 }
738
739 DRM_DEBUG("CMD: Abnormal rcs cmd length! 0x%08X\n", cmd_header);
740 return 0;
741}
742
743static u32 gen7_bsd_get_cmd_length_mask(u32 cmd_header)
744{
745 u32 client = cmd_header >> INSTR_CLIENT_SHIFT;
746 u32 subclient =
747 (cmd_header & INSTR_SUBCLIENT_MASK) >> INSTR_SUBCLIENT_SHIFT;
748 u32 op = (cmd_header & INSTR_26_TO_24_MASK) >> INSTR_26_TO_24_SHIFT;
749
750 if (client == INSTR_MI_CLIENT)
751 return 0x3F;
752 else if (client == INSTR_RC_CLIENT) {
753 if (subclient == INSTR_MEDIA_SUBCLIENT) {
754 if (op == 6)
755 return 0xFFFF;
756 else
757 return 0xFFF;
758 } else
759 return 0xFF;
760 }
761
762 DRM_DEBUG("CMD: Abnormal bsd cmd length! 0x%08X\n", cmd_header);
763 return 0;
764}
765
766static u32 gen7_blt_get_cmd_length_mask(u32 cmd_header)
767{
768 u32 client = cmd_header >> INSTR_CLIENT_SHIFT;
769
770 if (client == INSTR_MI_CLIENT)
771 return 0x3F;
772 else if (client == INSTR_BC_CLIENT)
773 return 0xFF;
774
775 DRM_DEBUG("CMD: Abnormal blt cmd length! 0x%08X\n", cmd_header);
776 return 0;
777}
778
779static u32 gen9_blt_get_cmd_length_mask(u32 cmd_header)
780{
781 u32 client = cmd_header >> INSTR_CLIENT_SHIFT;
782
783 if (client == INSTR_MI_CLIENT || client == INSTR_BC_CLIENT)
784 return 0xFF;
785
786 DRM_DEBUG("CMD: Abnormal blt cmd length! 0x%08X\n", cmd_header);
787 return 0;
788}
789
790static bool validate_cmds_sorted(const struct intel_engine_cs *engine,
791 const struct drm_i915_cmd_table *cmd_tables,
792 int cmd_table_count)
793{
794 int i;
795 bool ret = true;
796
797 if (!cmd_tables || cmd_table_count == 0)
798 return true;
799
800 for (i = 0; i < cmd_table_count; i++) {
801 const struct drm_i915_cmd_table *table = &cmd_tables[i];
802 u32 previous = 0;
803 int j;
804
805 for (j = 0; j < table->count; j++) {
806 const struct drm_i915_cmd_descriptor *desc =
807 &table->table[j];
808 u32 curr = desc->cmd.value & desc->cmd.mask;
809
810 if (curr < previous) {
811 drm_err(&engine->i915->drm,
812 "CMD: %s [%d] command table not sorted: "
813 "table=%d entry=%d cmd=0x%08X prev=0x%08X\n",
814 engine->name, engine->id,
815 i, j, curr, previous);
816 ret = false;
817 }
818
819 previous = curr;
820 }
821 }
822
823 return ret;
824}
825
826static bool check_sorted(const struct intel_engine_cs *engine,
827 const struct drm_i915_reg_descriptor *reg_table,
828 int reg_count)
829{
830 int i;
831 u32 previous = 0;
832 bool ret = true;
833
834 for (i = 0; i < reg_count; i++) {
835 u32 curr = i915_mmio_reg_offset(reg_table[i].addr);
836
837 if (curr < previous) {
838 drm_err(&engine->i915->drm,
839 "CMD: %s [%d] register table not sorted: "
840 "entry=%d reg=0x%08X prev=0x%08X\n",
841 engine->name, engine->id,
842 i, curr, previous);
843 ret = false;
844 }
845
846 previous = curr;
847 }
848
849 return ret;
850}
851
852static bool validate_regs_sorted(struct intel_engine_cs *engine)
853{
854 int i;
855 const struct drm_i915_reg_table *table;
856
857 for (i = 0; i < engine->reg_table_count; i++) {
858 table = &engine->reg_tables[i];
859 if (!check_sorted(engine, table->regs, table->num_regs))
860 return false;
861 }
862
863 return true;
864}
865
866struct cmd_node {
867 const struct drm_i915_cmd_descriptor *desc;
868 struct hlist_node node;
869};
870
871
872
873
874
875
876
877
878
879
880
881static inline u32 cmd_header_key(u32 x)
882{
883 switch (x >> INSTR_CLIENT_SHIFT) {
884 default:
885 case INSTR_MI_CLIENT:
886 return x >> STD_MI_OPCODE_SHIFT;
887 case INSTR_RC_CLIENT:
888 return x >> STD_3D_OPCODE_SHIFT;
889 case INSTR_BC_CLIENT:
890 return x >> STD_2D_OPCODE_SHIFT;
891 }
892}
893
894static int init_hash_table(struct intel_engine_cs *engine,
895 const struct drm_i915_cmd_table *cmd_tables,
896 int cmd_table_count)
897{
898 int i, j;
899
900 hash_init(engine->cmd_hash);
901
902 for (i = 0; i < cmd_table_count; i++) {
903 const struct drm_i915_cmd_table *table = &cmd_tables[i];
904
905 for (j = 0; j < table->count; j++) {
906 const struct drm_i915_cmd_descriptor *desc =
907 &table->table[j];
908 struct cmd_node *desc_node =
909 kmalloc(sizeof(*desc_node), GFP_KERNEL);
910
911 if (!desc_node)
912 return -ENOMEM;
913
914 desc_node->desc = desc;
915 hash_add(engine->cmd_hash, &desc_node->node,
916 cmd_header_key(desc->cmd.value));
917 }
918 }
919
920 return 0;
921}
922
923static void fini_hash_table(struct intel_engine_cs *engine)
924{
925 struct hlist_node *tmp;
926 struct cmd_node *desc_node;
927 int i;
928
929 hash_for_each_safe(engine->cmd_hash, i, tmp, desc_node, node) {
930 hash_del(&desc_node->node);
931 kfree(desc_node);
932 }
933}
934
935
936
937
938
939
940
941
942
943int intel_engine_init_cmd_parser(struct intel_engine_cs *engine)
944{
945 const struct drm_i915_cmd_table *cmd_tables;
946 int cmd_table_count;
947 int ret;
948
949 if (!IS_GEN(engine->i915, 7) && !(IS_GEN(engine->i915, 9) &&
950 engine->class == COPY_ENGINE_CLASS))
951 return 0;
952
953 switch (engine->class) {
954 case RENDER_CLASS:
955 if (IS_HASWELL(engine->i915)) {
956 cmd_tables = hsw_render_ring_cmd_table;
957 cmd_table_count =
958 ARRAY_SIZE(hsw_render_ring_cmd_table);
959 } else {
960 cmd_tables = gen7_render_cmd_table;
961 cmd_table_count = ARRAY_SIZE(gen7_render_cmd_table);
962 }
963
964 if (IS_HASWELL(engine->i915)) {
965 engine->reg_tables = hsw_render_reg_tables;
966 engine->reg_table_count = ARRAY_SIZE(hsw_render_reg_tables);
967 } else {
968 engine->reg_tables = ivb_render_reg_tables;
969 engine->reg_table_count = ARRAY_SIZE(ivb_render_reg_tables);
970 }
971 engine->get_cmd_length_mask = gen7_render_get_cmd_length_mask;
972 break;
973 case VIDEO_DECODE_CLASS:
974 cmd_tables = gen7_video_cmd_table;
975 cmd_table_count = ARRAY_SIZE(gen7_video_cmd_table);
976 engine->get_cmd_length_mask = gen7_bsd_get_cmd_length_mask;
977 break;
978 case COPY_ENGINE_CLASS:
979 engine->get_cmd_length_mask = gen7_blt_get_cmd_length_mask;
980 if (IS_GEN(engine->i915, 9)) {
981 cmd_tables = gen9_blt_cmd_table;
982 cmd_table_count = ARRAY_SIZE(gen9_blt_cmd_table);
983 engine->get_cmd_length_mask =
984 gen9_blt_get_cmd_length_mask;
985
986
987 engine->flags |= I915_ENGINE_REQUIRES_CMD_PARSER;
988 } else if (IS_HASWELL(engine->i915)) {
989 cmd_tables = hsw_blt_ring_cmd_table;
990 cmd_table_count = ARRAY_SIZE(hsw_blt_ring_cmd_table);
991 } else {
992 cmd_tables = gen7_blt_cmd_table;
993 cmd_table_count = ARRAY_SIZE(gen7_blt_cmd_table);
994 }
995
996 if (IS_GEN(engine->i915, 9)) {
997 engine->reg_tables = gen9_blt_reg_tables;
998 engine->reg_table_count =
999 ARRAY_SIZE(gen9_blt_reg_tables);
1000 } else if (IS_HASWELL(engine->i915)) {
1001 engine->reg_tables = hsw_blt_reg_tables;
1002 engine->reg_table_count = ARRAY_SIZE(hsw_blt_reg_tables);
1003 } else {
1004 engine->reg_tables = ivb_blt_reg_tables;
1005 engine->reg_table_count = ARRAY_SIZE(ivb_blt_reg_tables);
1006 }
1007 break;
1008 case VIDEO_ENHANCEMENT_CLASS:
1009 cmd_tables = hsw_vebox_cmd_table;
1010 cmd_table_count = ARRAY_SIZE(hsw_vebox_cmd_table);
1011
1012 engine->get_cmd_length_mask = gen7_bsd_get_cmd_length_mask;
1013 break;
1014 default:
1015 MISSING_CASE(engine->class);
1016 goto out;
1017 }
1018
1019 if (!validate_cmds_sorted(engine, cmd_tables, cmd_table_count)) {
1020 drm_err(&engine->i915->drm,
1021 "%s: command descriptions are not sorted\n",
1022 engine->name);
1023 goto out;
1024 }
1025 if (!validate_regs_sorted(engine)) {
1026 drm_err(&engine->i915->drm,
1027 "%s: registers are not sorted\n", engine->name);
1028 goto out;
1029 }
1030
1031 ret = init_hash_table(engine, cmd_tables, cmd_table_count);
1032 if (ret) {
1033 drm_err(&engine->i915->drm,
1034 "%s: initialised failed!\n", engine->name);
1035 fini_hash_table(engine);
1036 goto out;
1037 }
1038
1039 engine->flags |= I915_ENGINE_USING_CMD_PARSER;
1040
1041out:
1042 if (intel_engine_requires_cmd_parser(engine) &&
1043 !intel_engine_using_cmd_parser(engine))
1044 return -EINVAL;
1045
1046 return 0;
1047}
1048
1049
1050
1051
1052
1053
1054
1055
1056void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine)
1057{
1058 if (!intel_engine_using_cmd_parser(engine))
1059 return;
1060
1061 fini_hash_table(engine);
1062}
1063
1064static const struct drm_i915_cmd_descriptor*
1065find_cmd_in_table(struct intel_engine_cs *engine,
1066 u32 cmd_header)
1067{
1068 struct cmd_node *desc_node;
1069
1070 hash_for_each_possible(engine->cmd_hash, desc_node, node,
1071 cmd_header_key(cmd_header)) {
1072 const struct drm_i915_cmd_descriptor *desc = desc_node->desc;
1073 if (((cmd_header ^ desc->cmd.value) & desc->cmd.mask) == 0)
1074 return desc;
1075 }
1076
1077 return NULL;
1078}
1079
1080
1081
1082
1083
1084
1085
1086
1087
1088static const struct drm_i915_cmd_descriptor*
1089find_cmd(struct intel_engine_cs *engine,
1090 u32 cmd_header,
1091 const struct drm_i915_cmd_descriptor *desc,
1092 struct drm_i915_cmd_descriptor *default_desc)
1093{
1094 u32 mask;
1095
1096 if (((cmd_header ^ desc->cmd.value) & desc->cmd.mask) == 0)
1097 return desc;
1098
1099 desc = find_cmd_in_table(engine, cmd_header);
1100 if (desc)
1101 return desc;
1102
1103 mask = engine->get_cmd_length_mask(cmd_header);
1104 if (!mask)
1105 return NULL;
1106
1107 default_desc->cmd.value = cmd_header;
1108 default_desc->cmd.mask = ~0u << MIN_OPCODE_SHIFT;
1109 default_desc->length.mask = mask;
1110 default_desc->flags = CMD_DESC_SKIP;
1111 return default_desc;
1112}
1113
1114static const struct drm_i915_reg_descriptor *
1115__find_reg(const struct drm_i915_reg_descriptor *table, int count, u32 addr)
1116{
1117 int start = 0, end = count;
1118 while (start < end) {
1119 int mid = start + (end - start) / 2;
1120 int ret = addr - i915_mmio_reg_offset(table[mid].addr);
1121 if (ret < 0)
1122 end = mid;
1123 else if (ret > 0)
1124 start = mid + 1;
1125 else
1126 return &table[mid];
1127 }
1128 return NULL;
1129}
1130
1131static const struct drm_i915_reg_descriptor *
1132find_reg(const struct intel_engine_cs *engine, u32 addr)
1133{
1134 const struct drm_i915_reg_table *table = engine->reg_tables;
1135 const struct drm_i915_reg_descriptor *reg = NULL;
1136 int count = engine->reg_table_count;
1137
1138 for (; !reg && (count > 0); ++table, --count)
1139 reg = __find_reg(table->regs, table->num_regs, addr);
1140
1141 return reg;
1142}
1143
1144
1145static u32 *copy_batch(struct drm_i915_gem_object *dst_obj,
1146 struct drm_i915_gem_object *src_obj,
1147 unsigned long offset, unsigned long length,
1148 void *dst, const void *src)
1149{
1150 bool needs_clflush =
1151 !(src_obj->cache_coherent & I915_BO_CACHE_COHERENT_FOR_READ);
1152
1153 if (src) {
1154 GEM_BUG_ON(!needs_clflush);
1155 i915_unaligned_memcpy_from_wc(dst, src + offset, length);
1156 } else {
1157 struct scatterlist *sg;
1158 void *ptr;
1159 unsigned int x, sg_ofs;
1160 unsigned long remain;
1161
1162
1163
1164
1165
1166
1167
1168
1169
1170 remain = length;
1171 if (!(dst_obj->cache_coherent & I915_BO_CACHE_COHERENT_FOR_READ))
1172 remain = round_up(remain,
1173 boot_cpu_data.x86_clflush_size);
1174
1175 ptr = dst;
1176 x = offset_in_page(offset);
1177 sg = i915_gem_object_get_sg(src_obj, offset >> PAGE_SHIFT, &sg_ofs, false);
1178
1179 while (remain) {
1180 unsigned long sg_max = sg->length >> PAGE_SHIFT;
1181
1182 for (; remain && sg_ofs < sg_max; sg_ofs++) {
1183 unsigned long len = min(remain, PAGE_SIZE - x);
1184 void *map;
1185
1186 map = kmap_atomic(nth_page(sg_page(sg), sg_ofs));
1187 if (needs_clflush)
1188 drm_clflush_virt_range(map + x, len);
1189 memcpy(ptr, map + x, len);
1190 kunmap_atomic(map);
1191
1192 ptr += len;
1193 remain -= len;
1194 x = 0;
1195 }
1196
1197 sg_ofs = 0;
1198 sg = sg_next(sg);
1199 }
1200 }
1201
1202 memset32(dst + length, 0, (dst_obj->base.size - length) / sizeof(u32));
1203
1204
1205 return dst;
1206}
1207
1208static inline bool cmd_desc_is(const struct drm_i915_cmd_descriptor * const desc,
1209 const u32 cmd)
1210{
1211 return desc->cmd.value == (cmd & desc->cmd.mask);
1212}
1213
1214static bool check_cmd(const struct intel_engine_cs *engine,
1215 const struct drm_i915_cmd_descriptor *desc,
1216 const u32 *cmd, u32 length)
1217{
1218 if (desc->flags & CMD_DESC_SKIP)
1219 return true;
1220
1221 if (desc->flags & CMD_DESC_REJECT) {
1222 DRM_DEBUG("CMD: Rejected command: 0x%08X\n", *cmd);
1223 return false;
1224 }
1225
1226 if (desc->flags & CMD_DESC_REGISTER) {
1227
1228
1229
1230
1231
1232 const u32 step = desc->reg.step ? desc->reg.step : length;
1233 u32 offset;
1234
1235 for (offset = desc->reg.offset; offset < length;
1236 offset += step) {
1237 const u32 reg_addr = cmd[offset] & desc->reg.mask;
1238 const struct drm_i915_reg_descriptor *reg =
1239 find_reg(engine, reg_addr);
1240
1241 if (!reg) {
1242 DRM_DEBUG("CMD: Rejected register 0x%08X in command: 0x%08X (%s)\n",
1243 reg_addr, *cmd, engine->name);
1244 return false;
1245 }
1246
1247
1248
1249
1250
1251 if (reg->mask) {
1252 if (cmd_desc_is(desc, MI_LOAD_REGISTER_MEM)) {
1253 DRM_DEBUG("CMD: Rejected LRM to masked register 0x%08X\n",
1254 reg_addr);
1255 return false;
1256 }
1257
1258 if (cmd_desc_is(desc, MI_LOAD_REGISTER_REG)) {
1259 DRM_DEBUG("CMD: Rejected LRR to masked register 0x%08X\n",
1260 reg_addr);
1261 return false;
1262 }
1263
1264 if (cmd_desc_is(desc, MI_LOAD_REGISTER_IMM(1)) &&
1265 (offset + 2 > length ||
1266 (cmd[offset + 1] & reg->mask) != reg->value)) {
1267 DRM_DEBUG("CMD: Rejected LRI to masked register 0x%08X\n",
1268 reg_addr);
1269 return false;
1270 }
1271 }
1272 }
1273 }
1274
1275 if (desc->flags & CMD_DESC_BITMASK) {
1276 int i;
1277
1278 for (i = 0; i < MAX_CMD_DESC_BITMASKS; i++) {
1279 u32 dword;
1280
1281 if (desc->bits[i].mask == 0)
1282 break;
1283
1284 if (desc->bits[i].condition_mask != 0) {
1285 u32 offset =
1286 desc->bits[i].condition_offset;
1287 u32 condition = cmd[offset] &
1288 desc->bits[i].condition_mask;
1289
1290 if (condition == 0)
1291 continue;
1292 }
1293
1294 if (desc->bits[i].offset >= length) {
1295 DRM_DEBUG("CMD: Rejected command 0x%08X, too short to check bitmask (%s)\n",
1296 *cmd, engine->name);
1297 return false;
1298 }
1299
1300 dword = cmd[desc->bits[i].offset] &
1301 desc->bits[i].mask;
1302
1303 if (dword != desc->bits[i].expected) {
1304 DRM_DEBUG("CMD: Rejected command 0x%08X for bitmask 0x%08X (exp=0x%08X act=0x%08X) (%s)\n",
1305 *cmd,
1306 desc->bits[i].mask,
1307 desc->bits[i].expected,
1308 dword, engine->name);
1309 return false;
1310 }
1311 }
1312 }
1313
1314 return true;
1315}
1316
1317static int check_bbstart(u32 *cmd, u32 offset, u32 length,
1318 u32 batch_length,
1319 u64 batch_addr,
1320 u64 shadow_addr,
1321 const unsigned long *jump_whitelist)
1322{
1323 u64 jump_offset, jump_target;
1324 u32 target_cmd_offset, target_cmd_index;
1325
1326
1327 if (!jump_whitelist) {
1328 DRM_DEBUG("CMD: Rejecting BB_START for ggtt based submission\n");
1329 return -EACCES;
1330 }
1331
1332 if (length != 3) {
1333 DRM_DEBUG("CMD: Recursive BB_START with bad length(%u)\n",
1334 length);
1335 return -EINVAL;
1336 }
1337
1338 jump_target = *(u64 *)(cmd + 1);
1339 jump_offset = jump_target - batch_addr;
1340
1341
1342
1343
1344
1345 if (jump_offset >= batch_length) {
1346 DRM_DEBUG("CMD: BB_START to 0x%llx jumps out of BB\n",
1347 jump_target);
1348 return -EINVAL;
1349 }
1350
1351
1352
1353
1354
1355 target_cmd_offset = lower_32_bits(jump_offset);
1356 target_cmd_index = target_cmd_offset / sizeof(u32);
1357
1358 *(u64 *)(cmd + 1) = shadow_addr + target_cmd_offset;
1359
1360 if (target_cmd_index == offset)
1361 return 0;
1362
1363 if (!test_bit(target_cmd_index, jump_whitelist)) {
1364 DRM_DEBUG("CMD: BB_START to 0x%llx not a previously executed cmd\n",
1365 jump_target);
1366 return -EINVAL;
1367 }
1368
1369 return 0;
1370}
1371
1372unsigned long *intel_engine_cmd_parser_alloc_jump_whitelist(u32 batch_length,
1373 bool trampoline)
1374{
1375 unsigned long *jmp;
1376
1377 if (trampoline)
1378 return NULL;
1379
1380
1381
1382
1383
1384
1385
1386
1387 jmp = bitmap_zalloc(DIV_ROUND_UP(batch_length, sizeof(u32)),
1388 GFP_KERNEL | __GFP_RETRY_MAYFAIL | __GFP_NOWARN);
1389 if (!jmp)
1390 return ERR_PTR(-ENOMEM);
1391
1392 return jmp;
1393}
1394
1395#define LENGTH_BIAS 2
1396
1397
1398
1399
1400
1401
1402
1403
1404
1405
1406
1407
1408
1409
1410
1411
1412int intel_engine_cmd_parser(struct intel_engine_cs *engine,
1413 struct i915_vma *batch,
1414 unsigned long batch_offset,
1415 unsigned long batch_length,
1416 struct i915_vma *shadow,
1417 unsigned long *jump_whitelist,
1418 void *shadow_map,
1419 const void *batch_map)
1420{
1421 u32 *cmd, *batch_end, offset = 0;
1422 struct drm_i915_cmd_descriptor default_desc = noop_desc;
1423 const struct drm_i915_cmd_descriptor *desc = &default_desc;
1424 u64 batch_addr, shadow_addr;
1425 int ret = 0;
1426 bool trampoline = !jump_whitelist;
1427
1428 GEM_BUG_ON(!IS_ALIGNED(batch_offset, sizeof(*cmd)));
1429 GEM_BUG_ON(!IS_ALIGNED(batch_length, sizeof(*cmd)));
1430 GEM_BUG_ON(range_overflows_t(u64, batch_offset, batch_length,
1431 batch->size));
1432 GEM_BUG_ON(!batch_length);
1433
1434 cmd = copy_batch(shadow->obj, batch->obj, batch_offset, batch_length,
1435 shadow_map, batch_map);
1436
1437 shadow_addr = gen8_canonical_addr(shadow->node.start);
1438 batch_addr = gen8_canonical_addr(batch->node.start + batch_offset);
1439
1440
1441
1442
1443
1444
1445 batch_end = cmd + batch_length / sizeof(*batch_end);
1446 while (*cmd != MI_BATCH_BUFFER_END) {
1447 u32 length = 1;
1448
1449 if (*cmd != MI_NOOP) {
1450 desc = find_cmd(engine, *cmd, desc, &default_desc);
1451 if (!desc) {
1452 DRM_DEBUG("CMD: Unrecognized command: 0x%08X\n", *cmd);
1453 ret = -EINVAL;
1454 break;
1455 }
1456
1457 if (desc->flags & CMD_DESC_FIXED)
1458 length = desc->length.fixed;
1459 else
1460 length = (*cmd & desc->length.mask) + LENGTH_BIAS;
1461
1462 if ((batch_end - cmd) < length) {
1463 DRM_DEBUG("CMD: Command length exceeds batch length: 0x%08X length=%u batchlen=%td\n",
1464 *cmd,
1465 length,
1466 batch_end - cmd);
1467 ret = -EINVAL;
1468 break;
1469 }
1470
1471 if (!check_cmd(engine, desc, cmd, length)) {
1472 ret = -EACCES;
1473 break;
1474 }
1475
1476 if (cmd_desc_is(desc, MI_BATCH_BUFFER_START)) {
1477 ret = check_bbstart(cmd, offset, length, batch_length,
1478 batch_addr, shadow_addr,
1479 jump_whitelist);
1480 break;
1481 }
1482 }
1483
1484 if (!IS_ERR_OR_NULL(jump_whitelist))
1485 __set_bit(offset, jump_whitelist);
1486
1487 cmd += length;
1488 offset += length;
1489 if (cmd >= batch_end) {
1490 DRM_DEBUG("CMD: Got to the end of the buffer w/o a BBE cmd!\n");
1491 ret = -EINVAL;
1492 break;
1493 }
1494 }
1495
1496 if (trampoline) {
1497
1498
1499
1500
1501
1502
1503
1504
1505
1506
1507
1508
1509 *batch_end = MI_BATCH_BUFFER_END;
1510
1511 if (ret) {
1512
1513 cmd = page_mask_bits(shadow->obj->mm.mapping);
1514 *cmd = MI_BATCH_BUFFER_END;
1515
1516
1517 if (ret == -EACCES) {
1518 unsigned int flags;
1519
1520 flags = MI_BATCH_NON_SECURE_I965;
1521 if (IS_HASWELL(engine->i915))
1522 flags = MI_BATCH_NON_SECURE_HSW;
1523
1524 GEM_BUG_ON(!IS_GEN_RANGE(engine->i915, 6, 7));
1525 __gen6_emit_bb_start(batch_end,
1526 batch_addr,
1527 flags);
1528
1529 ret = 0;
1530 }
1531 }
1532 }
1533
1534 i915_gem_object_flush_map(shadow->obj);
1535
1536 return ret;
1537}
1538
1539
1540
1541
1542
1543
1544
1545
1546
1547
1548int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv)
1549{
1550 struct intel_engine_cs *engine;
1551 bool active = false;
1552
1553
1554 for_each_uabi_engine(engine, dev_priv) {
1555 if (intel_engine_using_cmd_parser(engine)) {
1556 active = true;
1557 break;
1558 }
1559 }
1560 if (!active)
1561 return 0;
1562
1563
1564
1565
1566
1567
1568
1569
1570
1571
1572
1573
1574
1575
1576
1577
1578
1579
1580
1581
1582 return 10;
1583}
1584