linux/drivers/mmc/host/sdhci_am654.c
<<
>>
Prefs
   1// SPDX-License-Identifier: GPL-2.0
   2/*
   3 * sdhci_am654.c - SDHCI driver for TI's AM654 SOCs
   4 *
   5 * Copyright (C) 2018 Texas Instruments Incorporated - https://www.ti.com
   6 *
   7 */
   8#include <linux/clk.h>
   9#include <linux/iopoll.h>
  10#include <linux/of.h>
  11#include <linux/module.h>
  12#include <linux/pm_runtime.h>
  13#include <linux/property.h>
  14#include <linux/regmap.h>
  15#include <linux/sys_soc.h>
  16
  17#include "cqhci.h"
  18#include "sdhci-pltfm.h"
  19
  20/* CTL_CFG Registers */
  21#define CTL_CFG_2               0x14
  22#define CTL_CFG_3               0x18
  23
  24#define SLOTTYPE_MASK           GENMASK(31, 30)
  25#define SLOTTYPE_EMBEDDED       BIT(30)
  26#define TUNINGFORSDR50_MASK     BIT(13)
  27
  28/* PHY Registers */
  29#define PHY_CTRL1       0x100
  30#define PHY_CTRL2       0x104
  31#define PHY_CTRL3       0x108
  32#define PHY_CTRL4       0x10C
  33#define PHY_CTRL5       0x110
  34#define PHY_CTRL6       0x114
  35#define PHY_STAT1       0x130
  36#define PHY_STAT2       0x134
  37
  38#define IOMUX_ENABLE_SHIFT      31
  39#define IOMUX_ENABLE_MASK       BIT(IOMUX_ENABLE_SHIFT)
  40#define OTAPDLYENA_SHIFT        20
  41#define OTAPDLYENA_MASK         BIT(OTAPDLYENA_SHIFT)
  42#define OTAPDLYSEL_SHIFT        12
  43#define OTAPDLYSEL_MASK         GENMASK(15, 12)
  44#define STRBSEL_SHIFT           24
  45#define STRBSEL_4BIT_MASK       GENMASK(27, 24)
  46#define STRBSEL_8BIT_MASK       GENMASK(31, 24)
  47#define SEL50_SHIFT             8
  48#define SEL50_MASK              BIT(SEL50_SHIFT)
  49#define SEL100_SHIFT            9
  50#define SEL100_MASK             BIT(SEL100_SHIFT)
  51#define FREQSEL_SHIFT           8
  52#define FREQSEL_MASK            GENMASK(10, 8)
  53#define CLKBUFSEL_SHIFT         0
  54#define CLKBUFSEL_MASK          GENMASK(2, 0)
  55#define DLL_TRIM_ICP_SHIFT      4
  56#define DLL_TRIM_ICP_MASK       GENMASK(7, 4)
  57#define DR_TY_SHIFT             20
  58#define DR_TY_MASK              GENMASK(22, 20)
  59#define ENDLL_SHIFT             1
  60#define ENDLL_MASK              BIT(ENDLL_SHIFT)
  61#define DLLRDY_SHIFT            0
  62#define DLLRDY_MASK             BIT(DLLRDY_SHIFT)
  63#define PDB_SHIFT               0
  64#define PDB_MASK                BIT(PDB_SHIFT)
  65#define CALDONE_SHIFT           1
  66#define CALDONE_MASK            BIT(CALDONE_SHIFT)
  67#define RETRIM_SHIFT            17
  68#define RETRIM_MASK             BIT(RETRIM_SHIFT)
  69#define SELDLYTXCLK_SHIFT       17
  70#define SELDLYTXCLK_MASK        BIT(SELDLYTXCLK_SHIFT)
  71#define SELDLYRXCLK_SHIFT       16
  72#define SELDLYRXCLK_MASK        BIT(SELDLYRXCLK_SHIFT)
  73#define ITAPDLYSEL_SHIFT        0
  74#define ITAPDLYSEL_MASK         GENMASK(4, 0)
  75#define ITAPDLYENA_SHIFT        8
  76#define ITAPDLYENA_MASK         BIT(ITAPDLYENA_SHIFT)
  77#define ITAPCHGWIN_SHIFT        9
  78#define ITAPCHGWIN_MASK         BIT(ITAPCHGWIN_SHIFT)
  79
  80#define DRIVER_STRENGTH_50_OHM  0x0
  81#define DRIVER_STRENGTH_33_OHM  0x1
  82#define DRIVER_STRENGTH_66_OHM  0x2
  83#define DRIVER_STRENGTH_100_OHM 0x3
  84#define DRIVER_STRENGTH_40_OHM  0x4
  85
  86#define CLOCK_TOO_SLOW_HZ       50000000
  87
  88/* Command Queue Host Controller Interface Base address */
  89#define SDHCI_AM654_CQE_BASE_ADDR 0x200
  90
  91static struct regmap_config sdhci_am654_regmap_config = {
  92        .reg_bits = 32,
  93        .val_bits = 32,
  94        .reg_stride = 4,
  95        .fast_io = true,
  96};
  97
  98struct timing_data {
  99        const char *otap_binding;
 100        const char *itap_binding;
 101        u32 capability;
 102};
 103
 104static const struct timing_data td[] = {
 105        [MMC_TIMING_LEGACY]     = {"ti,otap-del-sel-legacy",
 106                                   "ti,itap-del-sel-legacy",
 107                                   0},
 108        [MMC_TIMING_MMC_HS]     = {"ti,otap-del-sel-mmc-hs",
 109                                   "ti,itap-del-sel-mmc-hs",
 110                                   MMC_CAP_MMC_HIGHSPEED},
 111        [MMC_TIMING_SD_HS]      = {"ti,otap-del-sel-sd-hs",
 112                                   "ti,itap-del-sel-sd-hs",
 113                                   MMC_CAP_SD_HIGHSPEED},
 114        [MMC_TIMING_UHS_SDR12]  = {"ti,otap-del-sel-sdr12",
 115                                   "ti,itap-del-sel-sdr12",
 116                                   MMC_CAP_UHS_SDR12},
 117        [MMC_TIMING_UHS_SDR25]  = {"ti,otap-del-sel-sdr25",
 118                                   "ti,itap-del-sel-sdr25",
 119                                   MMC_CAP_UHS_SDR25},
 120        [MMC_TIMING_UHS_SDR50]  = {"ti,otap-del-sel-sdr50",
 121                                   NULL,
 122                                   MMC_CAP_UHS_SDR50},
 123        [MMC_TIMING_UHS_SDR104] = {"ti,otap-del-sel-sdr104",
 124                                   NULL,
 125                                   MMC_CAP_UHS_SDR104},
 126        [MMC_TIMING_UHS_DDR50]  = {"ti,otap-del-sel-ddr50",
 127                                   NULL,
 128                                   MMC_CAP_UHS_DDR50},
 129        [MMC_TIMING_MMC_DDR52]  = {"ti,otap-del-sel-ddr52",
 130                                   "ti,itap-del-sel-ddr52",
 131                                   MMC_CAP_DDR},
 132        [MMC_TIMING_MMC_HS200]  = {"ti,otap-del-sel-hs200",
 133                                   NULL,
 134                                   MMC_CAP2_HS200},
 135        [MMC_TIMING_MMC_HS400]  = {"ti,otap-del-sel-hs400",
 136                                   NULL,
 137                                   MMC_CAP2_HS400},
 138};
 139
 140struct sdhci_am654_data {
 141        struct regmap *base;
 142        bool legacy_otapdly;
 143        int otap_del_sel[ARRAY_SIZE(td)];
 144        int itap_del_sel[ARRAY_SIZE(td)];
 145        int clkbuf_sel;
 146        int trm_icp;
 147        int drv_strength;
 148        int strb_sel;
 149        u32 flags;
 150};
 151
 152struct sdhci_am654_driver_data {
 153        const struct sdhci_pltfm_data *pdata;
 154        u32 flags;
 155#define IOMUX_PRESENT   (1 << 0)
 156#define FREQSEL_2_BIT   (1 << 1)
 157#define STRBSEL_4_BIT   (1 << 2)
 158#define DLL_PRESENT     (1 << 3)
 159#define DLL_CALIB       (1 << 4)
 160};
 161
 162static void sdhci_am654_setup_dll(struct sdhci_host *host, unsigned int clock)
 163{
 164        struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
 165        struct sdhci_am654_data *sdhci_am654 = sdhci_pltfm_priv(pltfm_host);
 166        int sel50, sel100, freqsel;
 167        u32 mask, val;
 168        int ret;
 169
 170        /* Disable delay chain mode */
 171        regmap_update_bits(sdhci_am654->base, PHY_CTRL5,
 172                           SELDLYTXCLK_MASK | SELDLYRXCLK_MASK, 0);
 173
 174        if (sdhci_am654->flags & FREQSEL_2_BIT) {
 175                switch (clock) {
 176                case 200000000:
 177                        sel50 = 0;
 178                        sel100 = 0;
 179                        break;
 180                case 100000000:
 181                        sel50 = 0;
 182                        sel100 = 1;
 183                        break;
 184                default:
 185                        sel50 = 1;
 186                        sel100 = 0;
 187                }
 188
 189                /* Configure PHY DLL frequency */
 190                mask = SEL50_MASK | SEL100_MASK;
 191                val = (sel50 << SEL50_SHIFT) | (sel100 << SEL100_SHIFT);
 192                regmap_update_bits(sdhci_am654->base, PHY_CTRL5, mask, val);
 193
 194        } else {
 195                switch (clock) {
 196                case 200000000:
 197                        freqsel = 0x0;
 198                        break;
 199                default:
 200                        freqsel = 0x4;
 201                }
 202
 203                regmap_update_bits(sdhci_am654->base, PHY_CTRL5, FREQSEL_MASK,
 204                                   freqsel << FREQSEL_SHIFT);
 205        }
 206        /* Configure DLL TRIM */
 207        mask = DLL_TRIM_ICP_MASK;
 208        val = sdhci_am654->trm_icp << DLL_TRIM_ICP_SHIFT;
 209
 210        /* Configure DLL driver strength */
 211        mask |= DR_TY_MASK;
 212        val |= sdhci_am654->drv_strength << DR_TY_SHIFT;
 213        regmap_update_bits(sdhci_am654->base, PHY_CTRL1, mask, val);
 214
 215        /* Enable DLL */
 216        regmap_update_bits(sdhci_am654->base, PHY_CTRL1, ENDLL_MASK,
 217                           0x1 << ENDLL_SHIFT);
 218        /*
 219         * Poll for DLL ready. Use a one second timeout.
 220         * Works in all experiments done so far
 221         */
 222        ret = regmap_read_poll_timeout(sdhci_am654->base, PHY_STAT1, val,
 223                                       val & DLLRDY_MASK, 1000, 1000000);
 224        if (ret) {
 225                dev_err(mmc_dev(host->mmc), "DLL failed to relock\n");
 226                return;
 227        }
 228}
 229
 230static void sdhci_am654_write_itapdly(struct sdhci_am654_data *sdhci_am654,
 231                                      u32 itapdly)
 232{
 233        /* Set ITAPCHGWIN before writing to ITAPDLY */
 234        regmap_update_bits(sdhci_am654->base, PHY_CTRL4, ITAPCHGWIN_MASK,
 235                           1 << ITAPCHGWIN_SHIFT);
 236        regmap_update_bits(sdhci_am654->base, PHY_CTRL4, ITAPDLYSEL_MASK,
 237                           itapdly << ITAPDLYSEL_SHIFT);
 238        regmap_update_bits(sdhci_am654->base, PHY_CTRL4, ITAPCHGWIN_MASK, 0);
 239}
 240
 241static void sdhci_am654_setup_delay_chain(struct sdhci_am654_data *sdhci_am654,
 242                                          unsigned char timing)
 243{
 244        u32 mask, val;
 245
 246        regmap_update_bits(sdhci_am654->base, PHY_CTRL1, ENDLL_MASK, 0);
 247
 248        val = 1 << SELDLYTXCLK_SHIFT | 1 << SELDLYRXCLK_SHIFT;
 249        mask = SELDLYTXCLK_MASK | SELDLYRXCLK_MASK;
 250        regmap_update_bits(sdhci_am654->base, PHY_CTRL5, mask, val);
 251
 252        sdhci_am654_write_itapdly(sdhci_am654,
 253                                  sdhci_am654->itap_del_sel[timing]);
 254}
 255
 256static void sdhci_am654_set_clock(struct sdhci_host *host, unsigned int clock)
 257{
 258        struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
 259        struct sdhci_am654_data *sdhci_am654 = sdhci_pltfm_priv(pltfm_host);
 260        unsigned char timing = host->mmc->ios.timing;
 261        u32 otap_del_sel;
 262        u32 otap_del_ena;
 263        u32 mask, val;
 264
 265        regmap_update_bits(sdhci_am654->base, PHY_CTRL1, ENDLL_MASK, 0);
 266
 267        sdhci_set_clock(host, clock);
 268
 269        /* Setup DLL Output TAP delay */
 270        if (sdhci_am654->legacy_otapdly)
 271                otap_del_sel = sdhci_am654->otap_del_sel[0];
 272        else
 273                otap_del_sel = sdhci_am654->otap_del_sel[timing];
 274
 275        otap_del_ena = (timing > MMC_TIMING_UHS_SDR25) ? 1 : 0;
 276
 277        mask = OTAPDLYENA_MASK | OTAPDLYSEL_MASK;
 278        val = (otap_del_ena << OTAPDLYENA_SHIFT) |
 279              (otap_del_sel << OTAPDLYSEL_SHIFT);
 280
 281        /* Write to STRBSEL for HS400 speed mode */
 282        if (timing == MMC_TIMING_MMC_HS400) {
 283                if (sdhci_am654->flags & STRBSEL_4_BIT)
 284                        mask |= STRBSEL_4BIT_MASK;
 285                else
 286                        mask |= STRBSEL_8BIT_MASK;
 287
 288                val |= sdhci_am654->strb_sel << STRBSEL_SHIFT;
 289        }
 290
 291        regmap_update_bits(sdhci_am654->base, PHY_CTRL4, mask, val);
 292
 293        if (timing > MMC_TIMING_UHS_SDR25 && clock >= CLOCK_TOO_SLOW_HZ)
 294                sdhci_am654_setup_dll(host, clock);
 295        else
 296                sdhci_am654_setup_delay_chain(sdhci_am654, timing);
 297
 298        regmap_update_bits(sdhci_am654->base, PHY_CTRL5, CLKBUFSEL_MASK,
 299                           sdhci_am654->clkbuf_sel);
 300}
 301
 302static void sdhci_j721e_4bit_set_clock(struct sdhci_host *host,
 303                                       unsigned int clock)
 304{
 305        struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
 306        struct sdhci_am654_data *sdhci_am654 = sdhci_pltfm_priv(pltfm_host);
 307        unsigned char timing = host->mmc->ios.timing;
 308        u32 otap_del_sel;
 309        u32 mask, val;
 310
 311        /* Setup DLL Output TAP delay */
 312        if (sdhci_am654->legacy_otapdly)
 313                otap_del_sel = sdhci_am654->otap_del_sel[0];
 314        else
 315                otap_del_sel = sdhci_am654->otap_del_sel[timing];
 316
 317        mask = OTAPDLYENA_MASK | OTAPDLYSEL_MASK;
 318        val = (0x1 << OTAPDLYENA_SHIFT) |
 319              (otap_del_sel << OTAPDLYSEL_SHIFT);
 320        regmap_update_bits(sdhci_am654->base, PHY_CTRL4, mask, val);
 321
 322        regmap_update_bits(sdhci_am654->base, PHY_CTRL5, CLKBUFSEL_MASK,
 323                           sdhci_am654->clkbuf_sel);
 324
 325        sdhci_set_clock(host, clock);
 326}
 327
 328static u8 sdhci_am654_write_power_on(struct sdhci_host *host, u8 val, int reg)
 329{
 330        writeb(val, host->ioaddr + reg);
 331        usleep_range(1000, 10000);
 332        return readb(host->ioaddr + reg);
 333}
 334
 335#define MAX_POWER_ON_TIMEOUT    1500000 /* us */
 336static void sdhci_am654_write_b(struct sdhci_host *host, u8 val, int reg)
 337{
 338        unsigned char timing = host->mmc->ios.timing;
 339        u8 pwr;
 340        int ret;
 341
 342        if (reg == SDHCI_HOST_CONTROL) {
 343                switch (timing) {
 344                /*
 345                 * According to the data manual, HISPD bit
 346                 * should not be set in these speed modes.
 347                 */
 348                case MMC_TIMING_SD_HS:
 349                case MMC_TIMING_MMC_HS:
 350                case MMC_TIMING_UHS_SDR12:
 351                case MMC_TIMING_UHS_SDR25:
 352                        val &= ~SDHCI_CTRL_HISPD;
 353                }
 354        }
 355
 356        writeb(val, host->ioaddr + reg);
 357        if (reg == SDHCI_POWER_CONTROL && (val & SDHCI_POWER_ON)) {
 358                /*
 359                 * Power on will not happen until the card detect debounce
 360                 * timer expires. Wait at least 1.5 seconds for the power on
 361                 * bit to be set
 362                 */
 363                ret = read_poll_timeout(sdhci_am654_write_power_on, pwr,
 364                                        pwr & SDHCI_POWER_ON, 0,
 365                                        MAX_POWER_ON_TIMEOUT, false, host, val,
 366                                        reg);
 367                if (ret)
 368                        dev_warn(mmc_dev(host->mmc), "Power on failed\n");
 369        }
 370}
 371
 372static int sdhci_am654_execute_tuning(struct mmc_host *mmc, u32 opcode)
 373{
 374        struct sdhci_host *host = mmc_priv(mmc);
 375        int err = sdhci_execute_tuning(mmc, opcode);
 376
 377        if (err)
 378                return err;
 379        /*
 380         * Tuning data remains in the buffer after tuning.
 381         * Do a command and data reset to get rid of it
 382         */
 383        sdhci_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
 384
 385        return 0;
 386}
 387
 388static u32 sdhci_am654_cqhci_irq(struct sdhci_host *host, u32 intmask)
 389{
 390        int cmd_error = 0;
 391        int data_error = 0;
 392
 393        if (!sdhci_cqe_irq(host, intmask, &cmd_error, &data_error))
 394                return intmask;
 395
 396        cqhci_irq(host->mmc, intmask, cmd_error, data_error);
 397
 398        return 0;
 399}
 400
 401#define ITAP_MAX        32
 402static int sdhci_am654_platform_execute_tuning(struct sdhci_host *host,
 403                                               u32 opcode)
 404{
 405        struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
 406        struct sdhci_am654_data *sdhci_am654 = sdhci_pltfm_priv(pltfm_host);
 407        int cur_val, prev_val = 1, fail_len = 0, pass_window = 0, pass_len;
 408        u32 itap;
 409
 410        /* Enable ITAPDLY */
 411        regmap_update_bits(sdhci_am654->base, PHY_CTRL4, ITAPDLYENA_MASK,
 412                           1 << ITAPDLYENA_SHIFT);
 413
 414        for (itap = 0; itap < ITAP_MAX; itap++) {
 415                sdhci_am654_write_itapdly(sdhci_am654, itap);
 416
 417                cur_val = !mmc_send_tuning(host->mmc, opcode, NULL);
 418                if (cur_val && !prev_val)
 419                        pass_window = itap;
 420
 421                if (!cur_val)
 422                        fail_len++;
 423
 424                prev_val = cur_val;
 425        }
 426        /*
 427         * Having determined the length of the failing window and start of
 428         * the passing window calculate the length of the passing window and
 429         * set the final value halfway through it considering the range as a
 430         * circular buffer
 431         */
 432        pass_len = ITAP_MAX - fail_len;
 433        itap = (pass_window + (pass_len >> 1)) % ITAP_MAX;
 434        sdhci_am654_write_itapdly(sdhci_am654, itap);
 435
 436        return 0;
 437}
 438
 439static struct sdhci_ops sdhci_am654_ops = {
 440        .platform_execute_tuning = sdhci_am654_platform_execute_tuning,
 441        .get_max_clock = sdhci_pltfm_clk_get_max_clock,
 442        .get_timeout_clock = sdhci_pltfm_clk_get_max_clock,
 443        .set_uhs_signaling = sdhci_set_uhs_signaling,
 444        .set_bus_width = sdhci_set_bus_width,
 445        .set_power = sdhci_set_power_and_bus_voltage,
 446        .set_clock = sdhci_am654_set_clock,
 447        .write_b = sdhci_am654_write_b,
 448        .irq = sdhci_am654_cqhci_irq,
 449        .reset = sdhci_reset,
 450};
 451
 452static const struct sdhci_pltfm_data sdhci_am654_pdata = {
 453        .ops = &sdhci_am654_ops,
 454        .quirks = SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12,
 455        .quirks2 = SDHCI_QUIRK2_PRESET_VALUE_BROKEN,
 456};
 457
 458static const struct sdhci_am654_driver_data sdhci_am654_sr1_drvdata = {
 459        .pdata = &sdhci_am654_pdata,
 460        .flags = IOMUX_PRESENT | FREQSEL_2_BIT | STRBSEL_4_BIT | DLL_PRESENT |
 461                 DLL_CALIB,
 462};
 463
 464static const struct sdhci_am654_driver_data sdhci_am654_drvdata = {
 465        .pdata = &sdhci_am654_pdata,
 466        .flags = IOMUX_PRESENT | FREQSEL_2_BIT | STRBSEL_4_BIT | DLL_PRESENT,
 467};
 468
 469static struct sdhci_ops sdhci_j721e_8bit_ops = {
 470        .platform_execute_tuning = sdhci_am654_platform_execute_tuning,
 471        .get_max_clock = sdhci_pltfm_clk_get_max_clock,
 472        .get_timeout_clock = sdhci_pltfm_clk_get_max_clock,
 473        .set_uhs_signaling = sdhci_set_uhs_signaling,
 474        .set_bus_width = sdhci_set_bus_width,
 475        .set_power = sdhci_set_power_and_bus_voltage,
 476        .set_clock = sdhci_am654_set_clock,
 477        .write_b = sdhci_am654_write_b,
 478        .irq = sdhci_am654_cqhci_irq,
 479        .reset = sdhci_reset,
 480};
 481
 482static const struct sdhci_pltfm_data sdhci_j721e_8bit_pdata = {
 483        .ops = &sdhci_j721e_8bit_ops,
 484        .quirks = SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12,
 485        .quirks2 = SDHCI_QUIRK2_PRESET_VALUE_BROKEN,
 486};
 487
 488static const struct sdhci_am654_driver_data sdhci_j721e_8bit_drvdata = {
 489        .pdata = &sdhci_j721e_8bit_pdata,
 490        .flags = DLL_PRESENT | DLL_CALIB,
 491};
 492
 493static struct sdhci_ops sdhci_j721e_4bit_ops = {
 494        .platform_execute_tuning = sdhci_am654_platform_execute_tuning,
 495        .get_max_clock = sdhci_pltfm_clk_get_max_clock,
 496        .get_timeout_clock = sdhci_pltfm_clk_get_max_clock,
 497        .set_uhs_signaling = sdhci_set_uhs_signaling,
 498        .set_bus_width = sdhci_set_bus_width,
 499        .set_power = sdhci_set_power_and_bus_voltage,
 500        .set_clock = sdhci_j721e_4bit_set_clock,
 501        .write_b = sdhci_am654_write_b,
 502        .irq = sdhci_am654_cqhci_irq,
 503        .reset = sdhci_reset,
 504};
 505
 506static const struct sdhci_pltfm_data sdhci_j721e_4bit_pdata = {
 507        .ops = &sdhci_j721e_4bit_ops,
 508        .quirks = SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12,
 509        .quirks2 = SDHCI_QUIRK2_PRESET_VALUE_BROKEN,
 510};
 511
 512static const struct sdhci_am654_driver_data sdhci_j721e_4bit_drvdata = {
 513        .pdata = &sdhci_j721e_4bit_pdata,
 514        .flags = IOMUX_PRESENT,
 515};
 516
 517static const struct sdhci_pltfm_data sdhci_am64_8bit_pdata = {
 518        .ops = &sdhci_j721e_8bit_ops,
 519        .quirks2 = SDHCI_QUIRK2_PRESET_VALUE_BROKEN,
 520};
 521
 522static const struct sdhci_am654_driver_data sdhci_am64_8bit_drvdata = {
 523        .pdata = &sdhci_am64_8bit_pdata,
 524        .flags = DLL_PRESENT | DLL_CALIB,
 525};
 526
 527static const struct sdhci_pltfm_data sdhci_am64_4bit_pdata = {
 528        .ops = &sdhci_j721e_4bit_ops,
 529        .quirks2 = SDHCI_QUIRK2_PRESET_VALUE_BROKEN,
 530};
 531
 532static const struct sdhci_am654_driver_data sdhci_am64_4bit_drvdata = {
 533        .pdata = &sdhci_am64_4bit_pdata,
 534        .flags = IOMUX_PRESENT,
 535};
 536
 537static const struct soc_device_attribute sdhci_am654_devices[] = {
 538        { .family = "AM65X",
 539          .revision = "SR1.0",
 540          .data = &sdhci_am654_sr1_drvdata
 541        },
 542        {/* sentinel */}
 543};
 544
 545static void sdhci_am654_dumpregs(struct mmc_host *mmc)
 546{
 547        sdhci_dumpregs(mmc_priv(mmc));
 548}
 549
 550static const struct cqhci_host_ops sdhci_am654_cqhci_ops = {
 551        .enable         = sdhci_cqe_enable,
 552        .disable        = sdhci_cqe_disable,
 553        .dumpregs       = sdhci_am654_dumpregs,
 554};
 555
 556static int sdhci_am654_cqe_add_host(struct sdhci_host *host)
 557{
 558        struct cqhci_host *cq_host;
 559        int ret;
 560
 561        cq_host = devm_kzalloc(mmc_dev(host->mmc), sizeof(struct cqhci_host),
 562                               GFP_KERNEL);
 563        if (!cq_host)
 564                return -ENOMEM;
 565
 566        cq_host->mmio = host->ioaddr + SDHCI_AM654_CQE_BASE_ADDR;
 567        cq_host->quirks |= CQHCI_QUIRK_SHORT_TXFR_DESC_SZ;
 568        cq_host->caps |= CQHCI_TASK_DESC_SZ_128;
 569        cq_host->ops = &sdhci_am654_cqhci_ops;
 570
 571        host->mmc->caps2 |= MMC_CAP2_CQE;
 572
 573        ret = cqhci_init(cq_host, host->mmc, 1);
 574
 575        return ret;
 576}
 577
 578static int sdhci_am654_get_otap_delay(struct sdhci_host *host,
 579                                      struct sdhci_am654_data *sdhci_am654)
 580{
 581        struct device *dev = mmc_dev(host->mmc);
 582        int i;
 583        int ret;
 584
 585        ret = device_property_read_u32(dev, td[MMC_TIMING_LEGACY].otap_binding,
 586                                 &sdhci_am654->otap_del_sel[MMC_TIMING_LEGACY]);
 587        if (ret) {
 588                /*
 589                 * ti,otap-del-sel-legacy is mandatory, look for old binding
 590                 * if not found.
 591                 */
 592                ret = device_property_read_u32(dev, "ti,otap-del-sel",
 593                                               &sdhci_am654->otap_del_sel[0]);
 594                if (ret) {
 595                        dev_err(dev, "Couldn't find otap-del-sel\n");
 596
 597                        return ret;
 598                }
 599
 600                dev_info(dev, "Using legacy binding ti,otap-del-sel\n");
 601                sdhci_am654->legacy_otapdly = true;
 602
 603                return 0;
 604        }
 605
 606        for (i = MMC_TIMING_MMC_HS; i <= MMC_TIMING_MMC_HS400; i++) {
 607
 608                ret = device_property_read_u32(dev, td[i].otap_binding,
 609                                               &sdhci_am654->otap_del_sel[i]);
 610                if (ret) {
 611                        dev_dbg(dev, "Couldn't find %s\n",
 612                                td[i].otap_binding);
 613                        /*
 614                         * Remove the corresponding capability
 615                         * if an otap-del-sel value is not found
 616                         */
 617                        if (i <= MMC_TIMING_MMC_DDR52)
 618                                host->mmc->caps &= ~td[i].capability;
 619                        else
 620                                host->mmc->caps2 &= ~td[i].capability;
 621                }
 622
 623                if (td[i].itap_binding)
 624                        device_property_read_u32(dev, td[i].itap_binding,
 625                                                 &sdhci_am654->itap_del_sel[i]);
 626        }
 627
 628        return 0;
 629}
 630
 631static int sdhci_am654_init(struct sdhci_host *host)
 632{
 633        struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
 634        struct sdhci_am654_data *sdhci_am654 = sdhci_pltfm_priv(pltfm_host);
 635        u32 ctl_cfg_2 = 0;
 636        u32 mask;
 637        u32 val;
 638        int ret;
 639
 640        /* Reset OTAP to default value */
 641        mask = OTAPDLYENA_MASK | OTAPDLYSEL_MASK;
 642        regmap_update_bits(sdhci_am654->base, PHY_CTRL4, mask, 0x0);
 643
 644        if (sdhci_am654->flags & DLL_CALIB) {
 645                regmap_read(sdhci_am654->base, PHY_STAT1, &val);
 646                if (~val & CALDONE_MASK) {
 647                        /* Calibrate IO lines */
 648                        regmap_update_bits(sdhci_am654->base, PHY_CTRL1,
 649                                           PDB_MASK, PDB_MASK);
 650                        ret = regmap_read_poll_timeout(sdhci_am654->base,
 651                                                       PHY_STAT1, val,
 652                                                       val & CALDONE_MASK,
 653                                                       1, 20);
 654                        if (ret)
 655                                return ret;
 656                }
 657        }
 658
 659        /* Enable pins by setting IO mux to 0 */
 660        if (sdhci_am654->flags & IOMUX_PRESENT)
 661                regmap_update_bits(sdhci_am654->base, PHY_CTRL1,
 662                                   IOMUX_ENABLE_MASK, 0);
 663
 664        /* Set slot type based on SD or eMMC */
 665        if (host->mmc->caps & MMC_CAP_NONREMOVABLE)
 666                ctl_cfg_2 = SLOTTYPE_EMBEDDED;
 667
 668        regmap_update_bits(sdhci_am654->base, CTL_CFG_2, SLOTTYPE_MASK,
 669                           ctl_cfg_2);
 670
 671        /* Enable tuning for SDR50 */
 672        regmap_update_bits(sdhci_am654->base, CTL_CFG_3, TUNINGFORSDR50_MASK,
 673                           TUNINGFORSDR50_MASK);
 674
 675        ret = sdhci_setup_host(host);
 676        if (ret)
 677                return ret;
 678
 679        ret = sdhci_am654_cqe_add_host(host);
 680        if (ret)
 681                goto err_cleanup_host;
 682
 683        ret = sdhci_am654_get_otap_delay(host, sdhci_am654);
 684        if (ret)
 685                goto err_cleanup_host;
 686
 687        ret = __sdhci_add_host(host);
 688        if (ret)
 689                goto err_cleanup_host;
 690
 691        return 0;
 692
 693err_cleanup_host:
 694        sdhci_cleanup_host(host);
 695        return ret;
 696}
 697
 698static int sdhci_am654_get_of_property(struct platform_device *pdev,
 699                                        struct sdhci_am654_data *sdhci_am654)
 700{
 701        struct device *dev = &pdev->dev;
 702        int drv_strength;
 703        int ret;
 704
 705        if (sdhci_am654->flags & DLL_PRESENT) {
 706                ret = device_property_read_u32(dev, "ti,trm-icp",
 707                                               &sdhci_am654->trm_icp);
 708                if (ret)
 709                        return ret;
 710
 711                ret = device_property_read_u32(dev, "ti,driver-strength-ohm",
 712                                               &drv_strength);
 713                if (ret)
 714                        return ret;
 715
 716                switch (drv_strength) {
 717                case 50:
 718                        sdhci_am654->drv_strength = DRIVER_STRENGTH_50_OHM;
 719                        break;
 720                case 33:
 721                        sdhci_am654->drv_strength = DRIVER_STRENGTH_33_OHM;
 722                        break;
 723                case 66:
 724                        sdhci_am654->drv_strength = DRIVER_STRENGTH_66_OHM;
 725                        break;
 726                case 100:
 727                        sdhci_am654->drv_strength = DRIVER_STRENGTH_100_OHM;
 728                        break;
 729                case 40:
 730                        sdhci_am654->drv_strength = DRIVER_STRENGTH_40_OHM;
 731                        break;
 732                default:
 733                        dev_err(dev, "Invalid driver strength\n");
 734                        return -EINVAL;
 735                }
 736        }
 737
 738        device_property_read_u32(dev, "ti,strobe-sel", &sdhci_am654->strb_sel);
 739        device_property_read_u32(dev, "ti,clkbuf-sel",
 740                                 &sdhci_am654->clkbuf_sel);
 741
 742        sdhci_get_of_property(pdev);
 743
 744        return 0;
 745}
 746
 747static const struct of_device_id sdhci_am654_of_match[] = {
 748        {
 749                .compatible = "ti,am654-sdhci-5.1",
 750                .data = &sdhci_am654_drvdata,
 751        },
 752        {
 753                .compatible = "ti,j721e-sdhci-8bit",
 754                .data = &sdhci_j721e_8bit_drvdata,
 755        },
 756        {
 757                .compatible = "ti,j721e-sdhci-4bit",
 758                .data = &sdhci_j721e_4bit_drvdata,
 759        },
 760        {
 761                .compatible = "ti,am64-sdhci-8bit",
 762                .data = &sdhci_am64_8bit_drvdata,
 763        },
 764        {
 765                .compatible = "ti,am64-sdhci-4bit",
 766                .data = &sdhci_am64_4bit_drvdata,
 767        },
 768        { /* sentinel */ }
 769};
 770MODULE_DEVICE_TABLE(of, sdhci_am654_of_match);
 771
 772static int sdhci_am654_probe(struct platform_device *pdev)
 773{
 774        const struct sdhci_am654_driver_data *drvdata;
 775        const struct soc_device_attribute *soc;
 776        struct sdhci_pltfm_host *pltfm_host;
 777        struct sdhci_am654_data *sdhci_am654;
 778        const struct of_device_id *match;
 779        struct sdhci_host *host;
 780        struct clk *clk_xin;
 781        struct device *dev = &pdev->dev;
 782        void __iomem *base;
 783        int ret;
 784
 785        match = of_match_node(sdhci_am654_of_match, pdev->dev.of_node);
 786        drvdata = match->data;
 787
 788        /* Update drvdata based on SoC revision */
 789        soc = soc_device_match(sdhci_am654_devices);
 790        if (soc && soc->data)
 791                drvdata = soc->data;
 792
 793        host = sdhci_pltfm_init(pdev, drvdata->pdata, sizeof(*sdhci_am654));
 794        if (IS_ERR(host))
 795                return PTR_ERR(host);
 796
 797        pltfm_host = sdhci_priv(host);
 798        sdhci_am654 = sdhci_pltfm_priv(pltfm_host);
 799        sdhci_am654->flags = drvdata->flags;
 800
 801        clk_xin = devm_clk_get(dev, "clk_xin");
 802        if (IS_ERR(clk_xin)) {
 803                dev_err(dev, "clk_xin clock not found.\n");
 804                ret = PTR_ERR(clk_xin);
 805                goto err_pltfm_free;
 806        }
 807
 808        pltfm_host->clk = clk_xin;
 809
 810        /* Clocks are enabled using pm_runtime */
 811        pm_runtime_enable(dev);
 812        ret = pm_runtime_get_sync(dev);
 813        if (ret < 0) {
 814                pm_runtime_put_noidle(dev);
 815                goto pm_runtime_disable;
 816        }
 817
 818        base = devm_platform_ioremap_resource(pdev, 1);
 819        if (IS_ERR(base)) {
 820                ret = PTR_ERR(base);
 821                goto pm_runtime_put;
 822        }
 823
 824        sdhci_am654->base = devm_regmap_init_mmio(dev, base,
 825                                                  &sdhci_am654_regmap_config);
 826        if (IS_ERR(sdhci_am654->base)) {
 827                dev_err(dev, "Failed to initialize regmap\n");
 828                ret = PTR_ERR(sdhci_am654->base);
 829                goto pm_runtime_put;
 830        }
 831
 832        ret = sdhci_am654_get_of_property(pdev, sdhci_am654);
 833        if (ret)
 834                goto pm_runtime_put;
 835
 836        ret = mmc_of_parse(host->mmc);
 837        if (ret) {
 838                dev_err(dev, "parsing dt failed (%d)\n", ret);
 839                goto pm_runtime_put;
 840        }
 841
 842        host->mmc_host_ops.execute_tuning = sdhci_am654_execute_tuning;
 843
 844        ret = sdhci_am654_init(host);
 845        if (ret)
 846                goto pm_runtime_put;
 847
 848        return 0;
 849
 850pm_runtime_put:
 851        pm_runtime_put_sync(dev);
 852pm_runtime_disable:
 853        pm_runtime_disable(dev);
 854err_pltfm_free:
 855        sdhci_pltfm_free(pdev);
 856        return ret;
 857}
 858
 859static int sdhci_am654_remove(struct platform_device *pdev)
 860{
 861        struct sdhci_host *host = platform_get_drvdata(pdev);
 862        int ret;
 863
 864        sdhci_remove_host(host, true);
 865        ret = pm_runtime_put_sync(&pdev->dev);
 866        if (ret < 0)
 867                return ret;
 868
 869        pm_runtime_disable(&pdev->dev);
 870        sdhci_pltfm_free(pdev);
 871
 872        return 0;
 873}
 874
 875static struct platform_driver sdhci_am654_driver = {
 876        .driver = {
 877                .name = "sdhci-am654",
 878                .probe_type = PROBE_PREFER_ASYNCHRONOUS,
 879                .of_match_table = sdhci_am654_of_match,
 880        },
 881        .probe = sdhci_am654_probe,
 882        .remove = sdhci_am654_remove,
 883};
 884
 885module_platform_driver(sdhci_am654_driver);
 886
 887MODULE_DESCRIPTION("Driver for SDHCI Controller on TI's AM654 devices");
 888MODULE_AUTHOR("Faiz Abbas <faiz_abbas@ti.com>");
 889MODULE_LICENSE("GPL");
 890