1
2
3
4
5
6
7
8
9
10
11#ifndef __DRIVERS_USB_DWC3_CORE_H
12#define __DRIVERS_USB_DWC3_CORE_H
13
14#include <linux/device.h>
15#include <linux/spinlock.h>
16#include <linux/mutex.h>
17#include <linux/ioport.h>
18#include <linux/list.h>
19#include <linux/bitops.h>
20#include <linux/dma-mapping.h>
21#include <linux/mm.h>
22#include <linux/debugfs.h>
23#include <linux/wait.h>
24#include <linux/workqueue.h>
25
26#include <linux/usb/ch9.h>
27#include <linux/usb/gadget.h>
28#include <linux/usb/otg.h>
29#include <linux/usb/role.h>
30#include <linux/ulpi/interface.h>
31
32#include <linux/phy/phy.h>
33
34#include <linux/power_supply.h>
35
36#define DWC3_MSG_MAX 500
37
38
39#define DWC3_PULL_UP_TIMEOUT 500
40#define DWC3_BOUNCE_SIZE 1024
41#define DWC3_EP0_SETUP_SIZE 512
42#define DWC3_ENDPOINTS_NUM 32
43#define DWC3_XHCI_RESOURCES_NUM 2
44#define DWC3_ISOC_MAX_RETRIES 5
45
46#define DWC3_SCRATCHBUF_SIZE 4096
47#define DWC3_EVENT_BUFFERS_SIZE 4096
48#define DWC3_EVENT_TYPE_MASK 0xfe
49
50#define DWC3_EVENT_TYPE_DEV 0
51#define DWC3_EVENT_TYPE_CARKIT 3
52#define DWC3_EVENT_TYPE_I2C 4
53
54#define DWC3_DEVICE_EVENT_DISCONNECT 0
55#define DWC3_DEVICE_EVENT_RESET 1
56#define DWC3_DEVICE_EVENT_CONNECT_DONE 2
57#define DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE 3
58#define DWC3_DEVICE_EVENT_WAKEUP 4
59#define DWC3_DEVICE_EVENT_HIBER_REQ 5
60#define DWC3_DEVICE_EVENT_SUSPEND 6
61#define DWC3_DEVICE_EVENT_SOF 7
62#define DWC3_DEVICE_EVENT_ERRATIC_ERROR 9
63#define DWC3_DEVICE_EVENT_CMD_CMPL 10
64#define DWC3_DEVICE_EVENT_OVERFLOW 11
65
66
67#define DWC3_OTG_ROLE_IDLE 0
68#define DWC3_OTG_ROLE_HOST 1
69#define DWC3_OTG_ROLE_DEVICE 2
70
71#define DWC3_GEVNTCOUNT_MASK 0xfffc
72#define DWC3_GEVNTCOUNT_EHB BIT(31)
73#define DWC3_GSNPSID_MASK 0xffff0000
74#define DWC3_GSNPSREV_MASK 0xffff
75#define DWC3_GSNPS_ID(p) (((p) & DWC3_GSNPSID_MASK) >> 16)
76
77
78#define DWC3_XHCI_REGS_START 0x0
79#define DWC3_XHCI_REGS_END 0x7fff
80#define DWC3_GLOBALS_REGS_START 0xc100
81#define DWC3_GLOBALS_REGS_END 0xc6ff
82#define DWC3_DEVICE_REGS_START 0xc700
83#define DWC3_DEVICE_REGS_END 0xcbff
84#define DWC3_OTG_REGS_START 0xcc00
85#define DWC3_OTG_REGS_END 0xccff
86
87
88#define DWC3_GSBUSCFG0 0xc100
89#define DWC3_GSBUSCFG1 0xc104
90#define DWC3_GTXTHRCFG 0xc108
91#define DWC3_GRXTHRCFG 0xc10c
92#define DWC3_GCTL 0xc110
93#define DWC3_GEVTEN 0xc114
94#define DWC3_GSTS 0xc118
95#define DWC3_GUCTL1 0xc11c
96#define DWC3_GSNPSID 0xc120
97#define DWC3_GGPIO 0xc124
98#define DWC3_GUID 0xc128
99#define DWC3_GUCTL 0xc12c
100#define DWC3_GBUSERRADDR0 0xc130
101#define DWC3_GBUSERRADDR1 0xc134
102#define DWC3_GPRTBIMAP0 0xc138
103#define DWC3_GPRTBIMAP1 0xc13c
104#define DWC3_GHWPARAMS0 0xc140
105#define DWC3_GHWPARAMS1 0xc144
106#define DWC3_GHWPARAMS2 0xc148
107#define DWC3_GHWPARAMS3 0xc14c
108#define DWC3_GHWPARAMS4 0xc150
109#define DWC3_GHWPARAMS5 0xc154
110#define DWC3_GHWPARAMS6 0xc158
111#define DWC3_GHWPARAMS7 0xc15c
112#define DWC3_GDBGFIFOSPACE 0xc160
113#define DWC3_GDBGLTSSM 0xc164
114#define DWC3_GDBGBMU 0xc16c
115#define DWC3_GDBGLSPMUX 0xc170
116#define DWC3_GDBGLSP 0xc174
117#define DWC3_GDBGEPINFO0 0xc178
118#define DWC3_GDBGEPINFO1 0xc17c
119#define DWC3_GPRTBIMAP_HS0 0xc180
120#define DWC3_GPRTBIMAP_HS1 0xc184
121#define DWC3_GPRTBIMAP_FS0 0xc188
122#define DWC3_GPRTBIMAP_FS1 0xc18c
123#define DWC3_GUCTL2 0xc19c
124
125#define DWC3_VER_NUMBER 0xc1a0
126#define DWC3_VER_TYPE 0xc1a4
127
128#define DWC3_GUSB2PHYCFG(n) (0xc200 + ((n) * 0x04))
129#define DWC3_GUSB2I2CCTL(n) (0xc240 + ((n) * 0x04))
130
131#define DWC3_GUSB2PHYACC(n) (0xc280 + ((n) * 0x04))
132
133#define DWC3_GUSB3PIPECTL(n) (0xc2c0 + ((n) * 0x04))
134
135#define DWC3_GTXFIFOSIZ(n) (0xc300 + ((n) * 0x04))
136#define DWC3_GRXFIFOSIZ(n) (0xc380 + ((n) * 0x04))
137
138#define DWC3_GEVNTADRLO(n) (0xc400 + ((n) * 0x10))
139#define DWC3_GEVNTADRHI(n) (0xc404 + ((n) * 0x10))
140#define DWC3_GEVNTSIZ(n) (0xc408 + ((n) * 0x10))
141#define DWC3_GEVNTCOUNT(n) (0xc40c + ((n) * 0x10))
142
143#define DWC3_GHWPARAMS8 0xc600
144#define DWC3_GUCTL3 0xc60c
145#define DWC3_GFLADJ 0xc630
146#define DWC3_GHWPARAMS9 0xc680
147
148
149#define DWC3_DCFG 0xc700
150#define DWC3_DCTL 0xc704
151#define DWC3_DEVTEN 0xc708
152#define DWC3_DSTS 0xc70c
153#define DWC3_DGCMDPAR 0xc710
154#define DWC3_DGCMD 0xc714
155#define DWC3_DALEPENA 0xc720
156
157#define DWC3_DEP_BASE(n) (0xc800 + ((n) * 0x10))
158#define DWC3_DEPCMDPAR2 0x00
159#define DWC3_DEPCMDPAR1 0x04
160#define DWC3_DEPCMDPAR0 0x08
161#define DWC3_DEPCMD 0x0c
162
163#define DWC3_DEV_IMOD(n) (0xca00 + ((n) * 0x4))
164
165
166#define DWC3_OCFG 0xcc00
167#define DWC3_OCTL 0xcc04
168#define DWC3_OEVT 0xcc08
169#define DWC3_OEVTEN 0xcc0C
170#define DWC3_OSTS 0xcc10
171
172
173
174
175#define DWC3_GSBUSCFG0_INCR256BRSTENA (1 << 7)
176#define DWC3_GSBUSCFG0_INCR128BRSTENA (1 << 6)
177#define DWC3_GSBUSCFG0_INCR64BRSTENA (1 << 5)
178#define DWC3_GSBUSCFG0_INCR32BRSTENA (1 << 4)
179#define DWC3_GSBUSCFG0_INCR16BRSTENA (1 << 3)
180#define DWC3_GSBUSCFG0_INCR8BRSTENA (1 << 2)
181#define DWC3_GSBUSCFG0_INCR4BRSTENA (1 << 1)
182#define DWC3_GSBUSCFG0_INCRBRSTENA (1 << 0)
183#define DWC3_GSBUSCFG0_INCRBRST_MASK 0xff
184
185
186#define DWC3_GDBGLSPMUX_ENDBC BIT(15)
187#define DWC3_GDBGLSPMUX_HOSTSELECT(n) ((n) & 0x3fff)
188#define DWC3_GDBGLSPMUX_DEVSELECT(n) (((n) & 0xf) << 4)
189#define DWC3_GDBGLSPMUX_EPSELECT(n) ((n) & 0xf)
190
191
192#define DWC3_GDBGFIFOSPACE_NUM(n) ((n) & 0x1f)
193#define DWC3_GDBGFIFOSPACE_TYPE(n) (((n) << 5) & 0x1e0)
194#define DWC3_GDBGFIFOSPACE_SPACE_AVAILABLE(n) (((n) >> 16) & 0xffff)
195
196#define DWC3_TXFIFO 0
197#define DWC3_RXFIFO 1
198#define DWC3_TXREQQ 2
199#define DWC3_RXREQQ 3
200#define DWC3_RXINFOQ 4
201#define DWC3_PSTATQ 5
202#define DWC3_DESCFETCHQ 6
203#define DWC3_EVENTQ 7
204#define DWC3_AUXEVENTQ 8
205
206
207#define DWC3_GRXTHRCFG_MAXRXBURSTSIZE(n) (((n) & 0x1f) << 19)
208#define DWC3_GRXTHRCFG_RXPKTCNT(n) (((n) & 0xf) << 24)
209#define DWC3_GRXTHRCFG_PKTCNTSEL BIT(29)
210
211
212#define DWC31_GRXTHRCFG_MAXRXBURSTSIZE(n) (((n) & 0x1f) << 16)
213#define DWC31_GRXTHRCFG_RXPKTCNT(n) (((n) & 0x1f) << 21)
214#define DWC31_GRXTHRCFG_PKTCNTSEL BIT(26)
215#define DWC31_RXTHRNUMPKTSEL_HS_PRD BIT(15)
216#define DWC31_RXTHRNUMPKT_HS_PRD(n) (((n) & 0x3) << 13)
217#define DWC31_RXTHRNUMPKTSEL_PRD BIT(10)
218#define DWC31_RXTHRNUMPKT_PRD(n) (((n) & 0x1f) << 5)
219#define DWC31_MAXRXBURSTSIZE_PRD(n) ((n) & 0x1f)
220
221
222#define DWC31_GTXTHRCFG_MAXTXBURSTSIZE(n) (((n) & 0x1f) << 16)
223#define DWC31_GTXTHRCFG_TXPKTCNT(n) (((n) & 0x1f) << 21)
224#define DWC31_GTXTHRCFG_PKTCNTSEL BIT(26)
225#define DWC31_TXTHRNUMPKTSEL_HS_PRD BIT(15)
226#define DWC31_TXTHRNUMPKT_HS_PRD(n) (((n) & 0x3) << 13)
227#define DWC31_TXTHRNUMPKTSEL_PRD BIT(10)
228#define DWC31_TXTHRNUMPKT_PRD(n) (((n) & 0x1f) << 5)
229#define DWC31_MAXTXBURSTSIZE_PRD(n) ((n) & 0x1f)
230
231
232#define DWC3_GCTL_PWRDNSCALE(n) ((n) << 19)
233#define DWC3_GCTL_U2RSTECN BIT(16)
234#define DWC3_GCTL_RAMCLKSEL(x) (((x) & DWC3_GCTL_CLK_MASK) << 6)
235#define DWC3_GCTL_CLK_BUS (0)
236#define DWC3_GCTL_CLK_PIPE (1)
237#define DWC3_GCTL_CLK_PIPEHALF (2)
238#define DWC3_GCTL_CLK_MASK (3)
239
240#define DWC3_GCTL_PRTCAP(n) (((n) & (3 << 12)) >> 12)
241#define DWC3_GCTL_PRTCAPDIR(n) ((n) << 12)
242#define DWC3_GCTL_PRTCAP_HOST 1
243#define DWC3_GCTL_PRTCAP_DEVICE 2
244#define DWC3_GCTL_PRTCAP_OTG 3
245
246#define DWC3_GCTL_CORESOFTRESET BIT(11)
247#define DWC3_GCTL_SOFITPSYNC BIT(10)
248#define DWC3_GCTL_SCALEDOWN(n) ((n) << 4)
249#define DWC3_GCTL_SCALEDOWN_MASK DWC3_GCTL_SCALEDOWN(3)
250#define DWC3_GCTL_DISSCRAMBLE BIT(3)
251#define DWC3_GCTL_U2EXIT_LFPS BIT(2)
252#define DWC3_GCTL_GBLHIBERNATIONEN BIT(1)
253#define DWC3_GCTL_DSBLCLKGTNG BIT(0)
254
255
256#define DWC3_GUCTL_HSTINAUTORETRY BIT(14)
257
258
259#define DWC3_GUCTL1_PARKMODE_DISABLE_SS BIT(17)
260#define DWC3_GUCTL1_TX_IPGAP_LINECHECK_DIS BIT(28)
261#define DWC3_GUCTL1_DEV_L1_EXIT_BY_HW BIT(24)
262
263
264#define DWC3_GSTS_OTG_IP BIT(10)
265#define DWC3_GSTS_BC_IP BIT(9)
266#define DWC3_GSTS_ADP_IP BIT(8)
267#define DWC3_GSTS_HOST_IP BIT(7)
268#define DWC3_GSTS_DEVICE_IP BIT(6)
269#define DWC3_GSTS_CSR_TIMEOUT BIT(5)
270#define DWC3_GSTS_BUS_ERR_ADDR_VLD BIT(4)
271#define DWC3_GSTS_CURMOD(n) ((n) & 0x3)
272#define DWC3_GSTS_CURMOD_DEVICE 0
273#define DWC3_GSTS_CURMOD_HOST 1
274
275
276#define DWC3_GUSB2PHYCFG_PHYSOFTRST BIT(31)
277#define DWC3_GUSB2PHYCFG_U2_FREECLK_EXISTS BIT(30)
278#define DWC3_GUSB2PHYCFG_SUSPHY BIT(6)
279#define DWC3_GUSB2PHYCFG_ULPI_UTMI BIT(4)
280#define DWC3_GUSB2PHYCFG_ENBLSLPM BIT(8)
281#define DWC3_GUSB2PHYCFG_PHYIF(n) (n << 3)
282#define DWC3_GUSB2PHYCFG_PHYIF_MASK DWC3_GUSB2PHYCFG_PHYIF(1)
283#define DWC3_GUSB2PHYCFG_USBTRDTIM(n) (n << 10)
284#define DWC3_GUSB2PHYCFG_USBTRDTIM_MASK DWC3_GUSB2PHYCFG_USBTRDTIM(0xf)
285#define USBTRDTIM_UTMI_8_BIT 9
286#define USBTRDTIM_UTMI_16_BIT 5
287#define UTMI_PHYIF_16_BIT 1
288#define UTMI_PHYIF_8_BIT 0
289
290
291#define DWC3_GUSB2PHYACC_NEWREGREQ BIT(25)
292#define DWC3_GUSB2PHYACC_DONE BIT(24)
293#define DWC3_GUSB2PHYACC_BUSY BIT(23)
294#define DWC3_GUSB2PHYACC_WRITE BIT(22)
295#define DWC3_GUSB2PHYACC_ADDR(n) (n << 16)
296#define DWC3_GUSB2PHYACC_EXTEND_ADDR(n) (n << 8)
297#define DWC3_GUSB2PHYACC_DATA(n) (n & 0xff)
298
299
300#define DWC3_GUSB3PIPECTL_PHYSOFTRST BIT(31)
301#define DWC3_GUSB3PIPECTL_U2SSINP3OK BIT(29)
302#define DWC3_GUSB3PIPECTL_DISRXDETINP3 BIT(28)
303#define DWC3_GUSB3PIPECTL_UX_EXIT_PX BIT(27)
304#define DWC3_GUSB3PIPECTL_REQP1P2P3 BIT(24)
305#define DWC3_GUSB3PIPECTL_DEP1P2P3(n) ((n) << 19)
306#define DWC3_GUSB3PIPECTL_DEP1P2P3_MASK DWC3_GUSB3PIPECTL_DEP1P2P3(7)
307#define DWC3_GUSB3PIPECTL_DEP1P2P3_EN DWC3_GUSB3PIPECTL_DEP1P2P3(1)
308#define DWC3_GUSB3PIPECTL_DEPOCHANGE BIT(18)
309#define DWC3_GUSB3PIPECTL_SUSPHY BIT(17)
310#define DWC3_GUSB3PIPECTL_LFPSFILT BIT(9)
311#define DWC3_GUSB3PIPECTL_RX_DETOPOLL BIT(8)
312#define DWC3_GUSB3PIPECTL_TX_DEEPH_MASK DWC3_GUSB3PIPECTL_TX_DEEPH(3)
313#define DWC3_GUSB3PIPECTL_TX_DEEPH(n) ((n) << 1)
314
315
316#define DWC31_GTXFIFOSIZ_TXFRAMNUM BIT(15)
317#define DWC31_GTXFIFOSIZ_TXFDEP(n) ((n) & 0x7fff)
318#define DWC3_GTXFIFOSIZ_TXFDEP(n) ((n) & 0xffff)
319#define DWC3_GTXFIFOSIZ_TXFSTADDR(n) ((n) & 0xffff0000)
320
321
322#define DWC31_GRXFIFOSIZ_RXFDEP(n) ((n) & 0x7fff)
323#define DWC3_GRXFIFOSIZ_RXFDEP(n) ((n) & 0xffff)
324
325
326#define DWC3_GEVNTSIZ_INTMASK BIT(31)
327#define DWC3_GEVNTSIZ_SIZE(n) ((n) & 0xffff)
328
329
330#define DWC3_GHWPARAMS0_MODE(n) ((n) & 0x3)
331#define DWC3_GHWPARAMS0_MODE_GADGET 0
332#define DWC3_GHWPARAMS0_MODE_HOST 1
333#define DWC3_GHWPARAMS0_MODE_DRD 2
334#define DWC3_GHWPARAMS0_MBUS_TYPE(n) (((n) >> 3) & 0x7)
335#define DWC3_GHWPARAMS0_SBUS_TYPE(n) (((n) >> 6) & 0x3)
336#define DWC3_GHWPARAMS0_MDWIDTH(n) (((n) >> 8) & 0xff)
337#define DWC3_GHWPARAMS0_SDWIDTH(n) (((n) >> 16) & 0xff)
338#define DWC3_GHWPARAMS0_AWIDTH(n) (((n) >> 24) & 0xff)
339
340
341#define DWC3_GHWPARAMS1_EN_PWROPT(n) (((n) & (3 << 24)) >> 24)
342#define DWC3_GHWPARAMS1_EN_PWROPT_NO 0
343#define DWC3_GHWPARAMS1_EN_PWROPT_CLK 1
344#define DWC3_GHWPARAMS1_EN_PWROPT_HIB 2
345#define DWC3_GHWPARAMS1_PWROPT(n) ((n) << 24)
346#define DWC3_GHWPARAMS1_PWROPT_MASK DWC3_GHWPARAMS1_PWROPT(3)
347#define DWC3_GHWPARAMS1_ENDBC BIT(31)
348
349
350#define DWC3_GHWPARAMS3_SSPHY_IFC(n) ((n) & 3)
351#define DWC3_GHWPARAMS3_SSPHY_IFC_DIS 0
352#define DWC3_GHWPARAMS3_SSPHY_IFC_GEN1 1
353#define DWC3_GHWPARAMS3_SSPHY_IFC_GEN2 2
354#define DWC3_GHWPARAMS3_HSPHY_IFC(n) (((n) & (3 << 2)) >> 2)
355#define DWC3_GHWPARAMS3_HSPHY_IFC_DIS 0
356#define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI 1
357#define DWC3_GHWPARAMS3_HSPHY_IFC_ULPI 2
358#define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI 3
359#define DWC3_GHWPARAMS3_FSPHY_IFC(n) (((n) & (3 << 4)) >> 4)
360#define DWC3_GHWPARAMS3_FSPHY_IFC_DIS 0
361#define DWC3_GHWPARAMS3_FSPHY_IFC_ENA 1
362
363
364#define DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(n) (((n) & (0x0f << 13)) >> 13)
365#define DWC3_MAX_HIBER_SCRATCHBUFS 15
366
367
368#define DWC3_GHWPARAMS6_BCSUPPORT BIT(14)
369#define DWC3_GHWPARAMS6_OTG3SUPPORT BIT(13)
370#define DWC3_GHWPARAMS6_ADPSUPPORT BIT(12)
371#define DWC3_GHWPARAMS6_HNPSUPPORT BIT(11)
372#define DWC3_GHWPARAMS6_SRPSUPPORT BIT(10)
373#define DWC3_GHWPARAMS6_EN_FPGA BIT(7)
374
375
376#define DWC3_GHWPARAMS6_MDWIDTH(n) ((n) & (0x3 << 8))
377
378
379#define DWC3_GHWPARAMS7_RAM1_DEPTH(n) ((n) & 0xffff)
380#define DWC3_GHWPARAMS7_RAM2_DEPTH(n) (((n) >> 16) & 0xffff)
381
382
383#define DWC3_GHWPARAMS9_DEV_TXF_FLUSH_BYPASS BIT(0)
384
385
386#define DWC3_GFLADJ_30MHZ_SDBND_SEL BIT(7)
387#define DWC3_GFLADJ_30MHZ_MASK 0x3f
388
389
390#define DWC3_GUCTL2_RST_ACTBITLATER BIT(14)
391
392
393#define DWC3_GUCTL3_SPLITDISABLE BIT(14)
394
395
396#define DWC3_DCFG_NUMLANES(n) (((n) & 0x3) << 30)
397
398#define DWC3_DCFG_DEVADDR(addr) ((addr) << 3)
399#define DWC3_DCFG_DEVADDR_MASK DWC3_DCFG_DEVADDR(0x7f)
400
401#define DWC3_DCFG_SPEED_MASK (7 << 0)
402#define DWC3_DCFG_SUPERSPEED_PLUS (5 << 0)
403#define DWC3_DCFG_SUPERSPEED (4 << 0)
404#define DWC3_DCFG_HIGHSPEED (0 << 0)
405#define DWC3_DCFG_FULLSPEED BIT(0)
406
407#define DWC3_DCFG_NUMP_SHIFT 17
408#define DWC3_DCFG_NUMP(n) (((n) >> DWC3_DCFG_NUMP_SHIFT) & 0x1f)
409#define DWC3_DCFG_NUMP_MASK (0x1f << DWC3_DCFG_NUMP_SHIFT)
410#define DWC3_DCFG_LPM_CAP BIT(22)
411#define DWC3_DCFG_IGNSTRMPP BIT(23)
412
413
414#define DWC3_DCTL_RUN_STOP BIT(31)
415#define DWC3_DCTL_CSFTRST BIT(30)
416#define DWC3_DCTL_LSFTRST BIT(29)
417
418#define DWC3_DCTL_HIRD_THRES_MASK (0x1f << 24)
419#define DWC3_DCTL_HIRD_THRES(n) ((n) << 24)
420
421#define DWC3_DCTL_APPL1RES BIT(23)
422
423
424#define DWC3_DCTL_TRGTULST_MASK (0x0f << 17)
425#define DWC3_DCTL_TRGTULST(n) ((n) << 17)
426#define DWC3_DCTL_TRGTULST_U2 (DWC3_DCTL_TRGTULST(2))
427#define DWC3_DCTL_TRGTULST_U3 (DWC3_DCTL_TRGTULST(3))
428#define DWC3_DCTL_TRGTULST_SS_DIS (DWC3_DCTL_TRGTULST(4))
429#define DWC3_DCTL_TRGTULST_RX_DET (DWC3_DCTL_TRGTULST(5))
430#define DWC3_DCTL_TRGTULST_SS_INACT (DWC3_DCTL_TRGTULST(6))
431
432
433#define DWC3_DCTL_NYET_THRES(n) (((n) & 0xf) << 20)
434
435#define DWC3_DCTL_KEEP_CONNECT BIT(19)
436#define DWC3_DCTL_L1_HIBER_EN BIT(18)
437#define DWC3_DCTL_CRS BIT(17)
438#define DWC3_DCTL_CSS BIT(16)
439
440#define DWC3_DCTL_INITU2ENA BIT(12)
441#define DWC3_DCTL_ACCEPTU2ENA BIT(11)
442#define DWC3_DCTL_INITU1ENA BIT(10)
443#define DWC3_DCTL_ACCEPTU1ENA BIT(9)
444#define DWC3_DCTL_TSTCTRL_MASK (0xf << 1)
445
446#define DWC3_DCTL_ULSTCHNGREQ_MASK (0x0f << 5)
447#define DWC3_DCTL_ULSTCHNGREQ(n) (((n) << 5) & DWC3_DCTL_ULSTCHNGREQ_MASK)
448
449#define DWC3_DCTL_ULSTCHNG_NO_ACTION (DWC3_DCTL_ULSTCHNGREQ(0))
450#define DWC3_DCTL_ULSTCHNG_SS_DISABLED (DWC3_DCTL_ULSTCHNGREQ(4))
451#define DWC3_DCTL_ULSTCHNG_RX_DETECT (DWC3_DCTL_ULSTCHNGREQ(5))
452#define DWC3_DCTL_ULSTCHNG_SS_INACTIVE (DWC3_DCTL_ULSTCHNGREQ(6))
453#define DWC3_DCTL_ULSTCHNG_RECOVERY (DWC3_DCTL_ULSTCHNGREQ(8))
454#define DWC3_DCTL_ULSTCHNG_COMPLIANCE (DWC3_DCTL_ULSTCHNGREQ(10))
455#define DWC3_DCTL_ULSTCHNG_LOOPBACK (DWC3_DCTL_ULSTCHNGREQ(11))
456
457
458#define DWC3_DEVTEN_VNDRDEVTSTRCVEDEN BIT(12)
459#define DWC3_DEVTEN_EVNTOVERFLOWEN BIT(11)
460#define DWC3_DEVTEN_CMDCMPLTEN BIT(10)
461#define DWC3_DEVTEN_ERRTICERREN BIT(9)
462#define DWC3_DEVTEN_SOFEN BIT(7)
463#define DWC3_DEVTEN_U3L2L1SUSPEN BIT(6)
464#define DWC3_DEVTEN_HIBERNATIONREQEVTEN BIT(5)
465#define DWC3_DEVTEN_WKUPEVTEN BIT(4)
466#define DWC3_DEVTEN_ULSTCNGEN BIT(3)
467#define DWC3_DEVTEN_CONNECTDONEEN BIT(2)
468#define DWC3_DEVTEN_USBRSTEN BIT(1)
469#define DWC3_DEVTEN_DISCONNEVTEN BIT(0)
470
471#define DWC3_DSTS_CONNLANES(n) (((n) >> 30) & 0x3)
472
473
474#define DWC3_DSTS_DCNRD BIT(29)
475
476
477#define DWC3_DSTS_PWRUPREQ BIT(24)
478
479
480#define DWC3_DSTS_RSS BIT(25)
481#define DWC3_DSTS_SSS BIT(24)
482
483#define DWC3_DSTS_COREIDLE BIT(23)
484#define DWC3_DSTS_DEVCTRLHLT BIT(22)
485
486#define DWC3_DSTS_USBLNKST_MASK (0x0f << 18)
487#define DWC3_DSTS_USBLNKST(n) (((n) & DWC3_DSTS_USBLNKST_MASK) >> 18)
488
489#define DWC3_DSTS_RXFIFOEMPTY BIT(17)
490
491#define DWC3_DSTS_SOFFN_MASK (0x3fff << 3)
492#define DWC3_DSTS_SOFFN(n) (((n) & DWC3_DSTS_SOFFN_MASK) >> 3)
493
494#define DWC3_DSTS_CONNECTSPD (7 << 0)
495
496#define DWC3_DSTS_SUPERSPEED_PLUS (5 << 0)
497#define DWC3_DSTS_SUPERSPEED (4 << 0)
498#define DWC3_DSTS_HIGHSPEED (0 << 0)
499#define DWC3_DSTS_FULLSPEED BIT(0)
500
501
502#define DWC3_DGCMD_SET_LMP 0x01
503#define DWC3_DGCMD_SET_PERIODIC_PAR 0x02
504#define DWC3_DGCMD_XMIT_FUNCTION 0x03
505
506
507#define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO 0x04
508#define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI 0x05
509
510#define DWC3_DGCMD_SELECTED_FIFO_FLUSH 0x09
511#define DWC3_DGCMD_ALL_FIFO_FLUSH 0x0a
512#define DWC3_DGCMD_SET_ENDPOINT_NRDY 0x0c
513#define DWC3_DGCMD_SET_ENDPOINT_PRIME 0x0d
514#define DWC3_DGCMD_RUN_SOC_BUS_LOOPBACK 0x10
515
516#define DWC3_DGCMD_STATUS(n) (((n) >> 12) & 0x0F)
517#define DWC3_DGCMD_CMDACT BIT(10)
518#define DWC3_DGCMD_CMDIOC BIT(8)
519
520
521#define DWC3_DGCMDPAR_FORCE_LINKPM_ACCEPT BIT(0)
522#define DWC3_DGCMDPAR_FIFO_NUM(n) ((n) << 0)
523#define DWC3_DGCMDPAR_RX_FIFO (0 << 5)
524#define DWC3_DGCMDPAR_TX_FIFO BIT(5)
525#define DWC3_DGCMDPAR_LOOPBACK_DIS (0 << 0)
526#define DWC3_DGCMDPAR_LOOPBACK_ENA BIT(0)
527
528
529#define DWC3_DEPCMD_PARAM_SHIFT 16
530#define DWC3_DEPCMD_PARAM(x) ((x) << DWC3_DEPCMD_PARAM_SHIFT)
531#define DWC3_DEPCMD_GET_RSC_IDX(x) (((x) >> DWC3_DEPCMD_PARAM_SHIFT) & 0x7f)
532#define DWC3_DEPCMD_STATUS(x) (((x) >> 12) & 0x0F)
533#define DWC3_DEPCMD_HIPRI_FORCERM BIT(11)
534#define DWC3_DEPCMD_CLEARPENDIN BIT(11)
535#define DWC3_DEPCMD_CMDACT BIT(10)
536#define DWC3_DEPCMD_CMDIOC BIT(8)
537
538#define DWC3_DEPCMD_DEPSTARTCFG (0x09 << 0)
539#define DWC3_DEPCMD_ENDTRANSFER (0x08 << 0)
540#define DWC3_DEPCMD_UPDATETRANSFER (0x07 << 0)
541#define DWC3_DEPCMD_STARTTRANSFER (0x06 << 0)
542#define DWC3_DEPCMD_CLEARSTALL (0x05 << 0)
543#define DWC3_DEPCMD_SETSTALL (0x04 << 0)
544
545#define DWC3_DEPCMD_GETSEQNUMBER (0x03 << 0)
546
547#define DWC3_DEPCMD_GETEPSTATE (0x03 << 0)
548#define DWC3_DEPCMD_SETTRANSFRESOURCE (0x02 << 0)
549#define DWC3_DEPCMD_SETEPCONFIG (0x01 << 0)
550
551#define DWC3_DEPCMD_CMD(x) ((x) & 0xf)
552
553
554#define DWC3_DALEPENA_EP(n) BIT(n)
555
556#define DWC3_DEPCMD_TYPE_CONTROL 0
557#define DWC3_DEPCMD_TYPE_ISOC 1
558#define DWC3_DEPCMD_TYPE_BULK 2
559#define DWC3_DEPCMD_TYPE_INTR 3
560
561#define DWC3_DEV_IMOD_COUNT_SHIFT 16
562#define DWC3_DEV_IMOD_COUNT_MASK (0xffff << 16)
563#define DWC3_DEV_IMOD_INTERVAL_SHIFT 0
564#define DWC3_DEV_IMOD_INTERVAL_MASK (0xffff << 0)
565
566
567#define DWC3_OCFG_DISPWRCUTTOFF BIT(5)
568#define DWC3_OCFG_HIBDISMASK BIT(4)
569#define DWC3_OCFG_SFTRSTMASK BIT(3)
570#define DWC3_OCFG_OTGVERSION BIT(2)
571#define DWC3_OCFG_HNPCAP BIT(1)
572#define DWC3_OCFG_SRPCAP BIT(0)
573
574
575#define DWC3_OCTL_OTG3GOERR BIT(7)
576#define DWC3_OCTL_PERIMODE BIT(6)
577#define DWC3_OCTL_PRTPWRCTL BIT(5)
578#define DWC3_OCTL_HNPREQ BIT(4)
579#define DWC3_OCTL_SESREQ BIT(3)
580#define DWC3_OCTL_TERMSELIDPULSE BIT(2)
581#define DWC3_OCTL_DEVSETHNPEN BIT(1)
582#define DWC3_OCTL_HSTSETHNPEN BIT(0)
583
584
585#define DWC3_OEVT_DEVICEMODE BIT(31)
586#define DWC3_OEVT_XHCIRUNSTPSET BIT(27)
587#define DWC3_OEVT_DEVRUNSTPSET BIT(26)
588#define DWC3_OEVT_HIBENTRY BIT(25)
589#define DWC3_OEVT_CONIDSTSCHNG BIT(24)
590#define DWC3_OEVT_HRRCONFNOTIF BIT(23)
591#define DWC3_OEVT_HRRINITNOTIF BIT(22)
592#define DWC3_OEVT_ADEVIDLE BIT(21)
593#define DWC3_OEVT_ADEVBHOSTEND BIT(20)
594#define DWC3_OEVT_ADEVHOST BIT(19)
595#define DWC3_OEVT_ADEVHNPCHNG BIT(18)
596#define DWC3_OEVT_ADEVSRPDET BIT(17)
597#define DWC3_OEVT_ADEVSESSENDDET BIT(16)
598#define DWC3_OEVT_BDEVBHOSTEND BIT(11)
599#define DWC3_OEVT_BDEVHNPCHNG BIT(10)
600#define DWC3_OEVT_BDEVSESSVLDDET BIT(9)
601#define DWC3_OEVT_BDEVVBUSCHNG BIT(8)
602#define DWC3_OEVT_BSESSVLD BIT(3)
603#define DWC3_OEVT_HSTNEGSTS BIT(2)
604#define DWC3_OEVT_SESREQSTS BIT(1)
605#define DWC3_OEVT_ERROR BIT(0)
606
607
608#define DWC3_OEVTEN_XHCIRUNSTPSETEN BIT(27)
609#define DWC3_OEVTEN_DEVRUNSTPSETEN BIT(26)
610#define DWC3_OEVTEN_HIBENTRYEN BIT(25)
611#define DWC3_OEVTEN_CONIDSTSCHNGEN BIT(24)
612#define DWC3_OEVTEN_HRRCONFNOTIFEN BIT(23)
613#define DWC3_OEVTEN_HRRINITNOTIFEN BIT(22)
614#define DWC3_OEVTEN_ADEVIDLEEN BIT(21)
615#define DWC3_OEVTEN_ADEVBHOSTENDEN BIT(20)
616#define DWC3_OEVTEN_ADEVHOSTEN BIT(19)
617#define DWC3_OEVTEN_ADEVHNPCHNGEN BIT(18)
618#define DWC3_OEVTEN_ADEVSRPDETEN BIT(17)
619#define DWC3_OEVTEN_ADEVSESSENDDETEN BIT(16)
620#define DWC3_OEVTEN_BDEVBHOSTENDEN BIT(11)
621#define DWC3_OEVTEN_BDEVHNPCHNGEN BIT(10)
622#define DWC3_OEVTEN_BDEVSESSVLDDETEN BIT(9)
623#define DWC3_OEVTEN_BDEVVBUSCHNGEN BIT(8)
624
625
626#define DWC3_OSTS_DEVRUNSTP BIT(13)
627#define DWC3_OSTS_XHCIRUNSTP BIT(12)
628#define DWC3_OSTS_PERIPHERALSTATE BIT(4)
629#define DWC3_OSTS_XHCIPRTPOWER BIT(3)
630#define DWC3_OSTS_BSESVLD BIT(2)
631#define DWC3_OSTS_VBUSVLD BIT(1)
632#define DWC3_OSTS_CONIDSTS BIT(0)
633
634
635
636struct dwc3_trb;
637
638
639
640
641
642
643
644
645
646
647
648
649struct dwc3_event_buffer {
650 void *buf;
651 void *cache;
652 unsigned int length;
653 unsigned int lpos;
654 unsigned int count;
655 unsigned int flags;
656
657#define DWC3_EVENT_PENDING BIT(0)
658
659 dma_addr_t dma;
660
661 struct dwc3 *dwc;
662};
663
664#define DWC3_EP_FLAG_STALLED BIT(0)
665#define DWC3_EP_FLAG_WEDGED BIT(1)
666
667#define DWC3_EP_DIRECTION_TX true
668#define DWC3_EP_DIRECTION_RX false
669
670#define DWC3_TRB_NUM 256
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699struct dwc3_ep {
700 struct usb_ep endpoint;
701 struct list_head cancelled_list;
702 struct list_head pending_list;
703 struct list_head started_list;
704
705 void __iomem *regs;
706
707 struct dwc3_trb *trb_pool;
708 dma_addr_t trb_pool_dma;
709 struct dwc3 *dwc;
710
711 u32 saved_state;
712 unsigned int flags;
713#define DWC3_EP_ENABLED BIT(0)
714#define DWC3_EP_STALL BIT(1)
715#define DWC3_EP_WEDGE BIT(2)
716#define DWC3_EP_TRANSFER_STARTED BIT(3)
717#define DWC3_EP_END_TRANSFER_PENDING BIT(4)
718#define DWC3_EP_PENDING_REQUEST BIT(5)
719#define DWC3_EP_DELAY_START BIT(6)
720#define DWC3_EP_WAIT_TRANSFER_COMPLETE BIT(7)
721#define DWC3_EP_IGNORE_NEXT_NOSTREAM BIT(8)
722#define DWC3_EP_FORCE_RESTART_STREAM BIT(9)
723#define DWC3_EP_FIRST_STREAM_PRIMED BIT(10)
724#define DWC3_EP_PENDING_CLEAR_STALL BIT(11)
725
726
727#define DWC3_EP0_DIR_IN BIT(31)
728
729
730
731
732
733
734
735
736
737
738 u8 trb_enqueue;
739 u8 trb_dequeue;
740
741 u8 number;
742 u8 type;
743 u8 resource_index;
744 u32 frame_number;
745 u32 interval;
746
747 char name[20];
748
749 unsigned direction:1;
750 unsigned stream_capable:1;
751
752
753 u8 combo_num;
754 int start_cmd_status;
755};
756
757enum dwc3_phy {
758 DWC3_PHY_UNKNOWN = 0,
759 DWC3_PHY_USB3,
760 DWC3_PHY_USB2,
761};
762
763enum dwc3_ep0_next {
764 DWC3_EP0_UNKNOWN = 0,
765 DWC3_EP0_COMPLETE,
766 DWC3_EP0_NRDY_DATA,
767 DWC3_EP0_NRDY_STATUS,
768};
769
770enum dwc3_ep0_state {
771 EP0_UNCONNECTED = 0,
772 EP0_SETUP_PHASE,
773 EP0_DATA_PHASE,
774 EP0_STATUS_PHASE,
775};
776
777enum dwc3_link_state {
778
779 DWC3_LINK_STATE_U0 = 0x00,
780 DWC3_LINK_STATE_U1 = 0x01,
781 DWC3_LINK_STATE_U2 = 0x02,
782 DWC3_LINK_STATE_U3 = 0x03,
783 DWC3_LINK_STATE_SS_DIS = 0x04,
784 DWC3_LINK_STATE_RX_DET = 0x05,
785 DWC3_LINK_STATE_SS_INACT = 0x06,
786 DWC3_LINK_STATE_POLL = 0x07,
787 DWC3_LINK_STATE_RECOV = 0x08,
788 DWC3_LINK_STATE_HRESET = 0x09,
789 DWC3_LINK_STATE_CMPLY = 0x0a,
790 DWC3_LINK_STATE_LPBK = 0x0b,
791 DWC3_LINK_STATE_RESET = 0x0e,
792 DWC3_LINK_STATE_RESUME = 0x0f,
793 DWC3_LINK_STATE_MASK = 0x0f,
794};
795
796
797#define DWC3_TRB_SIZE_MASK (0x00ffffff)
798#define DWC3_TRB_SIZE_LENGTH(n) ((n) & DWC3_TRB_SIZE_MASK)
799#define DWC3_TRB_SIZE_PCM1(n) (((n) & 0x03) << 24)
800#define DWC3_TRB_SIZE_TRBSTS(n) (((n) & (0x0f << 28)) >> 28)
801
802#define DWC3_TRBSTS_OK 0
803#define DWC3_TRBSTS_MISSED_ISOC 1
804#define DWC3_TRBSTS_SETUP_PENDING 2
805#define DWC3_TRB_STS_XFER_IN_PROG 4
806
807
808#define DWC3_TRB_CTRL_HWO BIT(0)
809#define DWC3_TRB_CTRL_LST BIT(1)
810#define DWC3_TRB_CTRL_CHN BIT(2)
811#define DWC3_TRB_CTRL_CSP BIT(3)
812#define DWC3_TRB_CTRL_TRBCTL(n) (((n) & 0x3f) << 4)
813#define DWC3_TRB_CTRL_ISP_IMI BIT(10)
814#define DWC3_TRB_CTRL_IOC BIT(11)
815#define DWC3_TRB_CTRL_SID_SOFN(n) (((n) & 0xffff) << 14)
816#define DWC3_TRB_CTRL_GET_SID_SOFN(n) (((n) & (0xffff << 14)) >> 14)
817
818#define DWC3_TRBCTL_TYPE(n) ((n) & (0x3f << 4))
819#define DWC3_TRBCTL_NORMAL DWC3_TRB_CTRL_TRBCTL(1)
820#define DWC3_TRBCTL_CONTROL_SETUP DWC3_TRB_CTRL_TRBCTL(2)
821#define DWC3_TRBCTL_CONTROL_STATUS2 DWC3_TRB_CTRL_TRBCTL(3)
822#define DWC3_TRBCTL_CONTROL_STATUS3 DWC3_TRB_CTRL_TRBCTL(4)
823#define DWC3_TRBCTL_CONTROL_DATA DWC3_TRB_CTRL_TRBCTL(5)
824#define DWC3_TRBCTL_ISOCHRONOUS_FIRST DWC3_TRB_CTRL_TRBCTL(6)
825#define DWC3_TRBCTL_ISOCHRONOUS DWC3_TRB_CTRL_TRBCTL(7)
826#define DWC3_TRBCTL_LINK_TRB DWC3_TRB_CTRL_TRBCTL(8)
827
828
829
830
831
832
833
834
835struct dwc3_trb {
836 u32 bpl;
837 u32 bph;
838 u32 size;
839 u32 ctrl;
840} __packed;
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855struct dwc3_hwparams {
856 u32 hwparams0;
857 u32 hwparams1;
858 u32 hwparams2;
859 u32 hwparams3;
860 u32 hwparams4;
861 u32 hwparams5;
862 u32 hwparams6;
863 u32 hwparams7;
864 u32 hwparams8;
865 u32 hwparams9;
866};
867
868
869#define DWC3_MODE(n) ((n) & 0x7)
870
871
872#define DWC3_NUM_INT(n) (((n) & (0x3f << 15)) >> 15)
873
874
875#define DWC3_NUM_IN_EPS_MASK (0x1f << 18)
876#define DWC3_NUM_EPS_MASK (0x3f << 12)
877#define DWC3_NUM_EPS(p) (((p)->hwparams3 & \
878 (DWC3_NUM_EPS_MASK)) >> 12)
879#define DWC3_NUM_IN_EPS(p) (((p)->hwparams3 & \
880 (DWC3_NUM_IN_EPS_MASK)) >> 18)
881
882
883#define DWC3_RAM1_DEPTH(n) ((n) & 0xffff)
884
885
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
902
903
904
905struct dwc3_request {
906 struct usb_request request;
907 struct list_head list;
908 struct dwc3_ep *dep;
909 struct scatterlist *sg;
910 struct scatterlist *start_sg;
911
912 unsigned int num_pending_sgs;
913 unsigned int num_queued_sgs;
914 unsigned int remaining;
915
916 unsigned int status;
917#define DWC3_REQUEST_STATUS_QUEUED 0
918#define DWC3_REQUEST_STATUS_STARTED 1
919#define DWC3_REQUEST_STATUS_DISCONNECTED 2
920#define DWC3_REQUEST_STATUS_DEQUEUED 3
921#define DWC3_REQUEST_STATUS_STALLED 4
922#define DWC3_REQUEST_STATUS_COMPLETED 5
923#define DWC3_REQUEST_STATUS_UNKNOWN -1
924
925 u8 epnum;
926 struct dwc3_trb *trb;
927 dma_addr_t trb_dma;
928
929 unsigned int num_trbs;
930
931 unsigned int needs_extra_trb:1;
932 unsigned int direction:1;
933 unsigned int mapped:1;
934};
935
936
937
938
939
940struct dwc3_scratchpad_array {
941 __le64 dma_adr[DWC3_MAX_HIBER_SCRATCHBUFS];
942};
943
944
945
946
947
948
949
950
951
952
953
954
955
956
957
958
959
960
961
962
963
964
965
966
967
968
969
970
971
972
973
974
975
976
977
978
979
980
981
982
983
984
985
986
987
988
989
990
991
992
993
994
995
996
997
998
999
1000
1001
1002
1003
1004
1005
1006
1007
1008
1009
1010
1011
1012
1013
1014
1015
1016
1017
1018
1019
1020
1021
1022
1023
1024
1025
1026
1027
1028
1029
1030
1031
1032
1033
1034
1035
1036
1037
1038
1039
1040
1041
1042
1043
1044
1045
1046
1047
1048
1049
1050
1051
1052
1053
1054
1055
1056
1057
1058
1059
1060
1061
1062
1063
1064
1065
1066
1067
1068
1069
1070
1071
1072
1073
1074
1075
1076
1077
1078
1079
1080
1081
1082
1083struct dwc3 {
1084 struct work_struct drd_work;
1085 struct dwc3_trb *ep0_trb;
1086 void *bounce;
1087 void *scratchbuf;
1088 u8 *setup_buf;
1089 dma_addr_t ep0_trb_addr;
1090 dma_addr_t bounce_addr;
1091 dma_addr_t scratch_addr;
1092 struct dwc3_request ep0_usb_req;
1093 struct completion ep0_in_setup;
1094
1095
1096 spinlock_t lock;
1097
1098
1099 struct mutex mutex;
1100
1101 struct device *dev;
1102 struct device *sysdev;
1103
1104 struct platform_device *xhci;
1105 struct resource xhci_resources[DWC3_XHCI_RESOURCES_NUM];
1106
1107 struct dwc3_event_buffer *ev_buf;
1108 struct dwc3_ep *eps[DWC3_ENDPOINTS_NUM];
1109
1110 struct usb_gadget *gadget;
1111 struct usb_gadget_driver *gadget_driver;
1112
1113 struct clk_bulk_data *clks;
1114 int num_clks;
1115
1116 struct reset_control *reset;
1117
1118 struct usb_phy *usb2_phy;
1119 struct usb_phy *usb3_phy;
1120
1121 struct phy *usb2_generic_phy;
1122 struct phy *usb3_generic_phy;
1123
1124 bool phys_ready;
1125
1126 struct ulpi *ulpi;
1127 bool ulpi_ready;
1128
1129 void __iomem *regs;
1130 size_t regs_size;
1131
1132 enum usb_dr_mode dr_mode;
1133 u32 current_dr_role;
1134 u32 desired_dr_role;
1135 struct extcon_dev *edev;
1136 struct notifier_block edev_nb;
1137 enum usb_phy_interface hsphy_mode;
1138 struct usb_role_switch *role_sw;
1139 enum usb_dr_mode role_switch_default_mode;
1140
1141 struct power_supply *usb_psy;
1142
1143 u32 fladj;
1144 u32 irq_gadget;
1145 u32 otg_irq;
1146 u32 current_otg_role;
1147 u32 desired_otg_role;
1148 bool otg_restart_host;
1149 u32 nr_scratch;
1150 u32 u1u2;
1151 u32 maximum_speed;
1152 u32 gadget_max_speed;
1153 enum usb_ssp_rate max_ssp_rate;
1154 enum usb_ssp_rate gadget_ssp_rate;
1155
1156 u32 ip;
1157
1158#define DWC3_IP 0x5533
1159#define DWC31_IP 0x3331
1160#define DWC32_IP 0x3332
1161
1162 u32 revision;
1163
1164#define DWC3_REVISION_ANY 0x0
1165#define DWC3_REVISION_173A 0x5533173a
1166#define DWC3_REVISION_175A 0x5533175a
1167#define DWC3_REVISION_180A 0x5533180a
1168#define DWC3_REVISION_183A 0x5533183a
1169#define DWC3_REVISION_185A 0x5533185a
1170#define DWC3_REVISION_187A 0x5533187a
1171#define DWC3_REVISION_188A 0x5533188a
1172#define DWC3_REVISION_190A 0x5533190a
1173#define DWC3_REVISION_194A 0x5533194a
1174#define DWC3_REVISION_200A 0x5533200a
1175#define DWC3_REVISION_202A 0x5533202a
1176#define DWC3_REVISION_210A 0x5533210a
1177#define DWC3_REVISION_220A 0x5533220a
1178#define DWC3_REVISION_230A 0x5533230a
1179#define DWC3_REVISION_240A 0x5533240a
1180#define DWC3_REVISION_250A 0x5533250a
1181#define DWC3_REVISION_260A 0x5533260a
1182#define DWC3_REVISION_270A 0x5533270a
1183#define DWC3_REVISION_280A 0x5533280a
1184#define DWC3_REVISION_290A 0x5533290a
1185#define DWC3_REVISION_300A 0x5533300a
1186#define DWC3_REVISION_310A 0x5533310a
1187#define DWC3_REVISION_330A 0x5533330a
1188
1189#define DWC31_REVISION_ANY 0x0
1190#define DWC31_REVISION_110A 0x3131302a
1191#define DWC31_REVISION_120A 0x3132302a
1192#define DWC31_REVISION_160A 0x3136302a
1193#define DWC31_REVISION_170A 0x3137302a
1194#define DWC31_REVISION_180A 0x3138302a
1195#define DWC31_REVISION_190A 0x3139302a
1196
1197#define DWC32_REVISION_ANY 0x0
1198#define DWC32_REVISION_100A 0x3130302a
1199
1200 u32 version_type;
1201
1202#define DWC31_VERSIONTYPE_ANY 0x0
1203#define DWC31_VERSIONTYPE_EA01 0x65613031
1204#define DWC31_VERSIONTYPE_EA02 0x65613032
1205#define DWC31_VERSIONTYPE_EA03 0x65613033
1206#define DWC31_VERSIONTYPE_EA04 0x65613034
1207#define DWC31_VERSIONTYPE_EA05 0x65613035
1208#define DWC31_VERSIONTYPE_EA06 0x65613036
1209
1210 enum dwc3_ep0_next ep0_next_event;
1211 enum dwc3_ep0_state ep0state;
1212 enum dwc3_link_state link_state;
1213
1214 u16 u2sel;
1215 u16 u2pel;
1216 u8 u1sel;
1217 u8 u1pel;
1218
1219 u8 speed;
1220
1221 u8 num_eps;
1222
1223 struct dwc3_hwparams hwparams;
1224 struct debugfs_regset32 *regset;
1225
1226 u32 dbg_lsp_select;
1227
1228 u8 test_mode;
1229 u8 test_mode_nr;
1230 u8 lpm_nyet_threshold;
1231 u8 hird_threshold;
1232 u8 rx_thr_num_pkt_prd;
1233 u8 rx_max_burst_prd;
1234 u8 tx_thr_num_pkt_prd;
1235 u8 tx_max_burst_prd;
1236
1237 const char *hsphy_interface;
1238
1239 unsigned connected:1;
1240 unsigned delayed_status:1;
1241 unsigned ep0_bounced:1;
1242 unsigned ep0_expect_in:1;
1243 unsigned has_hibernation:1;
1244 unsigned sysdev_is_parent:1;
1245 unsigned has_lpm_erratum:1;
1246 unsigned is_utmi_l1_suspend:1;
1247 unsigned is_fpga:1;
1248 unsigned pending_events:1;
1249 unsigned pullups_connected:1;
1250 unsigned setup_packet_pending:1;
1251 unsigned three_stage_setup:1;
1252 unsigned dis_start_transfer_quirk:1;
1253 unsigned usb3_lpm_capable:1;
1254 unsigned usb2_lpm_disable:1;
1255 unsigned usb2_gadget_lpm_disable:1;
1256
1257 unsigned disable_scramble_quirk:1;
1258 unsigned u2exit_lfps_quirk:1;
1259 unsigned u2ss_inp3_quirk:1;
1260 unsigned req_p1p2p3_quirk:1;
1261 unsigned del_p1p2p3_quirk:1;
1262 unsigned del_phy_power_chg_quirk:1;
1263 unsigned lfps_filter_quirk:1;
1264 unsigned rx_detect_poll_quirk:1;
1265 unsigned dis_u3_susphy_quirk:1;
1266 unsigned dis_u2_susphy_quirk:1;
1267 unsigned dis_enblslpm_quirk:1;
1268 unsigned dis_u1_entry_quirk:1;
1269 unsigned dis_u2_entry_quirk:1;
1270 unsigned dis_rxdet_inp3_quirk:1;
1271 unsigned dis_u2_freeclk_exists_quirk:1;
1272 unsigned dis_del_phy_power_chg_quirk:1;
1273 unsigned dis_tx_ipgap_linecheck_quirk:1;
1274 unsigned parkmode_disable_ss_quirk:1;
1275
1276 unsigned tx_de_emphasis_quirk:1;
1277 unsigned tx_de_emphasis:2;
1278
1279 unsigned dis_metastability_quirk:1;
1280
1281 unsigned dis_split_quirk:1;
1282 unsigned async_callbacks:1;
1283
1284 u16 imod_interval;
1285};
1286
1287#define INCRX_BURST_MODE 0
1288#define INCRX_UNDEF_LENGTH_BURST_MODE 1
1289
1290#define work_to_dwc(w) (container_of((w), struct dwc3, drd_work))
1291
1292
1293
1294struct dwc3_event_type {
1295 u32 is_devspec:1;
1296 u32 type:7;
1297 u32 reserved8_31:24;
1298} __packed;
1299
1300#define DWC3_DEPEVT_XFERCOMPLETE 0x01
1301#define DWC3_DEPEVT_XFERINPROGRESS 0x02
1302#define DWC3_DEPEVT_XFERNOTREADY 0x03
1303#define DWC3_DEPEVT_RXTXFIFOEVT 0x04
1304#define DWC3_DEPEVT_STREAMEVT 0x06
1305#define DWC3_DEPEVT_EPCMDCMPLT 0x07
1306
1307
1308
1309
1310
1311
1312
1313
1314
1315
1316
1317
1318
1319
1320
1321
1322
1323
1324
1325
1326struct dwc3_event_depevt {
1327 u32 one_bit:1;
1328 u32 endpoint_number:5;
1329 u32 endpoint_event:4;
1330 u32 reserved11_10:2;
1331 u32 status:4;
1332
1333
1334#define DEPEVT_STATUS_TRANSFER_ACTIVE BIT(3)
1335
1336
1337#define DEPEVT_STATUS_BUSERR BIT(0)
1338#define DEPEVT_STATUS_SHORT BIT(1)
1339#define DEPEVT_STATUS_IOC BIT(2)
1340#define DEPEVT_STATUS_LST BIT(3)
1341#define DEPEVT_STATUS_MISSED_ISOC BIT(3)
1342
1343
1344#define DEPEVT_STREAMEVT_FOUND 1
1345#define DEPEVT_STREAMEVT_NOTFOUND 2
1346
1347
1348#define DEPEVT_STREAM_PRIME 0xfffe
1349#define DEPEVT_STREAM_NOSTREAM 0x0
1350
1351
1352#define DEPEVT_STATUS_CONTROL_DATA 1
1353#define DEPEVT_STATUS_CONTROL_STATUS 2
1354#define DEPEVT_STATUS_CONTROL_PHASE(n) ((n) & 3)
1355
1356
1357#define DEPEVT_TRANSFER_NO_RESOURCE 1
1358#define DEPEVT_TRANSFER_BUS_EXPIRY 2
1359
1360 u32 parameters:16;
1361
1362
1363#define DEPEVT_PARAMETER_CMD(n) (((n) & (0xf << 8)) >> 8)
1364} __packed;
1365
1366
1367
1368
1369
1370
1371
1372
1373
1374
1375
1376
1377
1378
1379
1380
1381
1382
1383
1384
1385
1386
1387
1388struct dwc3_event_devt {
1389 u32 one_bit:1;
1390 u32 device_event:7;
1391 u32 type:4;
1392 u32 reserved15_12:4;
1393 u32 event_info:9;
1394 u32 reserved31_25:7;
1395} __packed;
1396
1397
1398
1399
1400
1401
1402
1403
1404struct dwc3_event_gevt {
1405 u32 one_bit:1;
1406 u32 device_event:7;
1407 u32 phy_port_number:4;
1408 u32 reserved31_12:20;
1409} __packed;
1410
1411
1412
1413
1414
1415
1416
1417
1418
1419union dwc3_event {
1420 u32 raw;
1421 struct dwc3_event_type type;
1422 struct dwc3_event_depevt depevt;
1423 struct dwc3_event_devt devt;
1424 struct dwc3_event_gevt gevt;
1425};
1426
1427
1428
1429
1430
1431
1432
1433
1434struct dwc3_gadget_ep_cmd_params {
1435 u32 param2;
1436 u32 param1;
1437 u32 param0;
1438};
1439
1440
1441
1442
1443
1444#define DWC3_HAS_PERIPHERAL BIT(0)
1445#define DWC3_HAS_XHCI BIT(1)
1446#define DWC3_HAS_OTG BIT(3)
1447
1448
1449void dwc3_set_prtcap(struct dwc3 *dwc, u32 mode);
1450void dwc3_set_mode(struct dwc3 *dwc, u32 mode);
1451u32 dwc3_core_fifo_space(struct dwc3_ep *dep, u8 type);
1452
1453#define DWC3_IP_IS(_ip) \
1454 (dwc->ip == _ip##_IP)
1455
1456#define DWC3_VER_IS(_ip, _ver) \
1457 (DWC3_IP_IS(_ip) && dwc->revision == _ip##_REVISION_##_ver)
1458
1459#define DWC3_VER_IS_PRIOR(_ip, _ver) \
1460 (DWC3_IP_IS(_ip) && dwc->revision < _ip##_REVISION_##_ver)
1461
1462#define DWC3_VER_IS_WITHIN(_ip, _from, _to) \
1463 (DWC3_IP_IS(_ip) && \
1464 dwc->revision >= _ip##_REVISION_##_from && \
1465 (!(_ip##_REVISION_##_to) || \
1466 dwc->revision <= _ip##_REVISION_##_to))
1467
1468#define DWC3_VER_TYPE_IS_WITHIN(_ip, _ver, _from, _to) \
1469 (DWC3_VER_IS(_ip, _ver) && \
1470 dwc->version_type >= _ip##_VERSIONTYPE_##_from && \
1471 (!(_ip##_VERSIONTYPE_##_to) || \
1472 dwc->version_type <= _ip##_VERSIONTYPE_##_to))
1473
1474
1475
1476
1477
1478
1479
1480static inline u32 dwc3_mdwidth(struct dwc3 *dwc)
1481{
1482 u32 mdwidth;
1483
1484 mdwidth = DWC3_GHWPARAMS0_MDWIDTH(dwc->hwparams.hwparams0);
1485 if (DWC3_IP_IS(DWC32))
1486 mdwidth += DWC3_GHWPARAMS6_MDWIDTH(dwc->hwparams.hwparams6);
1487
1488 return mdwidth;
1489}
1490
1491bool dwc3_has_imod(struct dwc3 *dwc);
1492
1493int dwc3_event_buffers_setup(struct dwc3 *dwc);
1494void dwc3_event_buffers_cleanup(struct dwc3 *dwc);
1495
1496#if IS_ENABLED(CONFIG_USB_DWC3_HOST) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
1497int dwc3_host_init(struct dwc3 *dwc);
1498void dwc3_host_exit(struct dwc3 *dwc);
1499#else
1500static inline int dwc3_host_init(struct dwc3 *dwc)
1501{ return 0; }
1502static inline void dwc3_host_exit(struct dwc3 *dwc)
1503{ }
1504#endif
1505
1506#if IS_ENABLED(CONFIG_USB_DWC3_GADGET) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
1507int dwc3_gadget_init(struct dwc3 *dwc);
1508void dwc3_gadget_exit(struct dwc3 *dwc);
1509int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode);
1510int dwc3_gadget_get_link_state(struct dwc3 *dwc);
1511int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state);
1512int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned int cmd,
1513 struct dwc3_gadget_ep_cmd_params *params);
1514int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned int cmd,
1515 u32 param);
1516#else
1517static inline int dwc3_gadget_init(struct dwc3 *dwc)
1518{ return 0; }
1519static inline void dwc3_gadget_exit(struct dwc3 *dwc)
1520{ }
1521static inline int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
1522{ return 0; }
1523static inline int dwc3_gadget_get_link_state(struct dwc3 *dwc)
1524{ return 0; }
1525static inline int dwc3_gadget_set_link_state(struct dwc3 *dwc,
1526 enum dwc3_link_state state)
1527{ return 0; }
1528
1529static inline int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned int cmd,
1530 struct dwc3_gadget_ep_cmd_params *params)
1531{ return 0; }
1532static inline int dwc3_send_gadget_generic_command(struct dwc3 *dwc,
1533 int cmd, u32 param)
1534{ return 0; }
1535#endif
1536
1537#if IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
1538int dwc3_drd_init(struct dwc3 *dwc);
1539void dwc3_drd_exit(struct dwc3 *dwc);
1540void dwc3_otg_init(struct dwc3 *dwc);
1541void dwc3_otg_exit(struct dwc3 *dwc);
1542void dwc3_otg_update(struct dwc3 *dwc, bool ignore_idstatus);
1543void dwc3_otg_host_init(struct dwc3 *dwc);
1544#else
1545static inline int dwc3_drd_init(struct dwc3 *dwc)
1546{ return 0; }
1547static inline void dwc3_drd_exit(struct dwc3 *dwc)
1548{ }
1549static inline void dwc3_otg_init(struct dwc3 *dwc)
1550{ }
1551static inline void dwc3_otg_exit(struct dwc3 *dwc)
1552{ }
1553static inline void dwc3_otg_update(struct dwc3 *dwc, bool ignore_idstatus)
1554{ }
1555static inline void dwc3_otg_host_init(struct dwc3 *dwc)
1556{ }
1557#endif
1558
1559
1560#if !IS_ENABLED(CONFIG_USB_DWC3_HOST)
1561int dwc3_gadget_suspend(struct dwc3 *dwc);
1562int dwc3_gadget_resume(struct dwc3 *dwc);
1563void dwc3_gadget_process_pending_events(struct dwc3 *dwc);
1564#else
1565static inline int dwc3_gadget_suspend(struct dwc3 *dwc)
1566{
1567 return 0;
1568}
1569
1570static inline int dwc3_gadget_resume(struct dwc3 *dwc)
1571{
1572 return 0;
1573}
1574
1575static inline void dwc3_gadget_process_pending_events(struct dwc3 *dwc)
1576{
1577}
1578#endif
1579
1580#if IS_ENABLED(CONFIG_USB_DWC3_ULPI)
1581int dwc3_ulpi_init(struct dwc3 *dwc);
1582void dwc3_ulpi_exit(struct dwc3 *dwc);
1583#else
1584static inline int dwc3_ulpi_init(struct dwc3 *dwc)
1585{ return 0; }
1586static inline void dwc3_ulpi_exit(struct dwc3 *dwc)
1587{ }
1588#endif
1589
1590#endif
1591