1
2
3
4
5
6
7
8
9
10
11
12
13#include <linux/dfl.h>
14#include <linux/fpga-dfl.h>
15#include <linux/module.h>
16#include <linux/uaccess.h>
17
18#include "dfl.h"
19
20static DEFINE_MUTEX(dfl_id_mutex);
21
22
23
24
25
26
27
28
29
30
31
32
33
34enum dfl_fpga_devt_type {
35 DFL_FPGA_DEVT_FME,
36 DFL_FPGA_DEVT_PORT,
37 DFL_FPGA_DEVT_MAX,
38};
39
40static struct lock_class_key dfl_pdata_keys[DFL_ID_MAX];
41
42static const char *dfl_pdata_key_strings[DFL_ID_MAX] = {
43 "dfl-fme-pdata",
44 "dfl-port-pdata",
45};
46
47
48
49
50
51
52
53
54struct dfl_dev_info {
55 const char *name;
56 u16 dfh_id;
57 struct idr id;
58 enum dfl_fpga_devt_type devt_type;
59};
60
61
62static struct dfl_dev_info dfl_devs[] = {
63 {.name = DFL_FPGA_FEATURE_DEV_FME, .dfh_id = DFH_ID_FIU_FME,
64 .devt_type = DFL_FPGA_DEVT_FME},
65 {.name = DFL_FPGA_FEATURE_DEV_PORT, .dfh_id = DFH_ID_FIU_PORT,
66 .devt_type = DFL_FPGA_DEVT_PORT},
67};
68
69
70
71
72
73
74struct dfl_chardev_info {
75 const char *name;
76 dev_t devt;
77};
78
79
80static struct dfl_chardev_info dfl_chrdevs[] = {
81 {.name = DFL_FPGA_FEATURE_DEV_FME},
82 {.name = DFL_FPGA_FEATURE_DEV_PORT},
83};
84
85static void dfl_ids_init(void)
86{
87 int i;
88
89 for (i = 0; i < ARRAY_SIZE(dfl_devs); i++)
90 idr_init(&dfl_devs[i].id);
91}
92
93static void dfl_ids_destroy(void)
94{
95 int i;
96
97 for (i = 0; i < ARRAY_SIZE(dfl_devs); i++)
98 idr_destroy(&dfl_devs[i].id);
99}
100
101static int dfl_id_alloc(enum dfl_id_type type, struct device *dev)
102{
103 int id;
104
105 WARN_ON(type >= DFL_ID_MAX);
106 mutex_lock(&dfl_id_mutex);
107 id = idr_alloc(&dfl_devs[type].id, dev, 0, 0, GFP_KERNEL);
108 mutex_unlock(&dfl_id_mutex);
109
110 return id;
111}
112
113static void dfl_id_free(enum dfl_id_type type, int id)
114{
115 WARN_ON(type >= DFL_ID_MAX);
116 mutex_lock(&dfl_id_mutex);
117 idr_remove(&dfl_devs[type].id, id);
118 mutex_unlock(&dfl_id_mutex);
119}
120
121static enum dfl_id_type feature_dev_id_type(struct platform_device *pdev)
122{
123 int i;
124
125 for (i = 0; i < ARRAY_SIZE(dfl_devs); i++)
126 if (!strcmp(dfl_devs[i].name, pdev->name))
127 return i;
128
129 return DFL_ID_MAX;
130}
131
132static enum dfl_id_type dfh_id_to_type(u16 id)
133{
134 int i;
135
136 for (i = 0; i < ARRAY_SIZE(dfl_devs); i++)
137 if (dfl_devs[i].dfh_id == id)
138 return i;
139
140 return DFL_ID_MAX;
141}
142
143
144
145
146
147
148
149
150
151
152
153static DEFINE_MUTEX(dfl_port_ops_mutex);
154static LIST_HEAD(dfl_port_ops_list);
155
156
157
158
159
160
161
162
163struct dfl_fpga_port_ops *dfl_fpga_port_ops_get(struct platform_device *pdev)
164{
165 struct dfl_fpga_port_ops *ops = NULL;
166
167 mutex_lock(&dfl_port_ops_mutex);
168 if (list_empty(&dfl_port_ops_list))
169 goto done;
170
171 list_for_each_entry(ops, &dfl_port_ops_list, node) {
172
173 if (!strcmp(pdev->name, ops->name)) {
174 if (!try_module_get(ops->owner))
175 ops = NULL;
176 goto done;
177 }
178 }
179
180 ops = NULL;
181done:
182 mutex_unlock(&dfl_port_ops_mutex);
183 return ops;
184}
185EXPORT_SYMBOL_GPL(dfl_fpga_port_ops_get);
186
187
188
189
190
191void dfl_fpga_port_ops_put(struct dfl_fpga_port_ops *ops)
192{
193 if (ops && ops->owner)
194 module_put(ops->owner);
195}
196EXPORT_SYMBOL_GPL(dfl_fpga_port_ops_put);
197
198
199
200
201
202void dfl_fpga_port_ops_add(struct dfl_fpga_port_ops *ops)
203{
204 mutex_lock(&dfl_port_ops_mutex);
205 list_add_tail(&ops->node, &dfl_port_ops_list);
206 mutex_unlock(&dfl_port_ops_mutex);
207}
208EXPORT_SYMBOL_GPL(dfl_fpga_port_ops_add);
209
210
211
212
213
214void dfl_fpga_port_ops_del(struct dfl_fpga_port_ops *ops)
215{
216 mutex_lock(&dfl_port_ops_mutex);
217 list_del(&ops->node);
218 mutex_unlock(&dfl_port_ops_mutex);
219}
220EXPORT_SYMBOL_GPL(dfl_fpga_port_ops_del);
221
222
223
224
225
226
227
228
229int dfl_fpga_check_port_id(struct platform_device *pdev, void *pport_id)
230{
231 struct dfl_feature_platform_data *pdata = dev_get_platdata(&pdev->dev);
232 struct dfl_fpga_port_ops *port_ops;
233
234 if (pdata->id != FEATURE_DEV_ID_UNUSED)
235 return pdata->id == *(int *)pport_id;
236
237 port_ops = dfl_fpga_port_ops_get(pdev);
238 if (!port_ops || !port_ops->get_id)
239 return 0;
240
241 pdata->id = port_ops->get_id(pdev);
242 dfl_fpga_port_ops_put(port_ops);
243
244 return pdata->id == *(int *)pport_id;
245}
246EXPORT_SYMBOL_GPL(dfl_fpga_check_port_id);
247
248static DEFINE_IDA(dfl_device_ida);
249
250static const struct dfl_device_id *
251dfl_match_one_device(const struct dfl_device_id *id, struct dfl_device *ddev)
252{
253 if (id->type == ddev->type && id->feature_id == ddev->feature_id)
254 return id;
255
256 return NULL;
257}
258
259static int dfl_bus_match(struct device *dev, struct device_driver *drv)
260{
261 struct dfl_device *ddev = to_dfl_dev(dev);
262 struct dfl_driver *ddrv = to_dfl_drv(drv);
263 const struct dfl_device_id *id_entry;
264
265 id_entry = ddrv->id_table;
266 if (id_entry) {
267 while (id_entry->feature_id) {
268 if (dfl_match_one_device(id_entry, ddev)) {
269 ddev->id_entry = id_entry;
270 return 1;
271 }
272 id_entry++;
273 }
274 }
275
276 return 0;
277}
278
279static int dfl_bus_probe(struct device *dev)
280{
281 struct dfl_driver *ddrv = to_dfl_drv(dev->driver);
282 struct dfl_device *ddev = to_dfl_dev(dev);
283
284 return ddrv->probe(ddev);
285}
286
287static void dfl_bus_remove(struct device *dev)
288{
289 struct dfl_driver *ddrv = to_dfl_drv(dev->driver);
290 struct dfl_device *ddev = to_dfl_dev(dev);
291
292 if (ddrv->remove)
293 ddrv->remove(ddev);
294}
295
296static int dfl_bus_uevent(struct device *dev, struct kobj_uevent_env *env)
297{
298 struct dfl_device *ddev = to_dfl_dev(dev);
299
300 return add_uevent_var(env, "MODALIAS=dfl:t%04Xf%04X",
301 ddev->type, ddev->feature_id);
302}
303
304static ssize_t
305type_show(struct device *dev, struct device_attribute *attr, char *buf)
306{
307 struct dfl_device *ddev = to_dfl_dev(dev);
308
309 return sprintf(buf, "0x%x\n", ddev->type);
310}
311static DEVICE_ATTR_RO(type);
312
313static ssize_t
314feature_id_show(struct device *dev, struct device_attribute *attr, char *buf)
315{
316 struct dfl_device *ddev = to_dfl_dev(dev);
317
318 return sprintf(buf, "0x%x\n", ddev->feature_id);
319}
320static DEVICE_ATTR_RO(feature_id);
321
322static struct attribute *dfl_dev_attrs[] = {
323 &dev_attr_type.attr,
324 &dev_attr_feature_id.attr,
325 NULL,
326};
327ATTRIBUTE_GROUPS(dfl_dev);
328
329static struct bus_type dfl_bus_type = {
330 .name = "dfl",
331 .match = dfl_bus_match,
332 .probe = dfl_bus_probe,
333 .remove = dfl_bus_remove,
334 .uevent = dfl_bus_uevent,
335 .dev_groups = dfl_dev_groups,
336};
337
338static void release_dfl_dev(struct device *dev)
339{
340 struct dfl_device *ddev = to_dfl_dev(dev);
341
342 if (ddev->mmio_res.parent)
343 release_resource(&ddev->mmio_res);
344
345 ida_simple_remove(&dfl_device_ida, ddev->id);
346 kfree(ddev->irqs);
347 kfree(ddev);
348}
349
350static struct dfl_device *
351dfl_dev_add(struct dfl_feature_platform_data *pdata,
352 struct dfl_feature *feature)
353{
354 struct platform_device *pdev = pdata->dev;
355 struct resource *parent_res;
356 struct dfl_device *ddev;
357 int id, i, ret;
358
359 ddev = kzalloc(sizeof(*ddev), GFP_KERNEL);
360 if (!ddev)
361 return ERR_PTR(-ENOMEM);
362
363 id = ida_simple_get(&dfl_device_ida, 0, 0, GFP_KERNEL);
364 if (id < 0) {
365 dev_err(&pdev->dev, "unable to get id\n");
366 kfree(ddev);
367 return ERR_PTR(id);
368 }
369
370
371 device_initialize(&ddev->dev);
372 ddev->dev.parent = &pdev->dev;
373 ddev->dev.bus = &dfl_bus_type;
374 ddev->dev.release = release_dfl_dev;
375 ddev->id = id;
376 ret = dev_set_name(&ddev->dev, "dfl_dev.%d", id);
377 if (ret)
378 goto put_dev;
379
380 ddev->type = feature_dev_id_type(pdev);
381 ddev->feature_id = feature->id;
382 ddev->revision = feature->revision;
383 ddev->cdev = pdata->dfl_cdev;
384
385
386 parent_res = &pdev->resource[feature->resource_index];
387 ddev->mmio_res.flags = IORESOURCE_MEM;
388 ddev->mmio_res.start = parent_res->start;
389 ddev->mmio_res.end = parent_res->end;
390 ddev->mmio_res.name = dev_name(&ddev->dev);
391 ret = insert_resource(parent_res, &ddev->mmio_res);
392 if (ret) {
393 dev_err(&pdev->dev, "%s failed to claim resource: %pR\n",
394 dev_name(&ddev->dev), &ddev->mmio_res);
395 goto put_dev;
396 }
397
398
399 if (feature->nr_irqs) {
400 ddev->irqs = kcalloc(feature->nr_irqs,
401 sizeof(*ddev->irqs), GFP_KERNEL);
402 if (!ddev->irqs) {
403 ret = -ENOMEM;
404 goto put_dev;
405 }
406
407 for (i = 0; i < feature->nr_irqs; i++)
408 ddev->irqs[i] = feature->irq_ctx[i].irq;
409
410 ddev->num_irqs = feature->nr_irqs;
411 }
412
413 ret = device_add(&ddev->dev);
414 if (ret)
415 goto put_dev;
416
417 dev_dbg(&pdev->dev, "add dfl_dev: %s\n", dev_name(&ddev->dev));
418 return ddev;
419
420put_dev:
421
422 put_device(&ddev->dev);
423 return ERR_PTR(ret);
424}
425
426static void dfl_devs_remove(struct dfl_feature_platform_data *pdata)
427{
428 struct dfl_feature *feature;
429
430 dfl_fpga_dev_for_each_feature(pdata, feature) {
431 if (feature->ddev) {
432 device_unregister(&feature->ddev->dev);
433 feature->ddev = NULL;
434 }
435 }
436}
437
438static int dfl_devs_add(struct dfl_feature_platform_data *pdata)
439{
440 struct dfl_feature *feature;
441 struct dfl_device *ddev;
442 int ret;
443
444 dfl_fpga_dev_for_each_feature(pdata, feature) {
445 if (feature->ioaddr)
446 continue;
447
448 if (feature->ddev) {
449 ret = -EEXIST;
450 goto err;
451 }
452
453 ddev = dfl_dev_add(pdata, feature);
454 if (IS_ERR(ddev)) {
455 ret = PTR_ERR(ddev);
456 goto err;
457 }
458
459 feature->ddev = ddev;
460 }
461
462 return 0;
463
464err:
465 dfl_devs_remove(pdata);
466 return ret;
467}
468
469int __dfl_driver_register(struct dfl_driver *dfl_drv, struct module *owner)
470{
471 if (!dfl_drv || !dfl_drv->probe || !dfl_drv->id_table)
472 return -EINVAL;
473
474 dfl_drv->drv.owner = owner;
475 dfl_drv->drv.bus = &dfl_bus_type;
476
477 return driver_register(&dfl_drv->drv);
478}
479EXPORT_SYMBOL(__dfl_driver_register);
480
481void dfl_driver_unregister(struct dfl_driver *dfl_drv)
482{
483 driver_unregister(&dfl_drv->drv);
484}
485EXPORT_SYMBOL(dfl_driver_unregister);
486
487#define is_header_feature(feature) ((feature)->id == FEATURE_ID_FIU_HEADER)
488
489
490
491
492
493void dfl_fpga_dev_feature_uinit(struct platform_device *pdev)
494{
495 struct dfl_feature_platform_data *pdata = dev_get_platdata(&pdev->dev);
496 struct dfl_feature *feature;
497
498 dfl_devs_remove(pdata);
499
500 dfl_fpga_dev_for_each_feature(pdata, feature) {
501 if (feature->ops) {
502 if (feature->ops->uinit)
503 feature->ops->uinit(pdev, feature);
504 feature->ops = NULL;
505 }
506 }
507}
508EXPORT_SYMBOL_GPL(dfl_fpga_dev_feature_uinit);
509
510static int dfl_feature_instance_init(struct platform_device *pdev,
511 struct dfl_feature_platform_data *pdata,
512 struct dfl_feature *feature,
513 struct dfl_feature_driver *drv)
514{
515 void __iomem *base;
516 int ret = 0;
517
518 if (!is_header_feature(feature)) {
519 base = devm_platform_ioremap_resource(pdev,
520 feature->resource_index);
521 if (IS_ERR(base)) {
522 dev_err(&pdev->dev,
523 "ioremap failed for feature 0x%x!\n",
524 feature->id);
525 return PTR_ERR(base);
526 }
527
528 feature->ioaddr = base;
529 }
530
531 if (drv->ops->init) {
532 ret = drv->ops->init(pdev, feature);
533 if (ret)
534 return ret;
535 }
536
537 feature->ops = drv->ops;
538
539 return ret;
540}
541
542static bool dfl_feature_drv_match(struct dfl_feature *feature,
543 struct dfl_feature_driver *driver)
544{
545 const struct dfl_feature_id *ids = driver->id_table;
546
547 if (ids) {
548 while (ids->id) {
549 if (ids->id == feature->id)
550 return true;
551 ids++;
552 }
553 }
554 return false;
555}
556
557
558
559
560
561
562
563
564
565
566
567int dfl_fpga_dev_feature_init(struct platform_device *pdev,
568 struct dfl_feature_driver *feature_drvs)
569{
570 struct dfl_feature_platform_data *pdata = dev_get_platdata(&pdev->dev);
571 struct dfl_feature_driver *drv = feature_drvs;
572 struct dfl_feature *feature;
573 int ret;
574
575 while (drv->ops) {
576 dfl_fpga_dev_for_each_feature(pdata, feature) {
577 if (dfl_feature_drv_match(feature, drv)) {
578 ret = dfl_feature_instance_init(pdev, pdata,
579 feature, drv);
580 if (ret)
581 goto exit;
582 }
583 }
584 drv++;
585 }
586
587 ret = dfl_devs_add(pdata);
588 if (ret)
589 goto exit;
590
591 return 0;
592exit:
593 dfl_fpga_dev_feature_uinit(pdev);
594 return ret;
595}
596EXPORT_SYMBOL_GPL(dfl_fpga_dev_feature_init);
597
598static void dfl_chardev_uinit(void)
599{
600 int i;
601
602 for (i = 0; i < DFL_FPGA_DEVT_MAX; i++)
603 if (MAJOR(dfl_chrdevs[i].devt)) {
604 unregister_chrdev_region(dfl_chrdevs[i].devt,
605 MINORMASK + 1);
606 dfl_chrdevs[i].devt = MKDEV(0, 0);
607 }
608}
609
610static int dfl_chardev_init(void)
611{
612 int i, ret;
613
614 for (i = 0; i < DFL_FPGA_DEVT_MAX; i++) {
615 ret = alloc_chrdev_region(&dfl_chrdevs[i].devt, 0,
616 MINORMASK + 1, dfl_chrdevs[i].name);
617 if (ret)
618 goto exit;
619 }
620
621 return 0;
622
623exit:
624 dfl_chardev_uinit();
625 return ret;
626}
627
628static dev_t dfl_get_devt(enum dfl_fpga_devt_type type, int id)
629{
630 if (type >= DFL_FPGA_DEVT_MAX)
631 return 0;
632
633 return MKDEV(MAJOR(dfl_chrdevs[type].devt), id);
634}
635
636
637
638
639
640
641
642
643
644
645int dfl_fpga_dev_ops_register(struct platform_device *pdev,
646 const struct file_operations *fops,
647 struct module *owner)
648{
649 struct dfl_feature_platform_data *pdata = dev_get_platdata(&pdev->dev);
650
651 cdev_init(&pdata->cdev, fops);
652 pdata->cdev.owner = owner;
653
654
655
656
657
658
659
660 pdata->cdev.kobj.parent = &pdev->dev.kobj;
661
662 return cdev_add(&pdata->cdev, pdev->dev.devt, 1);
663}
664EXPORT_SYMBOL_GPL(dfl_fpga_dev_ops_register);
665
666
667
668
669
670void dfl_fpga_dev_ops_unregister(struct platform_device *pdev)
671{
672 struct dfl_feature_platform_data *pdata = dev_get_platdata(&pdev->dev);
673
674 cdev_del(&pdata->cdev);
675}
676EXPORT_SYMBOL_GPL(dfl_fpga_dev_ops_unregister);
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693struct build_feature_devs_info {
694 struct device *dev;
695 struct dfl_fpga_cdev *cdev;
696 unsigned int nr_irqs;
697 int *irq_table;
698
699 struct platform_device *feature_dev;
700 void __iomem *ioaddr;
701 resource_size_t start;
702 resource_size_t len;
703 struct list_head sub_features;
704 int feature_num;
705};
706
707
708
709
710
711
712
713
714
715
716
717struct dfl_feature_info {
718 u16 fid;
719 u8 revision;
720 struct resource mmio_res;
721 void __iomem *ioaddr;
722 struct list_head node;
723 unsigned int irq_base;
724 unsigned int nr_irqs;
725};
726
727static void dfl_fpga_cdev_add_port_dev(struct dfl_fpga_cdev *cdev,
728 struct platform_device *port)
729{
730 struct dfl_feature_platform_data *pdata = dev_get_platdata(&port->dev);
731
732 mutex_lock(&cdev->lock);
733 list_add(&pdata->node, &cdev->port_dev_list);
734 get_device(&pdata->dev->dev);
735 mutex_unlock(&cdev->lock);
736}
737
738
739
740
741
742
743static int build_info_commit_dev(struct build_feature_devs_info *binfo)
744{
745 struct platform_device *fdev = binfo->feature_dev;
746 struct dfl_feature_platform_data *pdata;
747 struct dfl_feature_info *finfo, *p;
748 enum dfl_id_type type;
749 int ret, index = 0, res_idx = 0;
750
751 type = feature_dev_id_type(fdev);
752 if (WARN_ON_ONCE(type >= DFL_ID_MAX))
753 return -EINVAL;
754
755
756
757
758
759
760
761 pdata = kzalloc(struct_size(pdata, features, binfo->feature_num), GFP_KERNEL);
762 if (!pdata)
763 return -ENOMEM;
764
765 pdata->dev = fdev;
766 pdata->num = binfo->feature_num;
767 pdata->dfl_cdev = binfo->cdev;
768 pdata->id = FEATURE_DEV_ID_UNUSED;
769 mutex_init(&pdata->lock);
770 lockdep_set_class_and_name(&pdata->lock, &dfl_pdata_keys[type],
771 dfl_pdata_key_strings[type]);
772
773
774
775
776
777
778
779 WARN_ON(pdata->disable_count);
780
781 fdev->dev.platform_data = pdata;
782
783
784 fdev->num_resources = binfo->feature_num;
785 fdev->resource = kcalloc(binfo->feature_num, sizeof(*fdev->resource),
786 GFP_KERNEL);
787 if (!fdev->resource)
788 return -ENOMEM;
789
790
791 list_for_each_entry_safe(finfo, p, &binfo->sub_features, node) {
792 struct dfl_feature *feature = &pdata->features[index++];
793 struct dfl_feature_irq_ctx *ctx;
794 unsigned int i;
795
796
797 feature->dev = fdev;
798 feature->id = finfo->fid;
799 feature->revision = finfo->revision;
800
801
802
803
804
805
806
807
808 if (is_header_feature(feature)) {
809 feature->resource_index = -1;
810 feature->ioaddr =
811 devm_ioremap_resource(binfo->dev,
812 &finfo->mmio_res);
813 if (IS_ERR(feature->ioaddr))
814 return PTR_ERR(feature->ioaddr);
815 } else {
816 feature->resource_index = res_idx;
817 fdev->resource[res_idx++] = finfo->mmio_res;
818 }
819
820 if (finfo->nr_irqs) {
821 ctx = devm_kcalloc(binfo->dev, finfo->nr_irqs,
822 sizeof(*ctx), GFP_KERNEL);
823 if (!ctx)
824 return -ENOMEM;
825
826 for (i = 0; i < finfo->nr_irqs; i++)
827 ctx[i].irq =
828 binfo->irq_table[finfo->irq_base + i];
829
830 feature->irq_ctx = ctx;
831 feature->nr_irqs = finfo->nr_irqs;
832 }
833
834 list_del(&finfo->node);
835 kfree(finfo);
836 }
837
838 ret = platform_device_add(binfo->feature_dev);
839 if (!ret) {
840 if (type == PORT_ID)
841 dfl_fpga_cdev_add_port_dev(binfo->cdev,
842 binfo->feature_dev);
843 else
844 binfo->cdev->fme_dev =
845 get_device(&binfo->feature_dev->dev);
846
847
848
849
850
851
852
853 binfo->feature_dev = NULL;
854 }
855
856 return ret;
857}
858
859static int
860build_info_create_dev(struct build_feature_devs_info *binfo,
861 enum dfl_id_type type)
862{
863 struct platform_device *fdev;
864
865 if (type >= DFL_ID_MAX)
866 return -EINVAL;
867
868
869
870
871
872 fdev = platform_device_alloc(dfl_devs[type].name, -ENODEV);
873 if (!fdev)
874 return -ENOMEM;
875
876 binfo->feature_dev = fdev;
877 binfo->feature_num = 0;
878
879 INIT_LIST_HEAD(&binfo->sub_features);
880
881 fdev->id = dfl_id_alloc(type, &fdev->dev);
882 if (fdev->id < 0)
883 return fdev->id;
884
885 fdev->dev.parent = &binfo->cdev->region->dev;
886 fdev->dev.devt = dfl_get_devt(dfl_devs[type].devt_type, fdev->id);
887
888 return 0;
889}
890
891static void build_info_free(struct build_feature_devs_info *binfo)
892{
893 struct dfl_feature_info *finfo, *p;
894
895
896
897
898
899 if (binfo->feature_dev && binfo->feature_dev->id >= 0) {
900 dfl_id_free(feature_dev_id_type(binfo->feature_dev),
901 binfo->feature_dev->id);
902
903 list_for_each_entry_safe(finfo, p, &binfo->sub_features, node) {
904 list_del(&finfo->node);
905 kfree(finfo);
906 }
907 }
908
909 platform_device_put(binfo->feature_dev);
910
911 devm_kfree(binfo->dev, binfo);
912}
913
914static inline u32 feature_size(u64 value)
915{
916 u32 ofst = FIELD_GET(DFH_NEXT_HDR_OFST, value);
917
918 return ofst ? ofst : 4096;
919}
920
921static u16 feature_id(u64 value)
922{
923 u16 id = FIELD_GET(DFH_ID, value);
924 u8 type = FIELD_GET(DFH_TYPE, value);
925
926 if (type == DFH_TYPE_FIU)
927 return FEATURE_ID_FIU_HEADER;
928 else if (type == DFH_TYPE_PRIVATE)
929 return id;
930 else if (type == DFH_TYPE_AFU)
931 return FEATURE_ID_AFU;
932
933 WARN_ON(1);
934 return 0;
935}
936
937static int parse_feature_irqs(struct build_feature_devs_info *binfo,
938 resource_size_t ofst, u16 fid,
939 unsigned int *irq_base, unsigned int *nr_irqs)
940{
941 void __iomem *base = binfo->ioaddr + ofst;
942 unsigned int i, ibase, inr = 0;
943 int virq;
944 u64 v;
945
946
947
948
949
950
951
952
953
954
955
956
957
958
959
960 switch (fid) {
961 case PORT_FEATURE_ID_UINT:
962 v = readq(base + PORT_UINT_CAP);
963 ibase = FIELD_GET(PORT_UINT_CAP_FST_VECT, v);
964 inr = FIELD_GET(PORT_UINT_CAP_INT_NUM, v);
965 break;
966 case PORT_FEATURE_ID_ERROR:
967 v = readq(base + PORT_ERROR_CAP);
968 ibase = FIELD_GET(PORT_ERROR_CAP_INT_VECT, v);
969 inr = FIELD_GET(PORT_ERROR_CAP_SUPP_INT, v);
970 break;
971 case FME_FEATURE_ID_GLOBAL_ERR:
972 v = readq(base + FME_ERROR_CAP);
973 ibase = FIELD_GET(FME_ERROR_CAP_INT_VECT, v);
974 inr = FIELD_GET(FME_ERROR_CAP_SUPP_INT, v);
975 break;
976 }
977
978 if (!inr) {
979 *irq_base = 0;
980 *nr_irqs = 0;
981 return 0;
982 }
983
984 dev_dbg(binfo->dev, "feature: 0x%x, irq_base: %u, nr_irqs: %u\n",
985 fid, ibase, inr);
986
987 if (ibase + inr > binfo->nr_irqs) {
988 dev_err(binfo->dev,
989 "Invalid interrupt number in feature 0x%x\n", fid);
990 return -EINVAL;
991 }
992
993 for (i = 0; i < inr; i++) {
994 virq = binfo->irq_table[ibase + i];
995 if (virq < 0 || virq > NR_IRQS) {
996 dev_err(binfo->dev,
997 "Invalid irq table entry for feature 0x%x\n",
998 fid);
999 return -EINVAL;
1000 }
1001 }
1002
1003 *irq_base = ibase;
1004 *nr_irqs = inr;
1005
1006 return 0;
1007}
1008
1009
1010
1011
1012
1013
1014
1015
1016static int
1017create_feature_instance(struct build_feature_devs_info *binfo,
1018 resource_size_t ofst, resource_size_t size, u16 fid)
1019{
1020 unsigned int irq_base, nr_irqs;
1021 struct dfl_feature_info *finfo;
1022 u8 revision = 0;
1023 int ret;
1024 u64 v;
1025
1026 if (fid != FEATURE_ID_AFU) {
1027 v = readq(binfo->ioaddr + ofst);
1028 revision = FIELD_GET(DFH_REVISION, v);
1029
1030
1031 size = size ? size : feature_size(v);
1032 fid = fid ? fid : feature_id(v);
1033 }
1034
1035 if (binfo->len - ofst < size)
1036 return -EINVAL;
1037
1038 ret = parse_feature_irqs(binfo, ofst, fid, &irq_base, &nr_irqs);
1039 if (ret)
1040 return ret;
1041
1042 finfo = kzalloc(sizeof(*finfo), GFP_KERNEL);
1043 if (!finfo)
1044 return -ENOMEM;
1045
1046 finfo->fid = fid;
1047 finfo->revision = revision;
1048 finfo->mmio_res.start = binfo->start + ofst;
1049 finfo->mmio_res.end = finfo->mmio_res.start + size - 1;
1050 finfo->mmio_res.flags = IORESOURCE_MEM;
1051 finfo->irq_base = irq_base;
1052 finfo->nr_irqs = nr_irqs;
1053
1054 list_add_tail(&finfo->node, &binfo->sub_features);
1055 binfo->feature_num++;
1056
1057 return 0;
1058}
1059
1060static int parse_feature_port_afu(struct build_feature_devs_info *binfo,
1061 resource_size_t ofst)
1062{
1063 u64 v = readq(binfo->ioaddr + PORT_HDR_CAP);
1064 u32 size = FIELD_GET(PORT_CAP_MMIO_SIZE, v) << 10;
1065
1066 WARN_ON(!size);
1067
1068 return create_feature_instance(binfo, ofst, size, FEATURE_ID_AFU);
1069}
1070
1071#define is_feature_dev_detected(binfo) (!!(binfo)->feature_dev)
1072
1073static int parse_feature_afu(struct build_feature_devs_info *binfo,
1074 resource_size_t ofst)
1075{
1076 if (!is_feature_dev_detected(binfo)) {
1077 dev_err(binfo->dev, "this AFU does not belong to any FIU.\n");
1078 return -EINVAL;
1079 }
1080
1081 switch (feature_dev_id_type(binfo->feature_dev)) {
1082 case PORT_ID:
1083 return parse_feature_port_afu(binfo, ofst);
1084 default:
1085 dev_info(binfo->dev, "AFU belonging to FIU %s is not supported yet.\n",
1086 binfo->feature_dev->name);
1087 }
1088
1089 return 0;
1090}
1091
1092static int build_info_prepare(struct build_feature_devs_info *binfo,
1093 resource_size_t start, resource_size_t len)
1094{
1095 struct device *dev = binfo->dev;
1096 void __iomem *ioaddr;
1097
1098 if (!devm_request_mem_region(dev, start, len, dev_name(dev))) {
1099 dev_err(dev, "request region fail, start:%pa, len:%pa\n",
1100 &start, &len);
1101 return -EBUSY;
1102 }
1103
1104 ioaddr = devm_ioremap(dev, start, len);
1105 if (!ioaddr) {
1106 dev_err(dev, "ioremap region fail, start:%pa, len:%pa\n",
1107 &start, &len);
1108 return -ENOMEM;
1109 }
1110
1111 binfo->start = start;
1112 binfo->len = len;
1113 binfo->ioaddr = ioaddr;
1114
1115 return 0;
1116}
1117
1118static void build_info_complete(struct build_feature_devs_info *binfo)
1119{
1120 devm_iounmap(binfo->dev, binfo->ioaddr);
1121 devm_release_mem_region(binfo->dev, binfo->start, binfo->len);
1122}
1123
1124static int parse_feature_fiu(struct build_feature_devs_info *binfo,
1125 resource_size_t ofst)
1126{
1127 int ret = 0;
1128 u32 offset;
1129 u16 id;
1130 u64 v;
1131
1132 if (is_feature_dev_detected(binfo)) {
1133 build_info_complete(binfo);
1134
1135 ret = build_info_commit_dev(binfo);
1136 if (ret)
1137 return ret;
1138
1139 ret = build_info_prepare(binfo, binfo->start + ofst,
1140 binfo->len - ofst);
1141 if (ret)
1142 return ret;
1143 }
1144
1145 v = readq(binfo->ioaddr + DFH);
1146 id = FIELD_GET(DFH_ID, v);
1147
1148
1149 ret = build_info_create_dev(binfo, dfh_id_to_type(id));
1150 if (ret)
1151 return ret;
1152
1153 ret = create_feature_instance(binfo, 0, 0, 0);
1154 if (ret)
1155 return ret;
1156
1157
1158
1159
1160 v = readq(binfo->ioaddr + NEXT_AFU);
1161
1162 offset = FIELD_GET(NEXT_AFU_NEXT_DFH_OFST, v);
1163 if (offset)
1164 return parse_feature_afu(binfo, offset);
1165
1166 dev_dbg(binfo->dev, "No AFUs detected on FIU %d\n", id);
1167
1168 return ret;
1169}
1170
1171static int parse_feature_private(struct build_feature_devs_info *binfo,
1172 resource_size_t ofst)
1173{
1174 if (!is_feature_dev_detected(binfo)) {
1175 dev_err(binfo->dev, "the private feature 0x%x does not belong to any AFU.\n",
1176 feature_id(readq(binfo->ioaddr + ofst)));
1177 return -EINVAL;
1178 }
1179
1180 return create_feature_instance(binfo, ofst, 0, 0);
1181}
1182
1183
1184
1185
1186
1187
1188
1189static int parse_feature(struct build_feature_devs_info *binfo,
1190 resource_size_t ofst)
1191{
1192 u64 v;
1193 u32 type;
1194
1195 v = readq(binfo->ioaddr + ofst + DFH);
1196 type = FIELD_GET(DFH_TYPE, v);
1197
1198 switch (type) {
1199 case DFH_TYPE_AFU:
1200 return parse_feature_afu(binfo, ofst);
1201 case DFH_TYPE_PRIVATE:
1202 return parse_feature_private(binfo, ofst);
1203 case DFH_TYPE_FIU:
1204 return parse_feature_fiu(binfo, ofst);
1205 default:
1206 dev_info(binfo->dev,
1207 "Feature Type %x is not supported.\n", type);
1208 }
1209
1210 return 0;
1211}
1212
1213static int parse_feature_list(struct build_feature_devs_info *binfo,
1214 resource_size_t start, resource_size_t len)
1215{
1216 resource_size_t end = start + len;
1217 int ret = 0;
1218 u32 ofst = 0;
1219 u64 v;
1220
1221 ret = build_info_prepare(binfo, start, len);
1222 if (ret)
1223 return ret;
1224
1225
1226 for (; start < end; start += ofst) {
1227 if (end - start < DFH_SIZE) {
1228 dev_err(binfo->dev, "The region is too small to contain a feature.\n");
1229 return -EINVAL;
1230 }
1231
1232 ret = parse_feature(binfo, start - binfo->start);
1233 if (ret)
1234 return ret;
1235
1236 v = readq(binfo->ioaddr + start - binfo->start + DFH);
1237 ofst = FIELD_GET(DFH_NEXT_HDR_OFST, v);
1238
1239
1240 if ((v & DFH_EOL) || !ofst)
1241 break;
1242 }
1243
1244
1245 build_info_complete(binfo);
1246
1247 if (is_feature_dev_detected(binfo))
1248 ret = build_info_commit_dev(binfo);
1249
1250 return ret;
1251}
1252
1253struct dfl_fpga_enum_info *dfl_fpga_enum_info_alloc(struct device *dev)
1254{
1255 struct dfl_fpga_enum_info *info;
1256
1257 get_device(dev);
1258
1259 info = devm_kzalloc(dev, sizeof(*info), GFP_KERNEL);
1260 if (!info) {
1261 put_device(dev);
1262 return NULL;
1263 }
1264
1265 info->dev = dev;
1266 INIT_LIST_HEAD(&info->dfls);
1267
1268 return info;
1269}
1270EXPORT_SYMBOL_GPL(dfl_fpga_enum_info_alloc);
1271
1272void dfl_fpga_enum_info_free(struct dfl_fpga_enum_info *info)
1273{
1274 struct dfl_fpga_enum_dfl *tmp, *dfl;
1275 struct device *dev;
1276
1277 if (!info)
1278 return;
1279
1280 dev = info->dev;
1281
1282
1283 list_for_each_entry_safe(dfl, tmp, &info->dfls, node) {
1284 list_del(&dfl->node);
1285 devm_kfree(dev, dfl);
1286 }
1287
1288
1289 if (info->irq_table)
1290 devm_kfree(dev, info->irq_table);
1291
1292 devm_kfree(dev, info);
1293 put_device(dev);
1294}
1295EXPORT_SYMBOL_GPL(dfl_fpga_enum_info_free);
1296
1297
1298
1299
1300
1301
1302
1303
1304
1305
1306
1307
1308
1309
1310int dfl_fpga_enum_info_add_dfl(struct dfl_fpga_enum_info *info,
1311 resource_size_t start, resource_size_t len)
1312{
1313 struct dfl_fpga_enum_dfl *dfl;
1314
1315 dfl = devm_kzalloc(info->dev, sizeof(*dfl), GFP_KERNEL);
1316 if (!dfl)
1317 return -ENOMEM;
1318
1319 dfl->start = start;
1320 dfl->len = len;
1321
1322 list_add_tail(&dfl->node, &info->dfls);
1323
1324 return 0;
1325}
1326EXPORT_SYMBOL_GPL(dfl_fpga_enum_info_add_dfl);
1327
1328
1329
1330
1331
1332
1333
1334
1335
1336
1337
1338
1339
1340
1341
1342
1343
1344
1345
1346
1347int dfl_fpga_enum_info_add_irq(struct dfl_fpga_enum_info *info,
1348 unsigned int nr_irqs, int *irq_table)
1349{
1350 if (!nr_irqs || !irq_table)
1351 return -EINVAL;
1352
1353 if (info->irq_table)
1354 return -EEXIST;
1355
1356 info->irq_table = devm_kmemdup(info->dev, irq_table,
1357 sizeof(int) * nr_irqs, GFP_KERNEL);
1358 if (!info->irq_table)
1359 return -ENOMEM;
1360
1361 info->nr_irqs = nr_irqs;
1362
1363 return 0;
1364}
1365EXPORT_SYMBOL_GPL(dfl_fpga_enum_info_add_irq);
1366
1367static int remove_feature_dev(struct device *dev, void *data)
1368{
1369 struct platform_device *pdev = to_platform_device(dev);
1370 enum dfl_id_type type = feature_dev_id_type(pdev);
1371 int id = pdev->id;
1372
1373 platform_device_unregister(pdev);
1374
1375 dfl_id_free(type, id);
1376
1377 return 0;
1378}
1379
1380static void remove_feature_devs(struct dfl_fpga_cdev *cdev)
1381{
1382 device_for_each_child(&cdev->region->dev, NULL, remove_feature_dev);
1383}
1384
1385
1386
1387
1388
1389
1390
1391
1392
1393
1394
1395struct dfl_fpga_cdev *
1396dfl_fpga_feature_devs_enumerate(struct dfl_fpga_enum_info *info)
1397{
1398 struct build_feature_devs_info *binfo;
1399 struct dfl_fpga_enum_dfl *dfl;
1400 struct dfl_fpga_cdev *cdev;
1401 int ret = 0;
1402
1403 if (!info->dev)
1404 return ERR_PTR(-ENODEV);
1405
1406 cdev = devm_kzalloc(info->dev, sizeof(*cdev), GFP_KERNEL);
1407 if (!cdev)
1408 return ERR_PTR(-ENOMEM);
1409
1410 cdev->region = devm_fpga_region_create(info->dev, NULL, NULL);
1411 if (!cdev->region) {
1412 ret = -ENOMEM;
1413 goto free_cdev_exit;
1414 }
1415
1416 cdev->parent = info->dev;
1417 mutex_init(&cdev->lock);
1418 INIT_LIST_HEAD(&cdev->port_dev_list);
1419
1420 ret = fpga_region_register(cdev->region);
1421 if (ret)
1422 goto free_cdev_exit;
1423
1424
1425 binfo = devm_kzalloc(info->dev, sizeof(*binfo), GFP_KERNEL);
1426 if (!binfo) {
1427 ret = -ENOMEM;
1428 goto unregister_region_exit;
1429 }
1430
1431 binfo->dev = info->dev;
1432 binfo->cdev = cdev;
1433
1434 binfo->nr_irqs = info->nr_irqs;
1435 if (info->nr_irqs)
1436 binfo->irq_table = info->irq_table;
1437
1438
1439
1440
1441
1442 list_for_each_entry(dfl, &info->dfls, node) {
1443 ret = parse_feature_list(binfo, dfl->start, dfl->len);
1444 if (ret) {
1445 remove_feature_devs(cdev);
1446 build_info_free(binfo);
1447 goto unregister_region_exit;
1448 }
1449 }
1450
1451 build_info_free(binfo);
1452
1453 return cdev;
1454
1455unregister_region_exit:
1456 fpga_region_unregister(cdev->region);
1457free_cdev_exit:
1458 devm_kfree(info->dev, cdev);
1459 return ERR_PTR(ret);
1460}
1461EXPORT_SYMBOL_GPL(dfl_fpga_feature_devs_enumerate);
1462
1463
1464
1465
1466
1467
1468
1469
1470void dfl_fpga_feature_devs_remove(struct dfl_fpga_cdev *cdev)
1471{
1472 struct dfl_feature_platform_data *pdata, *ptmp;
1473
1474 mutex_lock(&cdev->lock);
1475 if (cdev->fme_dev)
1476 put_device(cdev->fme_dev);
1477
1478 list_for_each_entry_safe(pdata, ptmp, &cdev->port_dev_list, node) {
1479 struct platform_device *port_dev = pdata->dev;
1480
1481
1482 if (!device_is_registered(&port_dev->dev)) {
1483 dfl_id_free(feature_dev_id_type(port_dev),
1484 port_dev->id);
1485 platform_device_put(port_dev);
1486 }
1487
1488 list_del(&pdata->node);
1489 put_device(&port_dev->dev);
1490 }
1491 mutex_unlock(&cdev->lock);
1492
1493 remove_feature_devs(cdev);
1494
1495 fpga_region_unregister(cdev->region);
1496 devm_kfree(cdev->parent, cdev);
1497}
1498EXPORT_SYMBOL_GPL(dfl_fpga_feature_devs_remove);
1499
1500
1501
1502
1503
1504
1505
1506
1507
1508
1509
1510
1511
1512
1513
1514struct platform_device *
1515__dfl_fpga_cdev_find_port(struct dfl_fpga_cdev *cdev, void *data,
1516 int (*match)(struct platform_device *, void *))
1517{
1518 struct dfl_feature_platform_data *pdata;
1519 struct platform_device *port_dev;
1520
1521 list_for_each_entry(pdata, &cdev->port_dev_list, node) {
1522 port_dev = pdata->dev;
1523
1524 if (match(port_dev, data) && get_device(&port_dev->dev))
1525 return port_dev;
1526 }
1527
1528 return NULL;
1529}
1530EXPORT_SYMBOL_GPL(__dfl_fpga_cdev_find_port);
1531
1532static int __init dfl_fpga_init(void)
1533{
1534 int ret;
1535
1536 ret = bus_register(&dfl_bus_type);
1537 if (ret)
1538 return ret;
1539
1540 dfl_ids_init();
1541
1542 ret = dfl_chardev_init();
1543 if (ret) {
1544 dfl_ids_destroy();
1545 bus_unregister(&dfl_bus_type);
1546 }
1547
1548 return ret;
1549}
1550
1551
1552
1553
1554
1555
1556
1557
1558
1559
1560
1561
1562int dfl_fpga_cdev_release_port(struct dfl_fpga_cdev *cdev, int port_id)
1563{
1564 struct dfl_feature_platform_data *pdata;
1565 struct platform_device *port_pdev;
1566 int ret = -ENODEV;
1567
1568 mutex_lock(&cdev->lock);
1569 port_pdev = __dfl_fpga_cdev_find_port(cdev, &port_id,
1570 dfl_fpga_check_port_id);
1571 if (!port_pdev)
1572 goto unlock_exit;
1573
1574 if (!device_is_registered(&port_pdev->dev)) {
1575 ret = -EBUSY;
1576 goto put_dev_exit;
1577 }
1578
1579 pdata = dev_get_platdata(&port_pdev->dev);
1580
1581 mutex_lock(&pdata->lock);
1582 ret = dfl_feature_dev_use_begin(pdata, true);
1583 mutex_unlock(&pdata->lock);
1584 if (ret)
1585 goto put_dev_exit;
1586
1587 platform_device_del(port_pdev);
1588 cdev->released_port_num++;
1589put_dev_exit:
1590 put_device(&port_pdev->dev);
1591unlock_exit:
1592 mutex_unlock(&cdev->lock);
1593 return ret;
1594}
1595EXPORT_SYMBOL_GPL(dfl_fpga_cdev_release_port);
1596
1597
1598
1599
1600
1601
1602
1603
1604
1605
1606
1607
1608int dfl_fpga_cdev_assign_port(struct dfl_fpga_cdev *cdev, int port_id)
1609{
1610 struct dfl_feature_platform_data *pdata;
1611 struct platform_device *port_pdev;
1612 int ret = -ENODEV;
1613
1614 mutex_lock(&cdev->lock);
1615 port_pdev = __dfl_fpga_cdev_find_port(cdev, &port_id,
1616 dfl_fpga_check_port_id);
1617 if (!port_pdev)
1618 goto unlock_exit;
1619
1620 if (device_is_registered(&port_pdev->dev)) {
1621 ret = -EBUSY;
1622 goto put_dev_exit;
1623 }
1624
1625 ret = platform_device_add(port_pdev);
1626 if (ret)
1627 goto put_dev_exit;
1628
1629 pdata = dev_get_platdata(&port_pdev->dev);
1630
1631 mutex_lock(&pdata->lock);
1632 dfl_feature_dev_use_end(pdata);
1633 mutex_unlock(&pdata->lock);
1634
1635 cdev->released_port_num--;
1636put_dev_exit:
1637 put_device(&port_pdev->dev);
1638unlock_exit:
1639 mutex_unlock(&cdev->lock);
1640 return ret;
1641}
1642EXPORT_SYMBOL_GPL(dfl_fpga_cdev_assign_port);
1643
1644static void config_port_access_mode(struct device *fme_dev, int port_id,
1645 bool is_vf)
1646{
1647 void __iomem *base;
1648 u64 v;
1649
1650 base = dfl_get_feature_ioaddr_by_id(fme_dev, FME_FEATURE_ID_HEADER);
1651
1652 v = readq(base + FME_HDR_PORT_OFST(port_id));
1653
1654 v &= ~FME_PORT_OFST_ACC_CTRL;
1655 v |= FIELD_PREP(FME_PORT_OFST_ACC_CTRL,
1656 is_vf ? FME_PORT_OFST_ACC_VF : FME_PORT_OFST_ACC_PF);
1657
1658 writeq(v, base + FME_HDR_PORT_OFST(port_id));
1659}
1660
1661#define config_port_vf_mode(dev, id) config_port_access_mode(dev, id, true)
1662#define config_port_pf_mode(dev, id) config_port_access_mode(dev, id, false)
1663
1664
1665
1666
1667
1668
1669
1670
1671
1672void dfl_fpga_cdev_config_ports_pf(struct dfl_fpga_cdev *cdev)
1673{
1674 struct dfl_feature_platform_data *pdata;
1675
1676 mutex_lock(&cdev->lock);
1677 list_for_each_entry(pdata, &cdev->port_dev_list, node) {
1678 if (device_is_registered(&pdata->dev->dev))
1679 continue;
1680
1681 config_port_pf_mode(cdev->fme_dev, pdata->id);
1682 }
1683 mutex_unlock(&cdev->lock);
1684}
1685EXPORT_SYMBOL_GPL(dfl_fpga_cdev_config_ports_pf);
1686
1687
1688
1689
1690
1691
1692
1693
1694
1695
1696
1697
1698int dfl_fpga_cdev_config_ports_vf(struct dfl_fpga_cdev *cdev, int num_vfs)
1699{
1700 struct dfl_feature_platform_data *pdata;
1701 int ret = 0;
1702
1703 mutex_lock(&cdev->lock);
1704
1705
1706
1707
1708
1709 if (cdev->released_port_num != num_vfs) {
1710 ret = -EINVAL;
1711 goto done;
1712 }
1713
1714 list_for_each_entry(pdata, &cdev->port_dev_list, node) {
1715 if (device_is_registered(&pdata->dev->dev))
1716 continue;
1717
1718 config_port_vf_mode(cdev->fme_dev, pdata->id);
1719 }
1720done:
1721 mutex_unlock(&cdev->lock);
1722 return ret;
1723}
1724EXPORT_SYMBOL_GPL(dfl_fpga_cdev_config_ports_vf);
1725
1726static irqreturn_t dfl_irq_handler(int irq, void *arg)
1727{
1728 struct eventfd_ctx *trigger = arg;
1729
1730 eventfd_signal(trigger, 1);
1731 return IRQ_HANDLED;
1732}
1733
1734static int do_set_irq_trigger(struct dfl_feature *feature, unsigned int idx,
1735 int fd)
1736{
1737 struct platform_device *pdev = feature->dev;
1738 struct eventfd_ctx *trigger;
1739 int irq, ret;
1740
1741 irq = feature->irq_ctx[idx].irq;
1742
1743 if (feature->irq_ctx[idx].trigger) {
1744 free_irq(irq, feature->irq_ctx[idx].trigger);
1745 kfree(feature->irq_ctx[idx].name);
1746 eventfd_ctx_put(feature->irq_ctx[idx].trigger);
1747 feature->irq_ctx[idx].trigger = NULL;
1748 }
1749
1750 if (fd < 0)
1751 return 0;
1752
1753 feature->irq_ctx[idx].name =
1754 kasprintf(GFP_KERNEL, "fpga-irq[%u](%s-%x)", idx,
1755 dev_name(&pdev->dev), feature->id);
1756 if (!feature->irq_ctx[idx].name)
1757 return -ENOMEM;
1758
1759 trigger = eventfd_ctx_fdget(fd);
1760 if (IS_ERR(trigger)) {
1761 ret = PTR_ERR(trigger);
1762 goto free_name;
1763 }
1764
1765 ret = request_irq(irq, dfl_irq_handler, 0,
1766 feature->irq_ctx[idx].name, trigger);
1767 if (!ret) {
1768 feature->irq_ctx[idx].trigger = trigger;
1769 return ret;
1770 }
1771
1772 eventfd_ctx_put(trigger);
1773free_name:
1774 kfree(feature->irq_ctx[idx].name);
1775
1776 return ret;
1777}
1778
1779
1780
1781
1782
1783
1784
1785
1786
1787
1788
1789
1790
1791
1792
1793
1794int dfl_fpga_set_irq_triggers(struct dfl_feature *feature, unsigned int start,
1795 unsigned int count, int32_t *fds)
1796{
1797 unsigned int i;
1798 int ret = 0;
1799
1800
1801 if (unlikely(start + count < start))
1802 return -EINVAL;
1803
1804
1805 if (start + count > feature->nr_irqs)
1806 return -EINVAL;
1807
1808 for (i = 0; i < count; i++) {
1809 int fd = fds ? fds[i] : -1;
1810
1811 ret = do_set_irq_trigger(feature, start + i, fd);
1812 if (ret) {
1813 while (i--)
1814 do_set_irq_trigger(feature, start + i, -1);
1815 break;
1816 }
1817 }
1818
1819 return ret;
1820}
1821EXPORT_SYMBOL_GPL(dfl_fpga_set_irq_triggers);
1822
1823
1824
1825
1826
1827
1828
1829
1830
1831long dfl_feature_ioctl_get_num_irqs(struct platform_device *pdev,
1832 struct dfl_feature *feature,
1833 unsigned long arg)
1834{
1835 return put_user(feature->nr_irqs, (__u32 __user *)arg);
1836}
1837EXPORT_SYMBOL_GPL(dfl_feature_ioctl_get_num_irqs);
1838
1839
1840
1841
1842
1843
1844
1845
1846
1847long dfl_feature_ioctl_set_irq(struct platform_device *pdev,
1848 struct dfl_feature *feature,
1849 unsigned long arg)
1850{
1851 struct dfl_feature_platform_data *pdata = dev_get_platdata(&pdev->dev);
1852 struct dfl_fpga_irq_set hdr;
1853 s32 *fds;
1854 long ret;
1855
1856 if (!feature->nr_irqs)
1857 return -ENOENT;
1858
1859 if (copy_from_user(&hdr, (void __user *)arg, sizeof(hdr)))
1860 return -EFAULT;
1861
1862 if (!hdr.count || (hdr.start + hdr.count > feature->nr_irqs) ||
1863 (hdr.start + hdr.count < hdr.start))
1864 return -EINVAL;
1865
1866 fds = memdup_user((void __user *)(arg + sizeof(hdr)),
1867 hdr.count * sizeof(s32));
1868 if (IS_ERR(fds))
1869 return PTR_ERR(fds);
1870
1871 mutex_lock(&pdata->lock);
1872 ret = dfl_fpga_set_irq_triggers(feature, hdr.start, hdr.count, fds);
1873 mutex_unlock(&pdata->lock);
1874
1875 kfree(fds);
1876 return ret;
1877}
1878EXPORT_SYMBOL_GPL(dfl_feature_ioctl_set_irq);
1879
1880static void __exit dfl_fpga_exit(void)
1881{
1882 dfl_chardev_uinit();
1883 dfl_ids_destroy();
1884 bus_unregister(&dfl_bus_type);
1885}
1886
1887module_init(dfl_fpga_init);
1888module_exit(dfl_fpga_exit);
1889
1890MODULE_DESCRIPTION("FPGA Device Feature List (DFL) Support");
1891MODULE_AUTHOR("Intel Corporation");
1892MODULE_LICENSE("GPL v2");
1893