1
2
3
4
5
6
7
8#ifndef __SH_ETH_H__
9#define __SH_ETH_H__
10
11#define CARDNAME "sh-eth"
12#define TX_TIMEOUT (5*HZ)
13#define TX_RING_SIZE 64
14#define RX_RING_SIZE 64
15#define TX_RING_MIN 64
16#define RX_RING_MIN 64
17#define TX_RING_MAX 1024
18#define RX_RING_MAX 1024
19#define PKT_BUF_SZ 1538
20#define SH_ETH_TSU_TIMEOUT_MS 500
21#define SH_ETH_TSU_CAM_ENTRIES 32
22
23enum {
24
25
26
27
28
29 EDSR = 0,
30 EDMR,
31 EDTRR,
32 EDRRR,
33 EESR,
34 EESIPR,
35 TDLAR,
36 TDFAR,
37 TDFXR,
38 TDFFR,
39 RDLAR,
40 RDFAR,
41 RDFXR,
42 RDFFR,
43 TRSCER,
44 RMFCR,
45 TFTR,
46 FDR,
47 RMCR,
48 EDOCR,
49 TFUCR,
50 RFOCR,
51 RMIIMODE,
52 FCFTR,
53 RPADIR,
54 TRIMD,
55 RBWAR,
56 TBRAR,
57
58
59 ECMR,
60 ECSR,
61 ECSIPR,
62 PIR,
63 PSR,
64 RDMLR,
65 PIPR,
66 RFLR,
67 IPGR,
68 APR,
69 MPR,
70 PFTCR,
71 PFRCR,
72 RFCR,
73 RFCF,
74 TPAUSER,
75 TPAUSECR,
76 BCFR,
77 BCFRR,
78 GECMR,
79 BCULR,
80 MAHR,
81 MALR,
82 TROCR,
83 CDCR,
84 LCCR,
85 CNDCR,
86 CEFCR,
87 FRECR,
88 TSFRCR,
89 TLFRCR,
90 CERCR,
91 CEECR,
92 MAFCR,
93 RTRATE,
94 CSMR,
95 RMII_MII,
96
97
98 ARSTR,
99 TSU_CTRST,
100 TSU_FWEN0,
101 TSU_FWEN1,
102 TSU_FCM,
103 TSU_BSYSL0,
104 TSU_BSYSL1,
105 TSU_PRISL0,
106 TSU_PRISL1,
107 TSU_FWSL0,
108 TSU_FWSL1,
109 TSU_FWSLC,
110 TSU_QTAG0,
111 TSU_QTAG1,
112 TSU_QTAGM0,
113 TSU_QTAGM1,
114 TSU_FWSR,
115 TSU_FWINMK,
116 TSU_ADQT0,
117 TSU_ADQT1,
118 TSU_VTAG0,
119 TSU_VTAG1,
120 TSU_ADSBSY,
121 TSU_TEN,
122 TSU_POST1,
123 TSU_POST2,
124 TSU_POST3,
125 TSU_POST4,
126 TSU_ADRH0,
127
128
129 TXNLCR0,
130 TXALCR0,
131 RXNLCR0,
132 RXALCR0,
133 FWNLCR0,
134 FWALCR0,
135 TXNLCR1,
136 TXALCR1,
137 RXNLCR1,
138 RXALCR1,
139 FWNLCR1,
140 FWALCR1,
141
142
143 SH_ETH_MAX_REGISTER_OFFSET,
144};
145
146enum {
147 SH_ETH_REG_GIGABIT,
148 SH_ETH_REG_FAST_RCAR,
149 SH_ETH_REG_FAST_SH4,
150 SH_ETH_REG_FAST_SH3_SH2
151};
152
153
154#if defined(CONFIG_CPU_SH4) || defined(CONFIG_ARCH_RENESAS)
155#define SH_ETH_RX_ALIGN 32
156#else
157#define SH_ETH_RX_ALIGN 2
158#endif
159
160
161
162
163enum EDSR_BIT {
164 EDSR_ENT = 0x01, EDSR_ENR = 0x02,
165};
166#define EDSR_ENALL (EDSR_ENT|EDSR_ENR)
167
168
169enum GECMR_BIT {
170 GECMR_10 = 0x0, GECMR_100 = 0x04, GECMR_1000 = 0x01,
171};
172
173
174enum EDMR_BIT {
175 EDMR_NBST = 0x80,
176 EDMR_EL = 0x40,
177 EDMR_DL1 = 0x20, EDMR_DL0 = 0x10,
178 EDMR_SRST_GETHER = 0x03,
179 EDMR_SRST_ETHER = 0x01,
180};
181
182
183enum EDTRR_BIT {
184 EDTRR_TRNS_GETHER = 0x03,
185 EDTRR_TRNS_ETHER = 0x01,
186};
187
188
189enum EDRRR_BIT {
190 EDRRR_R = 0x01,
191};
192
193
194enum TPAUSER_BIT {
195 TPAUSER_TPAUSE = 0x0000ffff,
196 TPAUSER_UNLIMITED = 0,
197};
198
199
200enum BCFR_BIT {
201 BCFR_RPAUSE = 0x0000ffff,
202 BCFR_UNLIMITED = 0,
203};
204
205
206enum PIR_BIT {
207 PIR_MDI = 0x08, PIR_MDO = 0x04, PIR_MMD = 0x02, PIR_MDC = 0x01,
208};
209
210
211enum PSR_BIT { PSR_LMON = 0x01, };
212
213
214enum EESR_BIT {
215 EESR_TWB1 = 0x80000000,
216 EESR_TWB = 0x40000000,
217 EESR_TC1 = 0x20000000,
218 EESR_TUC = 0x10000000,
219 EESR_ROC = 0x08000000,
220 EESR_TABT = 0x04000000,
221 EESR_RABT = 0x02000000,
222 EESR_RFRMER = 0x01000000,
223 EESR_ADE = 0x00800000,
224 EESR_ECI = 0x00400000,
225 EESR_FTC = 0x00200000,
226 EESR_TDE = 0x00100000,
227 EESR_TFE = 0x00080000,
228 EESR_FRC = 0x00040000,
229 EESR_RDE = 0x00020000,
230 EESR_RFE = 0x00010000,
231 EESR_CND = 0x00000800,
232 EESR_DLC = 0x00000400,
233 EESR_CD = 0x00000200,
234 EESR_TRO = 0x00000100,
235 EESR_RMAF = 0x00000080,
236 EESR_CEEF = 0x00000040,
237 EESR_CELF = 0x00000020,
238 EESR_RRF = 0x00000010,
239 EESR_RTLF = 0x00000008,
240 EESR_RTSF = 0x00000004,
241 EESR_PRE = 0x00000002,
242 EESR_CERF = 0x00000001,
243};
244
245#define EESR_RX_CHECK (EESR_FRC | \
246 EESR_RMAF | \
247 EESR_RRF | \
248 EESR_RTLF | \
249 EESR_RTSF | \
250 EESR_PRE | \
251 EESR_CERF)
252
253#define DEFAULT_TX_CHECK (EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | \
254 EESR_TRO)
255#define DEFAULT_EESR_ERR_CHECK (EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE | \
256 EESR_RDE | EESR_RFRMER | EESR_ADE | \
257 EESR_TFE | EESR_TDE)
258
259
260enum EESIPR_BIT {
261 EESIPR_TWB1IP = 0x80000000,
262 EESIPR_TWBIP = 0x40000000,
263 EESIPR_TC1IP = 0x20000000,
264 EESIPR_TUCIP = 0x10000000,
265 EESIPR_ROCIP = 0x08000000,
266 EESIPR_TABTIP = 0x04000000,
267 EESIPR_RABTIP = 0x02000000,
268 EESIPR_RFCOFIP = 0x01000000,
269 EESIPR_ADEIP = 0x00800000,
270 EESIPR_ECIIP = 0x00400000,
271 EESIPR_FTCIP = 0x00200000,
272 EESIPR_TDEIP = 0x00100000,
273 EESIPR_TFUFIP = 0x00080000,
274 EESIPR_FRIP = 0x00040000,
275 EESIPR_RDEIP = 0x00020000,
276 EESIPR_RFOFIP = 0x00010000,
277 EESIPR_CNDIP = 0x00000800,
278 EESIPR_DLCIP = 0x00000400,
279 EESIPR_CDIP = 0x00000200,
280 EESIPR_TROIP = 0x00000100,
281 EESIPR_RMAFIP = 0x00000080,
282 EESIPR_CEEFIP = 0x00000040,
283 EESIPR_CELFIP = 0x00000020,
284 EESIPR_RRFIP = 0x00000010,
285 EESIPR_RTLFIP = 0x00000008,
286 EESIPR_RTSFIP = 0x00000004,
287 EESIPR_PREIP = 0x00000002,
288 EESIPR_CERFIP = 0x00000001,
289};
290
291
292enum FCFTR_BIT {
293 FCFTR_RFF2 = 0x00040000, FCFTR_RFF1 = 0x00020000,
294 FCFTR_RFF0 = 0x00010000, FCFTR_RFD2 = 0x00000004,
295 FCFTR_RFD1 = 0x00000002, FCFTR_RFD0 = 0x00000001,
296};
297#define DEFAULT_FIFO_F_D_RFF (FCFTR_RFF2 | FCFTR_RFF1 | FCFTR_RFF0)
298#define DEFAULT_FIFO_F_D_RFD (FCFTR_RFD2 | FCFTR_RFD1 | FCFTR_RFD0)
299
300
301enum RMCR_BIT {
302 RMCR_RNC = 0x00000001,
303};
304
305
306enum ECMR_BIT {
307 ECMR_TRCCM = 0x04000000, ECMR_RCSC = 0x00800000,
308 ECMR_DPAD = 0x00200000, ECMR_RZPF = 0x00100000,
309 ECMR_ZPF = 0x00080000, ECMR_PFR = 0x00040000, ECMR_RXF = 0x00020000,
310 ECMR_TXF = 0x00010000, ECMR_MCT = 0x00002000, ECMR_PRCEF = 0x00001000,
311 ECMR_MPDE = 0x00000200, ECMR_RE = 0x00000040, ECMR_TE = 0x00000020,
312 ECMR_RTM = 0x00000010, ECMR_ILB = 0x00000008, ECMR_ELB = 0x00000004,
313 ECMR_DM = 0x00000002, ECMR_PRM = 0x00000001,
314};
315
316
317enum ECSR_BIT {
318 ECSR_BRCRX = 0x20, ECSR_PSRTO = 0x10,
319 ECSR_LCHNG = 0x04,
320 ECSR_MPD = 0x02, ECSR_ICD = 0x01,
321};
322
323#define DEFAULT_ECSR_INIT (ECSR_BRCRX | ECSR_PSRTO | ECSR_LCHNG | \
324 ECSR_ICD | ECSIPR_MPDIP)
325
326
327enum ECSIPR_BIT {
328 ECSIPR_BRCRXIP = 0x20, ECSIPR_PSRTOIP = 0x10,
329 ECSIPR_LCHNGIP = 0x04,
330 ECSIPR_MPDIP = 0x02, ECSIPR_ICDIP = 0x01,
331};
332
333#define DEFAULT_ECSIPR_INIT (ECSIPR_BRCRXIP | ECSIPR_PSRTOIP | \
334 ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP)
335
336
337enum APR_BIT {
338 APR_AP = 0x0000ffff,
339};
340
341
342enum MPR_BIT {
343 MPR_MP = 0x0000ffff,
344};
345
346
347enum TRSCER_BIT {
348 TRSCER_CNDCE = 0x00000800,
349 TRSCER_DLCCE = 0x00000400,
350 TRSCER_CDCE = 0x00000200,
351 TRSCER_TROCE = 0x00000100,
352 TRSCER_RMAFCE = 0x00000080,
353 TRSCER_RRFCE = 0x00000010,
354 TRSCER_RTLFCE = 0x00000008,
355 TRSCER_RTSFCE = 0x00000004,
356 TRSCER_PRECE = 0x00000002,
357 TRSCER_CERFCE = 0x00000001,
358};
359
360#define DEFAULT_TRSCER_ERR_MASK (TRSCER_RMAFCE | TRSCER_RRFCE | TRSCER_CDCE)
361
362
363enum RPADIR_BIT {
364 RPADIR_PADS = 0x1f0000, RPADIR_PADR = 0xffff,
365};
366
367
368#define DEFAULT_FDR_INIT 0x00000707
369
370
371enum ARSTR_BIT { ARSTR_ARST = 0x00000001, };
372
373
374enum TSU_FWEN0_BIT {
375 TSU_FWEN0_0 = 0x00000001,
376};
377
378
379enum TSU_ADSBSY_BIT {
380 TSU_ADSBSY_0 = 0x00000001,
381};
382
383
384enum TSU_TEN_BIT {
385 TSU_TEN_0 = 0x80000000,
386};
387
388
389enum TSU_FWSL0_BIT {
390 TSU_FWSL0_FW50 = 0x1000, TSU_FWSL0_FW40 = 0x0800,
391 TSU_FWSL0_FW30 = 0x0400, TSU_FWSL0_FW20 = 0x0200,
392 TSU_FWSL0_FW10 = 0x0100, TSU_FWSL0_RMSA0 = 0x0010,
393};
394
395
396enum TSU_FWSLC_BIT {
397 TSU_FWSLC_POSTENU = 0x2000, TSU_FWSLC_POSTENL = 0x1000,
398 TSU_FWSLC_CAMSEL03 = 0x0080, TSU_FWSLC_CAMSEL02 = 0x0040,
399 TSU_FWSLC_CAMSEL01 = 0x0020, TSU_FWSLC_CAMSEL00 = 0x0010,
400 TSU_FWSLC_CAMSEL13 = 0x0008, TSU_FWSLC_CAMSEL12 = 0x0004,
401 TSU_FWSLC_CAMSEL11 = 0x0002, TSU_FWSLC_CAMSEL10 = 0x0001,
402};
403
404
405#define TSU_VTAG_ENABLE 0x80000000
406#define TSU_VTAG_VID_MASK 0x00000fff
407
408
409
410
411struct sh_eth_txdesc {
412 u32 status;
413 u32 len;
414 u32 addr;
415 u32 pad0;
416} __aligned(2) __packed;
417
418
419enum TD_STS_BIT {
420 TD_TACT = 0x80000000,
421 TD_TDLE = 0x40000000,
422 TD_TFP1 = 0x20000000,
423 TD_TFP0 = 0x10000000,
424 TD_TFE = 0x08000000,
425 TD_TWBI = 0x04000000,
426};
427#define TDF1ST TD_TFP1
428#define TDFEND TD_TFP0
429#define TD_TFP (TD_TFP1 | TD_TFP0)
430
431
432enum TD_LEN_BIT {
433 TD_TBL = 0xffff0000,
434};
435
436
437
438
439struct sh_eth_rxdesc {
440 u32 status;
441 u32 len;
442 u32 addr;
443 u32 pad0;
444} __aligned(2) __packed;
445
446
447enum RD_STS_BIT {
448 RD_RACT = 0x80000000,
449 RD_RDLE = 0x40000000,
450 RD_RFP1 = 0x20000000,
451 RD_RFP0 = 0x10000000,
452 RD_RFE = 0x08000000,
453 RD_RFS10 = 0x00000200,
454 RD_RFS9 = 0x00000100,
455 RD_RFS8 = 0x00000080,
456 RD_RFS7 = 0x00000040,
457 RD_RFS6 = 0x00000020,
458 RD_RFS5 = 0x00000010,
459 RD_RFS4 = 0x00000008,
460 RD_RFS3 = 0x00000004,
461 RD_RFS2 = 0x00000002,
462 RD_RFS1 = 0x00000001,
463};
464#define RDF1ST RD_RFP1
465#define RDFEND RD_RFP0
466#define RD_RFP (RD_RFP1 | RD_RFP0)
467
468
469enum RD_LEN_BIT {
470 RD_RFL = 0x0000ffff,
471 RD_RBL = 0xffff0000,
472};
473
474
475struct sh_eth_cpu_data {
476
477 int (*soft_reset)(struct net_device *ndev);
478
479
480 void (*chip_reset)(struct net_device *ndev);
481 void (*set_duplex)(struct net_device *ndev);
482 void (*set_rate)(struct net_device *ndev);
483
484
485 int register_type;
486 u32 edtrr_trns;
487 u32 eesipr_value;
488
489
490 u32 ecsr_value;
491 u32 ecsipr_value;
492 u32 fdr_value;
493 u32 fcftr_value;
494
495
496 u32 tx_check;
497 u32 eesr_err_check;
498
499
500 u32 trscer_err_mask;
501
502
503 unsigned long irq_flags;
504 unsigned no_psr:1;
505 unsigned apr:1;
506 unsigned mpr:1;
507 unsigned tpauser:1;
508 unsigned gecmr:1;
509 unsigned bculr:1;
510 unsigned tsu:1;
511 unsigned hw_swap:1;
512 unsigned nbst:1;
513 unsigned rpadir:1;
514 unsigned no_trimd:1;
515 unsigned no_ade:1;
516 unsigned no_xdfar:1;
517 unsigned xdfar_rw:1;
518 unsigned csmr:1;
519 unsigned rx_csum:1;
520 unsigned select_mii:1;
521 unsigned rmiimode:1;
522 unsigned rtrate:1;
523 unsigned magic:1;
524 unsigned no_tx_cntrs:1;
525 unsigned cexcr:1;
526 unsigned dual_port:1;
527};
528
529struct sh_eth_private {
530 struct platform_device *pdev;
531 struct sh_eth_cpu_data *cd;
532 const u16 *reg_offset;
533 void __iomem *addr;
534 void __iomem *tsu_addr;
535 struct clk *clk;
536 u32 num_rx_ring;
537 u32 num_tx_ring;
538 dma_addr_t rx_desc_dma;
539 dma_addr_t tx_desc_dma;
540 struct sh_eth_rxdesc *rx_ring;
541 struct sh_eth_txdesc *tx_ring;
542 struct sk_buff **rx_skbuff;
543 struct sk_buff **tx_skbuff;
544 spinlock_t lock;
545 u32 cur_rx, dirty_rx;
546 u32 cur_tx, dirty_tx;
547 u32 rx_buf_sz;
548 struct napi_struct napi;
549 bool irq_enabled;
550
551 u32 phy_id;
552 struct mii_bus *mii_bus;
553 int link;
554 phy_interface_t phy_interface;
555 int msg_enable;
556 int speed;
557 int duplex;
558 int port;
559 int vlan_num_ids;
560
561 unsigned no_ether_link:1;
562 unsigned ether_link_active_low:1;
563 unsigned is_opened:1;
564 unsigned wol_enabled:1;
565};
566
567#endif
568