1
2
3
4
5
6#ifndef __LINUX_EHCI_HCD_H
7#define __LINUX_EHCI_HCD_H
8
9
10
11
12
13
14
15
16
17
18
19#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_DESC
20typedef __u32 __bitwise __hc32;
21typedef __u16 __bitwise __hc16;
22#else
23#define __hc32 __le32
24#define __hc16 __le16
25#endif
26
27
28#ifdef CONFIG_DYNAMIC_DEBUG
29#define EHCI_STATS
30#endif
31
32struct ehci_stats {
33
34 unsigned long normal;
35 unsigned long error;
36 unsigned long iaa;
37 unsigned long lost_iaa;
38
39
40 unsigned long complete;
41 unsigned long unlink;
42};
43
44
45
46
47
48struct ehci_per_sched {
49 struct usb_device *udev;
50 struct usb_host_endpoint *ep;
51 struct list_head ps_list;
52 u16 tt_usecs;
53 u16 cs_mask;
54 u16 period;
55 u16 phase;
56 u8 bw_phase;
57
58 u8 phase_uf;
59 u8 usecs, c_usecs;
60 u8 bw_uperiod;
61
62 u8 bw_period;
63};
64#define NO_FRAME 29999
65
66
67
68
69
70
71
72
73
74
75
76#define EHCI_MAX_ROOT_PORTS 15
77
78
79
80
81
82enum ehci_rh_state {
83 EHCI_RH_HALTED,
84 EHCI_RH_SUSPENDED,
85 EHCI_RH_RUNNING,
86 EHCI_RH_STOPPING
87};
88
89
90
91
92
93
94enum ehci_hrtimer_event {
95 EHCI_HRTIMER_POLL_ASS,
96 EHCI_HRTIMER_POLL_PSS,
97 EHCI_HRTIMER_POLL_DEAD,
98 EHCI_HRTIMER_UNLINK_INTR,
99 EHCI_HRTIMER_FREE_ITDS,
100 EHCI_HRTIMER_ACTIVE_UNLINK,
101 EHCI_HRTIMER_START_UNLINK_INTR,
102 EHCI_HRTIMER_ASYNC_UNLINKS,
103 EHCI_HRTIMER_IAA_WATCHDOG,
104 EHCI_HRTIMER_DISABLE_PERIODIC,
105 EHCI_HRTIMER_DISABLE_ASYNC,
106 EHCI_HRTIMER_IO_WATCHDOG,
107 EHCI_HRTIMER_NUM_EVENTS
108};
109#define EHCI_HRTIMER_NO_EVENT 99
110
111struct ehci_hcd {
112
113 enum ehci_hrtimer_event next_hrtimer_event;
114 unsigned enabled_hrtimer_events;
115 ktime_t hr_timeouts[EHCI_HRTIMER_NUM_EVENTS];
116 struct hrtimer hrtimer;
117
118 int PSS_poll_count;
119 int ASS_poll_count;
120 int died_poll_count;
121
122
123 struct ehci_caps __iomem *caps;
124 struct ehci_regs __iomem *regs;
125 struct ehci_dbg_port __iomem *debug;
126
127 __u32 hcs_params;
128 spinlock_t lock;
129 enum ehci_rh_state rh_state;
130
131
132 bool scanning:1;
133 bool need_rescan:1;
134 bool intr_unlinking:1;
135 bool iaa_in_progress:1;
136 bool async_unlinking:1;
137 bool shutdown:1;
138 struct ehci_qh *qh_scan_next;
139
140
141 struct ehci_qh *async;
142 struct ehci_qh *dummy;
143 struct list_head async_unlink;
144 struct list_head async_idle;
145 unsigned async_unlink_cycle;
146 unsigned async_count;
147 __hc32 old_current;
148 __hc32 old_token;
149
150
151#define DEFAULT_I_TDPS 1024
152 unsigned periodic_size;
153 __hc32 *periodic;
154 dma_addr_t periodic_dma;
155 struct list_head intr_qh_list;
156 unsigned i_thresh;
157
158 union ehci_shadow *pshadow;
159 struct list_head intr_unlink_wait;
160 struct list_head intr_unlink;
161 unsigned intr_unlink_wait_cycle;
162 unsigned intr_unlink_cycle;
163 unsigned now_frame;
164 unsigned last_iso_frame;
165 unsigned intr_count;
166 unsigned isoc_count;
167 unsigned periodic_count;
168 unsigned uframe_periodic_max;
169
170
171
172 struct list_head cached_itd_list;
173 struct ehci_itd *last_itd_to_free;
174 struct list_head cached_sitd_list;
175 struct ehci_sitd *last_sitd_to_free;
176
177
178 unsigned long reset_done[EHCI_MAX_ROOT_PORTS];
179
180
181 unsigned long bus_suspended;
182
183 unsigned long companion_ports;
184
185 unsigned long owned_ports;
186
187 unsigned long port_c_suspend;
188
189 unsigned long suspended_ports;
190
191 unsigned long resuming_ports;
192
193
194
195 struct dma_pool *qh_pool;
196 struct dma_pool *qtd_pool;
197 struct dma_pool *itd_pool;
198 struct dma_pool *sitd_pool;
199
200 unsigned random_frame;
201 unsigned long next_statechange;
202 ktime_t last_periodic_enable;
203 u32 command;
204
205
206 unsigned no_selective_suspend:1;
207 unsigned has_fsl_port_bug:1;
208 unsigned has_fsl_hs_errata:1;
209 unsigned has_fsl_susp_errata:1;
210 unsigned big_endian_mmio:1;
211 unsigned big_endian_desc:1;
212 unsigned big_endian_capbase:1;
213 unsigned has_amcc_usb23:1;
214 unsigned need_io_watchdog:1;
215 unsigned amd_pll_fix:1;
216 unsigned use_dummy_qh:1;
217 unsigned has_synopsys_hc_bug:1;
218 unsigned frame_index_bug:1;
219 unsigned need_oc_pp_cycle:1;
220 unsigned imx28_write_fix:1;
221 unsigned spurious_oc:1;
222 unsigned is_aspeed:1;
223 unsigned zx_wakeup_clear_needed:1;
224
225
226 #define OHCI_CTRL_HCFS (3 << 6)
227 #define OHCI_USB_OPER (2 << 6)
228 #define OHCI_USB_SUSPEND (3 << 6)
229
230 #define OHCI_HCCTRL_OFFSET 0x4
231 #define OHCI_HCCTRL_LEN 0x4
232 __hc32 *ohci_hcctrl_reg;
233 unsigned has_hostpc:1;
234 unsigned has_tdi_phy_lpm:1;
235 unsigned has_ppcd:1;
236 u8 sbrn;
237
238
239#ifdef EHCI_STATS
240 struct ehci_stats stats;
241# define INCR(x) ((x)++)
242#else
243# define INCR(x) do {} while (0)
244#endif
245
246
247#ifdef CONFIG_DYNAMIC_DEBUG
248 struct dentry *debug_dir;
249#endif
250
251
252#define EHCI_BANDWIDTH_SIZE 64
253#define EHCI_BANDWIDTH_FRAMES (EHCI_BANDWIDTH_SIZE >> 3)
254 u8 bandwidth[EHCI_BANDWIDTH_SIZE];
255
256 u8 tt_budget[EHCI_BANDWIDTH_SIZE];
257
258 struct list_head tt_list;
259
260
261 unsigned long priv[] __aligned(sizeof(s64));
262};
263
264
265static inline struct ehci_hcd *hcd_to_ehci(struct usb_hcd *hcd)
266{
267 return (struct ehci_hcd *) (hcd->hcd_priv);
268}
269static inline struct usb_hcd *ehci_to_hcd(struct ehci_hcd *ehci)
270{
271 return container_of((void *) ehci, struct usb_hcd, hcd_priv);
272}
273
274
275
276#include <linux/usb/ehci_def.h>
277
278
279
280#define QTD_NEXT(ehci, dma) cpu_to_hc32(ehci, (u32)dma)
281
282
283
284
285
286
287
288
289
290struct ehci_qtd {
291
292 __hc32 hw_next;
293 __hc32 hw_alt_next;
294 __hc32 hw_token;
295#define QTD_TOGGLE (1 << 31)
296#define QTD_LENGTH(tok) (((tok)>>16) & 0x7fff)
297#define QTD_IOC (1 << 15)
298#define QTD_CERR(tok) (((tok)>>10) & 0x3)
299#define QTD_PID(tok) (((tok)>>8) & 0x3)
300#define QTD_STS_ACTIVE (1 << 7)
301#define QTD_STS_HALT (1 << 6)
302#define QTD_STS_DBE (1 << 5)
303#define QTD_STS_BABBLE (1 << 4)
304#define QTD_STS_XACT (1 << 3)
305#define QTD_STS_MMF (1 << 2)
306#define QTD_STS_STS (1 << 1)
307#define QTD_STS_PING (1 << 0)
308
309#define ACTIVE_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_ACTIVE)
310#define HALT_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_HALT)
311#define STATUS_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_STS)
312
313 __hc32 hw_buf[5];
314 __hc32 hw_buf_hi[5];
315
316
317 dma_addr_t qtd_dma;
318 struct list_head qtd_list;
319 struct urb *urb;
320 size_t length;
321} __aligned(32);
322
323
324#define QTD_MASK(ehci) cpu_to_hc32(ehci, ~0x1f)
325
326#define IS_SHORT_READ(token) (QTD_LENGTH(token) != 0 && QTD_PID(token) == 1)
327
328
329
330
331#define Q_NEXT_TYPE(ehci, dma) ((dma) & cpu_to_hc32(ehci, 3 << 1))
332
333
334
335
336
337
338
339
340
341#define Q_TYPE_ITD (0 << 1)
342#define Q_TYPE_QH (1 << 1)
343#define Q_TYPE_SITD (2 << 1)
344#define Q_TYPE_FSTN (3 << 1)
345
346
347#define QH_NEXT(ehci, dma) \
348 (cpu_to_hc32(ehci, (((u32) dma) & ~0x01f) | Q_TYPE_QH))
349
350
351#define EHCI_LIST_END(ehci) cpu_to_hc32(ehci, 1)
352
353
354
355
356
357
358
359
360
361union ehci_shadow {
362 struct ehci_qh *qh;
363 struct ehci_itd *itd;
364 struct ehci_sitd *sitd;
365 struct ehci_fstn *fstn;
366 __hc32 *hw_next;
367 void *ptr;
368};
369
370
371
372
373
374
375
376
377
378
379
380
381struct ehci_qh_hw {
382 __hc32 hw_next;
383 __hc32 hw_info1;
384#define QH_CONTROL_EP (1 << 27)
385#define QH_HEAD (1 << 15)
386#define QH_TOGGLE_CTL (1 << 14)
387#define QH_HIGH_SPEED (2 << 12)
388#define QH_LOW_SPEED (1 << 12)
389#define QH_FULL_SPEED (0 << 12)
390#define QH_INACTIVATE (1 << 7)
391 __hc32 hw_info2;
392#define QH_SMASK 0x000000ff
393#define QH_CMASK 0x0000ff00
394#define QH_HUBADDR 0x007f0000
395#define QH_HUBPORT 0x3f800000
396#define QH_MULT 0xc0000000
397 __hc32 hw_current;
398
399
400 __hc32 hw_qtd_next;
401 __hc32 hw_alt_next;
402 __hc32 hw_token;
403 __hc32 hw_buf[5];
404 __hc32 hw_buf_hi[5];
405} __aligned(32);
406
407struct ehci_qh {
408 struct ehci_qh_hw *hw;
409
410 dma_addr_t qh_dma;
411 union ehci_shadow qh_next;
412 struct list_head qtd_list;
413 struct list_head intr_node;
414 struct ehci_qtd *dummy;
415 struct list_head unlink_node;
416 struct ehci_per_sched ps;
417
418 unsigned unlink_cycle;
419
420 u8 qh_state;
421#define QH_STATE_LINKED 1
422#define QH_STATE_UNLINK 2
423#define QH_STATE_IDLE 3
424#define QH_STATE_UNLINK_WAIT 4
425#define QH_STATE_COMPLETING 5
426
427 u8 xacterrs;
428#define QH_XACTERR_MAX 32
429
430 u8 unlink_reason;
431#define QH_UNLINK_HALTED 0x01
432#define QH_UNLINK_SHORT_READ 0x02
433#define QH_UNLINK_DUMMY_OVERLAY 0x04
434#define QH_UNLINK_SHUTDOWN 0x08
435#define QH_UNLINK_QUEUE_EMPTY 0x10
436#define QH_UNLINK_REQUESTED 0x20
437
438 u8 gap_uf;
439
440 unsigned is_out:1;
441 unsigned clearing_tt:1;
442 unsigned dequeue_during_giveback:1;
443 unsigned should_be_inactive:1;
444};
445
446
447
448
449struct ehci_iso_packet {
450
451 u64 bufp;
452 __hc32 transaction;
453 u8 cross;
454
455 u32 buf1;
456};
457
458
459
460
461
462struct ehci_iso_sched {
463 struct list_head td_list;
464 unsigned span;
465 unsigned first_packet;
466 struct ehci_iso_packet packet[];
467};
468
469
470
471
472
473struct ehci_iso_stream {
474
475 struct ehci_qh_hw *hw;
476
477 u8 bEndpointAddress;
478 u8 highspeed;
479 struct list_head td_list;
480 struct list_head free_list;
481
482
483 struct ehci_per_sched ps;
484 unsigned next_uframe;
485 __hc32 splits;
486
487
488
489
490 u16 uperiod;
491 u16 maxp;
492 unsigned bandwidth;
493
494
495 __hc32 buf0;
496 __hc32 buf1;
497 __hc32 buf2;
498
499
500 __hc32 address;
501};
502
503
504
505
506
507
508
509
510
511struct ehci_itd {
512
513 __hc32 hw_next;
514 __hc32 hw_transaction[8];
515#define EHCI_ISOC_ACTIVE (1<<31)
516#define EHCI_ISOC_BUF_ERR (1<<30)
517#define EHCI_ISOC_BABBLE (1<<29)
518#define EHCI_ISOC_XACTERR (1<<28)
519#define EHCI_ITD_LENGTH(tok) (((tok)>>16) & 0x0fff)
520#define EHCI_ITD_IOC (1 << 15)
521
522#define ITD_ACTIVE(ehci) cpu_to_hc32(ehci, EHCI_ISOC_ACTIVE)
523
524 __hc32 hw_bufp[7];
525 __hc32 hw_bufp_hi[7];
526
527
528 dma_addr_t itd_dma;
529 union ehci_shadow itd_next;
530
531 struct urb *urb;
532 struct ehci_iso_stream *stream;
533 struct list_head itd_list;
534
535
536 unsigned frame;
537 unsigned pg;
538 unsigned index[8];
539} __aligned(32);
540
541
542
543
544
545
546
547
548
549struct ehci_sitd {
550
551 __hc32 hw_next;
552
553 __hc32 hw_fullspeed_ep;
554 __hc32 hw_uframe;
555 __hc32 hw_results;
556#define SITD_IOC (1 << 31)
557#define SITD_PAGE (1 << 30)
558#define SITD_LENGTH(x) (((x) >> 16) & 0x3ff)
559#define SITD_STS_ACTIVE (1 << 7)
560#define SITD_STS_ERR (1 << 6)
561#define SITD_STS_DBE (1 << 5)
562#define SITD_STS_BABBLE (1 << 4)
563#define SITD_STS_XACT (1 << 3)
564#define SITD_STS_MMF (1 << 2)
565#define SITD_STS_STS (1 << 1)
566
567#define SITD_ACTIVE(ehci) cpu_to_hc32(ehci, SITD_STS_ACTIVE)
568
569 __hc32 hw_buf[2];
570 __hc32 hw_backpointer;
571 __hc32 hw_buf_hi[2];
572
573
574 dma_addr_t sitd_dma;
575 union ehci_shadow sitd_next;
576
577 struct urb *urb;
578 struct ehci_iso_stream *stream;
579 struct list_head sitd_list;
580 unsigned frame;
581 unsigned index;
582} __aligned(32);
583
584
585
586
587
588
589
590
591
592
593
594
595struct ehci_fstn {
596 __hc32 hw_next;
597 __hc32 hw_prev;
598
599
600 dma_addr_t fstn_dma;
601 union ehci_shadow fstn_next;
602} __aligned(32);
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624struct ehci_tt {
625 u16 bandwidth[EHCI_BANDWIDTH_FRAMES];
626
627 struct list_head tt_list;
628 struct list_head ps_list;
629 struct usb_tt *usb_tt;
630 int tt_port;
631};
632
633
634
635
636
637#define ehci_prepare_ports_for_controller_suspend(ehci, do_wakeup) \
638 ehci_adjust_port_wakeup_flags(ehci, true, do_wakeup)
639
640#define ehci_prepare_ports_for_controller_resume(ehci) \
641 ehci_adjust_port_wakeup_flags(ehci, false, false)
642
643
644
645#ifdef CONFIG_USB_EHCI_ROOT_HUB_TT
646
647
648
649
650
651
652
653
654#define ehci_is_TDI(e) (ehci_to_hcd(e)->has_tt)
655
656
657static inline unsigned int
658ehci_port_speed(struct ehci_hcd *ehci, unsigned int portsc)
659{
660 if (ehci_is_TDI(ehci)) {
661 switch ((portsc >> (ehci->has_hostpc ? 25 : 26)) & 3) {
662 case 0:
663 return 0;
664 case 1:
665 return USB_PORT_STAT_LOW_SPEED;
666 case 2:
667 default:
668 return USB_PORT_STAT_HIGH_SPEED;
669 }
670 }
671 return USB_PORT_STAT_HIGH_SPEED;
672}
673
674#else
675
676#define ehci_is_TDI(e) (0)
677
678#define ehci_port_speed(ehci, portsc) USB_PORT_STAT_HIGH_SPEED
679#endif
680
681
682
683#ifdef CONFIG_PPC_83xx
684
685
686
687#define ehci_has_fsl_portno_bug(e) ((e)->has_fsl_port_bug)
688#else
689#define ehci_has_fsl_portno_bug(e) (0)
690#endif
691
692#define PORTSC_FSL_PFSC 24
693
694#if defined(CONFIG_PPC_85xx)
695
696
697
698#define ehci_has_fsl_hs_errata(e) ((e)->has_fsl_hs_errata)
699#else
700#define ehci_has_fsl_hs_errata(e) (0)
701#endif
702
703
704
705
706
707
708#define ehci_has_fsl_susp_errata(e) ((e)->has_fsl_susp_errata)
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
725#define ehci_big_endian_mmio(e) ((e)->big_endian_mmio)
726#define ehci_big_endian_capbase(e) ((e)->big_endian_capbase)
727#else
728#define ehci_big_endian_mmio(e) 0
729#define ehci_big_endian_capbase(e) 0
730#endif
731
732
733
734
735
736#if defined(CONFIG_ARM) && defined(CONFIG_ARCH_IXP4XX)
737#define readl_be(addr) __raw_readl((__force unsigned *)addr)
738#define writel_be(val, addr) __raw_writel(val, (__force unsigned *)addr)
739#endif
740
741static inline unsigned int ehci_readl(const struct ehci_hcd *ehci,
742 __u32 __iomem *regs)
743{
744#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
745 return ehci_big_endian_mmio(ehci) ?
746 readl_be(regs) :
747 readl(regs);
748#else
749 return readl(regs);
750#endif
751}
752
753#ifdef CONFIG_SOC_IMX28
754static inline void imx28_ehci_writel(const unsigned int val,
755 volatile __u32 __iomem *addr)
756{
757 __asm__ ("swp %0, %0, [%1]" : : "r"(val), "r"(addr));
758}
759#else
760static inline void imx28_ehci_writel(const unsigned int val,
761 volatile __u32 __iomem *addr)
762{
763}
764#endif
765static inline void ehci_writel(const struct ehci_hcd *ehci,
766 const unsigned int val, __u32 __iomem *regs)
767{
768#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
769 ehci_big_endian_mmio(ehci) ?
770 writel_be(val, regs) :
771 writel(val, regs);
772#else
773 if (ehci->imx28_write_fix)
774 imx28_ehci_writel(val, regs);
775 else
776 writel(val, regs);
777#endif
778}
779
780
781
782
783
784
785#ifdef CONFIG_44x
786static inline void set_ohci_hcfs(struct ehci_hcd *ehci, int operational)
787{
788 u32 hc_control;
789
790 hc_control = (readl_be(ehci->ohci_hcctrl_reg) & ~OHCI_CTRL_HCFS);
791 if (operational)
792 hc_control |= OHCI_USB_OPER;
793 else
794 hc_control |= OHCI_USB_SUSPEND;
795
796 writel_be(hc_control, ehci->ohci_hcctrl_reg);
797 (void) readl_be(ehci->ohci_hcctrl_reg);
798}
799#else
800static inline void set_ohci_hcfs(struct ehci_hcd *ehci, int operational)
801{ }
802#endif
803
804
805
806
807
808
809
810
811
812
813#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_DESC
814#define ehci_big_endian_desc(e) ((e)->big_endian_desc)
815
816
817static inline __hc32 cpu_to_hc32(const struct ehci_hcd *ehci, const u32 x)
818{
819 return ehci_big_endian_desc(ehci)
820 ? (__force __hc32)cpu_to_be32(x)
821 : (__force __hc32)cpu_to_le32(x);
822}
823
824
825static inline u32 hc32_to_cpu(const struct ehci_hcd *ehci, const __hc32 x)
826{
827 return ehci_big_endian_desc(ehci)
828 ? be32_to_cpu((__force __be32)x)
829 : le32_to_cpu((__force __le32)x);
830}
831
832static inline u32 hc32_to_cpup(const struct ehci_hcd *ehci, const __hc32 *x)
833{
834 return ehci_big_endian_desc(ehci)
835 ? be32_to_cpup((__force __be32 *)x)
836 : le32_to_cpup((__force __le32 *)x);
837}
838
839#else
840
841
842static inline __hc32 cpu_to_hc32(const struct ehci_hcd *ehci, const u32 x)
843{
844 return cpu_to_le32(x);
845}
846
847
848static inline u32 hc32_to_cpu(const struct ehci_hcd *ehci, const __hc32 x)
849{
850 return le32_to_cpu(x);
851}
852
853static inline u32 hc32_to_cpup(const struct ehci_hcd *ehci, const __hc32 *x)
854{
855 return le32_to_cpup(x);
856}
857
858#endif
859
860
861
862#define ehci_dbg(ehci, fmt, args...) \
863 dev_dbg(ehci_to_hcd(ehci)->self.controller, fmt, ## args)
864#define ehci_err(ehci, fmt, args...) \
865 dev_err(ehci_to_hcd(ehci)->self.controller, fmt, ## args)
866#define ehci_info(ehci, fmt, args...) \
867 dev_info(ehci_to_hcd(ehci)->self.controller, fmt, ## args)
868#define ehci_warn(ehci, fmt, args...) \
869 dev_warn(ehci_to_hcd(ehci)->self.controller, fmt, ## args)
870
871
872
873
874
875struct ehci_driver_overrides {
876 size_t extra_priv_size;
877 int (*reset)(struct usb_hcd *hcd);
878 int (*port_power)(struct usb_hcd *hcd,
879 int portnum, bool enable);
880};
881
882extern void ehci_init_driver(struct hc_driver *drv,
883 const struct ehci_driver_overrides *over);
884extern int ehci_setup(struct usb_hcd *hcd);
885extern int ehci_handshake(struct ehci_hcd *ehci, void __iomem *ptr,
886 u32 mask, u32 done, int usec);
887extern int ehci_reset(struct ehci_hcd *ehci);
888
889extern int ehci_suspend(struct usb_hcd *hcd, bool do_wakeup);
890extern int ehci_resume(struct usb_hcd *hcd, bool force_reset);
891extern void ehci_adjust_port_wakeup_flags(struct ehci_hcd *ehci,
892 bool suspending, bool do_wakeup);
893
894extern int ehci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue,
895 u16 wIndex, char *buf, u16 wLength);
896
897#endif
898