linux/drivers/crypto/picoxcell_crypto.c
<<
>>
Prefs
   1// SPDX-License-Identifier: GPL-2.0-or-later
   2/*
   3 * Copyright (c) 2010-2011 Picochip Ltd., Jamie Iles
   4 */
   5#include <crypto/internal/aead.h>
   6#include <crypto/aes.h>
   7#include <crypto/algapi.h>
   8#include <crypto/authenc.h>
   9#include <crypto/des.h>
  10#include <crypto/md5.h>
  11#include <crypto/sha.h>
  12#include <crypto/internal/skcipher.h>
  13#include <linux/clk.h>
  14#include <linux/crypto.h>
  15#include <linux/delay.h>
  16#include <linux/dma-mapping.h>
  17#include <linux/dmapool.h>
  18#include <linux/err.h>
  19#include <linux/init.h>
  20#include <linux/interrupt.h>
  21#include <linux/io.h>
  22#include <linux/list.h>
  23#include <linux/module.h>
  24#include <linux/of.h>
  25#include <linux/platform_device.h>
  26#include <linux/pm.h>
  27#include <linux/rtnetlink.h>
  28#include <linux/scatterlist.h>
  29#include <linux/sched.h>
  30#include <linux/sizes.h>
  31#include <linux/slab.h>
  32#include <linux/timer.h>
  33
  34#include "picoxcell_crypto_regs.h"
  35
  36/*
  37 * The threshold for the number of entries in the CMD FIFO available before
  38 * the CMD0_CNT interrupt is raised. Increasing this value will reduce the
  39 * number of interrupts raised to the CPU.
  40 */
  41#define CMD0_IRQ_THRESHOLD   1
  42
  43/*
  44 * The timeout period (in jiffies) for a PDU. When the the number of PDUs in
  45 * flight is greater than the STAT_IRQ_THRESHOLD or 0 the timer is disabled.
  46 * When there are packets in flight but lower than the threshold, we enable
  47 * the timer and at expiry, attempt to remove any processed packets from the
  48 * queue and if there are still packets left, schedule the timer again.
  49 */
  50#define PACKET_TIMEOUT      1
  51
  52/* The priority to register each algorithm with. */
  53#define SPACC_CRYPTO_ALG_PRIORITY       10000
  54
  55#define SPACC_CRYPTO_KASUMI_F8_KEY_LEN  16
  56#define SPACC_CRYPTO_IPSEC_CIPHER_PG_SZ 64
  57#define SPACC_CRYPTO_IPSEC_HASH_PG_SZ   64
  58#define SPACC_CRYPTO_IPSEC_MAX_CTXS     32
  59#define SPACC_CRYPTO_IPSEC_FIFO_SZ      32
  60#define SPACC_CRYPTO_L2_CIPHER_PG_SZ    64
  61#define SPACC_CRYPTO_L2_HASH_PG_SZ      64
  62#define SPACC_CRYPTO_L2_MAX_CTXS        128
  63#define SPACC_CRYPTO_L2_FIFO_SZ         128
  64
  65#define MAX_DDT_LEN                     16
  66
  67/* DDT format. This must match the hardware DDT format exactly. */
  68struct spacc_ddt {
  69        dma_addr_t      p;
  70        u32             len;
  71};
  72
  73/*
  74 * Asynchronous crypto request structure.
  75 *
  76 * This structure defines a request that is either queued for processing or
  77 * being processed.
  78 */
  79struct spacc_req {
  80        struct list_head                list;
  81        struct spacc_engine             *engine;
  82        struct crypto_async_request     *req;
  83        int                             result;
  84        bool                            is_encrypt;
  85        unsigned                        ctx_id;
  86        dma_addr_t                      src_addr, dst_addr;
  87        struct spacc_ddt                *src_ddt, *dst_ddt;
  88        void                            (*complete)(struct spacc_req *req);
  89};
  90
  91struct spacc_aead {
  92        unsigned long                   ctrl_default;
  93        unsigned long                   type;
  94        struct aead_alg                 alg;
  95        struct spacc_engine             *engine;
  96        struct list_head                entry;
  97        int                             key_offs;
  98        int                             iv_offs;
  99};
 100
 101struct spacc_engine {
 102        void __iomem                    *regs;
 103        struct list_head                pending;
 104        int                             next_ctx;
 105        spinlock_t                      hw_lock;
 106        int                             in_flight;
 107        struct list_head                completed;
 108        struct list_head                in_progress;
 109        struct tasklet_struct           complete;
 110        unsigned long                   fifo_sz;
 111        void __iomem                    *cipher_ctx_base;
 112        void __iomem                    *hash_key_base;
 113        struct spacc_alg                *algs;
 114        unsigned                        num_algs;
 115        struct list_head                registered_algs;
 116        struct spacc_aead               *aeads;
 117        unsigned                        num_aeads;
 118        struct list_head                registered_aeads;
 119        size_t                          cipher_pg_sz;
 120        size_t                          hash_pg_sz;
 121        const char                      *name;
 122        struct clk                      *clk;
 123        struct device                   *dev;
 124        unsigned                        max_ctxs;
 125        struct timer_list               packet_timeout;
 126        unsigned                        stat_irq_thresh;
 127        struct dma_pool                 *req_pool;
 128};
 129
 130/* Algorithm type mask. */
 131#define SPACC_CRYPTO_ALG_MASK           0x7
 132
 133/* SPACC definition of a crypto algorithm. */
 134struct spacc_alg {
 135        unsigned long                   ctrl_default;
 136        unsigned long                   type;
 137        struct crypto_alg               alg;
 138        struct spacc_engine             *engine;
 139        struct list_head                entry;
 140        int                             key_offs;
 141        int                             iv_offs;
 142};
 143
 144/* Generic context structure for any algorithm type. */
 145struct spacc_generic_ctx {
 146        struct spacc_engine             *engine;
 147        int                             flags;
 148        int                             key_offs;
 149        int                             iv_offs;
 150};
 151
 152/* Block cipher context. */
 153struct spacc_ablk_ctx {
 154        struct spacc_generic_ctx        generic;
 155        u8                              key[AES_MAX_KEY_SIZE];
 156        u8                              key_len;
 157        /*
 158         * The fallback cipher. If the operation can't be done in hardware,
 159         * fallback to a software version.
 160         */
 161        struct crypto_sync_skcipher     *sw_cipher;
 162};
 163
 164/* AEAD cipher context. */
 165struct spacc_aead_ctx {
 166        struct spacc_generic_ctx        generic;
 167        u8                              cipher_key[AES_MAX_KEY_SIZE];
 168        u8                              hash_ctx[SPACC_CRYPTO_IPSEC_HASH_PG_SZ];
 169        u8                              cipher_key_len;
 170        u8                              hash_key_len;
 171        struct crypto_aead              *sw_cipher;
 172};
 173
 174static int spacc_ablk_submit(struct spacc_req *req);
 175
 176static inline struct spacc_alg *to_spacc_alg(struct crypto_alg *alg)
 177{
 178        return alg ? container_of(alg, struct spacc_alg, alg) : NULL;
 179}
 180
 181static inline struct spacc_aead *to_spacc_aead(struct aead_alg *alg)
 182{
 183        return container_of(alg, struct spacc_aead, alg);
 184}
 185
 186static inline int spacc_fifo_cmd_full(struct spacc_engine *engine)
 187{
 188        u32 fifo_stat = readl(engine->regs + SPA_FIFO_STAT_REG_OFFSET);
 189
 190        return fifo_stat & SPA_FIFO_CMD_FULL;
 191}
 192
 193/*
 194 * Given a cipher context, and a context number, get the base address of the
 195 * context page.
 196 *
 197 * Returns the address of the context page where the key/context may
 198 * be written.
 199 */
 200static inline void __iomem *spacc_ctx_page_addr(struct spacc_generic_ctx *ctx,
 201                                                unsigned indx,
 202                                                bool is_cipher_ctx)
 203{
 204        return is_cipher_ctx ? ctx->engine->cipher_ctx_base +
 205                        (indx * ctx->engine->cipher_pg_sz) :
 206                ctx->engine->hash_key_base + (indx * ctx->engine->hash_pg_sz);
 207}
 208
 209/* The context pages can only be written with 32-bit accesses. */
 210static inline void memcpy_toio32(u32 __iomem *dst, const void *src,
 211                                 unsigned count)
 212{
 213        const u32 *src32 = (const u32 *) src;
 214
 215        while (count--)
 216                writel(*src32++, dst++);
 217}
 218
 219static void spacc_cipher_write_ctx(struct spacc_generic_ctx *ctx,
 220                                   void __iomem *page_addr, const u8 *key,
 221                                   size_t key_len, const u8 *iv, size_t iv_len)
 222{
 223        void __iomem *key_ptr = page_addr + ctx->key_offs;
 224        void __iomem *iv_ptr = page_addr + ctx->iv_offs;
 225
 226        memcpy_toio32(key_ptr, key, key_len / 4);
 227        memcpy_toio32(iv_ptr, iv, iv_len / 4);
 228}
 229
 230/*
 231 * Load a context into the engines context memory.
 232 *
 233 * Returns the index of the context page where the context was loaded.
 234 */
 235static unsigned spacc_load_ctx(struct spacc_generic_ctx *ctx,
 236                               const u8 *ciph_key, size_t ciph_len,
 237                               const u8 *iv, size_t ivlen, const u8 *hash_key,
 238                               size_t hash_len)
 239{
 240        unsigned indx = ctx->engine->next_ctx++;
 241        void __iomem *ciph_page_addr, *hash_page_addr;
 242
 243        ciph_page_addr = spacc_ctx_page_addr(ctx, indx, 1);
 244        hash_page_addr = spacc_ctx_page_addr(ctx, indx, 0);
 245
 246        ctx->engine->next_ctx &= ctx->engine->fifo_sz - 1;
 247        spacc_cipher_write_ctx(ctx, ciph_page_addr, ciph_key, ciph_len, iv,
 248                               ivlen);
 249        writel(ciph_len | (indx << SPA_KEY_SZ_CTX_INDEX_OFFSET) |
 250               (1 << SPA_KEY_SZ_CIPHER_OFFSET),
 251               ctx->engine->regs + SPA_KEY_SZ_REG_OFFSET);
 252
 253        if (hash_key) {
 254                memcpy_toio32(hash_page_addr, hash_key, hash_len / 4);
 255                writel(hash_len | (indx << SPA_KEY_SZ_CTX_INDEX_OFFSET),
 256                       ctx->engine->regs + SPA_KEY_SZ_REG_OFFSET);
 257        }
 258
 259        return indx;
 260}
 261
 262static inline void ddt_set(struct spacc_ddt *ddt, dma_addr_t phys, size_t len)
 263{
 264        ddt->p = phys;
 265        ddt->len = len;
 266}
 267
 268/*
 269 * Take a crypto request and scatterlists for the data and turn them into DDTs
 270 * for passing to the crypto engines. This also DMA maps the data so that the
 271 * crypto engines can DMA to/from them.
 272 */
 273static struct spacc_ddt *spacc_sg_to_ddt(struct spacc_engine *engine,
 274                                         struct scatterlist *payload,
 275                                         unsigned nbytes,
 276                                         enum dma_data_direction dir,
 277                                         dma_addr_t *ddt_phys)
 278{
 279        unsigned mapped_ents;
 280        struct scatterlist *cur;
 281        struct spacc_ddt *ddt;
 282        int i;
 283        int nents;
 284
 285        nents = sg_nents_for_len(payload, nbytes);
 286        if (nents < 0) {
 287                dev_err(engine->dev, "Invalid numbers of SG.\n");
 288                return NULL;
 289        }
 290        mapped_ents = dma_map_sg(engine->dev, payload, nents, dir);
 291
 292        if (mapped_ents + 1 > MAX_DDT_LEN)
 293                goto out;
 294
 295        ddt = dma_pool_alloc(engine->req_pool, GFP_ATOMIC, ddt_phys);
 296        if (!ddt)
 297                goto out;
 298
 299        for_each_sg(payload, cur, mapped_ents, i)
 300                ddt_set(&ddt[i], sg_dma_address(cur), sg_dma_len(cur));
 301        ddt_set(&ddt[mapped_ents], 0, 0);
 302
 303        return ddt;
 304
 305out:
 306        dma_unmap_sg(engine->dev, payload, nents, dir);
 307        return NULL;
 308}
 309
 310static int spacc_aead_make_ddts(struct aead_request *areq)
 311{
 312        struct crypto_aead *aead = crypto_aead_reqtfm(areq);
 313        struct spacc_req *req = aead_request_ctx(areq);
 314        struct spacc_engine *engine = req->engine;
 315        struct spacc_ddt *src_ddt, *dst_ddt;
 316        unsigned total;
 317        int src_nents, dst_nents;
 318        struct scatterlist *cur;
 319        int i, dst_ents, src_ents;
 320
 321        total = areq->assoclen + areq->cryptlen;
 322        if (req->is_encrypt)
 323                total += crypto_aead_authsize(aead);
 324
 325        src_nents = sg_nents_for_len(areq->src, total);
 326        if (src_nents < 0) {
 327                dev_err(engine->dev, "Invalid numbers of src SG.\n");
 328                return src_nents;
 329        }
 330        if (src_nents + 1 > MAX_DDT_LEN)
 331                return -E2BIG;
 332
 333        dst_nents = 0;
 334        if (areq->src != areq->dst) {
 335                dst_nents = sg_nents_for_len(areq->dst, total);
 336                if (dst_nents < 0) {
 337                        dev_err(engine->dev, "Invalid numbers of dst SG.\n");
 338                        return dst_nents;
 339                }
 340                if (src_nents + 1 > MAX_DDT_LEN)
 341                        return -E2BIG;
 342        }
 343
 344        src_ddt = dma_pool_alloc(engine->req_pool, GFP_ATOMIC, &req->src_addr);
 345        if (!src_ddt)
 346                goto err;
 347
 348        dst_ddt = dma_pool_alloc(engine->req_pool, GFP_ATOMIC, &req->dst_addr);
 349        if (!dst_ddt)
 350                goto err_free_src;
 351
 352        req->src_ddt = src_ddt;
 353        req->dst_ddt = dst_ddt;
 354
 355        if (dst_nents) {
 356                src_ents = dma_map_sg(engine->dev, areq->src, src_nents,
 357                                      DMA_TO_DEVICE);
 358                if (!src_ents)
 359                        goto err_free_dst;
 360
 361                dst_ents = dma_map_sg(engine->dev, areq->dst, dst_nents,
 362                                      DMA_FROM_DEVICE);
 363
 364                if (!dst_ents) {
 365                        dma_unmap_sg(engine->dev, areq->src, src_nents,
 366                                     DMA_TO_DEVICE);
 367                        goto err_free_dst;
 368                }
 369        } else {
 370                src_ents = dma_map_sg(engine->dev, areq->src, src_nents,
 371                                      DMA_BIDIRECTIONAL);
 372                if (!src_ents)
 373                        goto err_free_dst;
 374                dst_ents = src_ents;
 375        }
 376
 377        /*
 378         * Now map in the payload for the source and destination and terminate
 379         * with the NULL pointers.
 380         */
 381        for_each_sg(areq->src, cur, src_ents, i)
 382                ddt_set(src_ddt++, sg_dma_address(cur), sg_dma_len(cur));
 383
 384        /* For decryption we need to skip the associated data. */
 385        total = req->is_encrypt ? 0 : areq->assoclen;
 386        for_each_sg(areq->dst, cur, dst_ents, i) {
 387                unsigned len = sg_dma_len(cur);
 388
 389                if (len <= total) {
 390                        total -= len;
 391                        continue;
 392                }
 393
 394                ddt_set(dst_ddt++, sg_dma_address(cur) + total, len - total);
 395        }
 396
 397        ddt_set(src_ddt, 0, 0);
 398        ddt_set(dst_ddt, 0, 0);
 399
 400        return 0;
 401
 402err_free_dst:
 403        dma_pool_free(engine->req_pool, dst_ddt, req->dst_addr);
 404err_free_src:
 405        dma_pool_free(engine->req_pool, src_ddt, req->src_addr);
 406err:
 407        return -ENOMEM;
 408}
 409
 410static void spacc_aead_free_ddts(struct spacc_req *req)
 411{
 412        struct aead_request *areq = container_of(req->req, struct aead_request,
 413                                                 base);
 414        struct crypto_aead *aead = crypto_aead_reqtfm(areq);
 415        unsigned total = areq->assoclen + areq->cryptlen +
 416                         (req->is_encrypt ? crypto_aead_authsize(aead) : 0);
 417        struct spacc_aead_ctx *aead_ctx = crypto_aead_ctx(aead);
 418        struct spacc_engine *engine = aead_ctx->generic.engine;
 419        int nents = sg_nents_for_len(areq->src, total);
 420
 421        /* sg_nents_for_len should not fail since it works when mapping sg */
 422        if (unlikely(nents < 0)) {
 423                dev_err(engine->dev, "Invalid numbers of src SG.\n");
 424                return;
 425        }
 426
 427        if (areq->src != areq->dst) {
 428                dma_unmap_sg(engine->dev, areq->src, nents, DMA_TO_DEVICE);
 429                nents = sg_nents_for_len(areq->dst, total);
 430                if (unlikely(nents < 0)) {
 431                        dev_err(engine->dev, "Invalid numbers of dst SG.\n");
 432                        return;
 433                }
 434                dma_unmap_sg(engine->dev, areq->dst, nents, DMA_FROM_DEVICE);
 435        } else
 436                dma_unmap_sg(engine->dev, areq->src, nents, DMA_BIDIRECTIONAL);
 437
 438        dma_pool_free(engine->req_pool, req->src_ddt, req->src_addr);
 439        dma_pool_free(engine->req_pool, req->dst_ddt, req->dst_addr);
 440}
 441
 442static void spacc_free_ddt(struct spacc_req *req, struct spacc_ddt *ddt,
 443                           dma_addr_t ddt_addr, struct scatterlist *payload,
 444                           unsigned nbytes, enum dma_data_direction dir)
 445{
 446        int nents = sg_nents_for_len(payload, nbytes);
 447
 448        if (nents < 0) {
 449                dev_err(req->engine->dev, "Invalid numbers of SG.\n");
 450                return;
 451        }
 452
 453        dma_unmap_sg(req->engine->dev, payload, nents, dir);
 454        dma_pool_free(req->engine->req_pool, ddt, ddt_addr);
 455}
 456
 457static int spacc_aead_setkey(struct crypto_aead *tfm, const u8 *key,
 458                             unsigned int keylen)
 459{
 460        struct spacc_aead_ctx *ctx = crypto_aead_ctx(tfm);
 461        struct crypto_authenc_keys keys;
 462        int err;
 463
 464        crypto_aead_clear_flags(ctx->sw_cipher, CRYPTO_TFM_REQ_MASK);
 465        crypto_aead_set_flags(ctx->sw_cipher, crypto_aead_get_flags(tfm) &
 466                                              CRYPTO_TFM_REQ_MASK);
 467        err = crypto_aead_setkey(ctx->sw_cipher, key, keylen);
 468        crypto_aead_clear_flags(tfm, CRYPTO_TFM_RES_MASK);
 469        crypto_aead_set_flags(tfm, crypto_aead_get_flags(ctx->sw_cipher) &
 470                                   CRYPTO_TFM_RES_MASK);
 471        if (err)
 472                return err;
 473
 474        if (crypto_authenc_extractkeys(&keys, key, keylen) != 0)
 475                goto badkey;
 476
 477        if (keys.enckeylen > AES_MAX_KEY_SIZE)
 478                goto badkey;
 479
 480        if (keys.authkeylen > sizeof(ctx->hash_ctx))
 481                goto badkey;
 482
 483        memcpy(ctx->cipher_key, keys.enckey, keys.enckeylen);
 484        ctx->cipher_key_len = keys.enckeylen;
 485
 486        memcpy(ctx->hash_ctx, keys.authkey, keys.authkeylen);
 487        ctx->hash_key_len = keys.authkeylen;
 488
 489        memzero_explicit(&keys, sizeof(keys));
 490        return 0;
 491
 492badkey:
 493        crypto_aead_set_flags(tfm, CRYPTO_TFM_RES_BAD_KEY_LEN);
 494        memzero_explicit(&keys, sizeof(keys));
 495        return -EINVAL;
 496}
 497
 498static int spacc_aead_setauthsize(struct crypto_aead *tfm,
 499                                  unsigned int authsize)
 500{
 501        struct spacc_aead_ctx *ctx = crypto_tfm_ctx(crypto_aead_tfm(tfm));
 502
 503        return crypto_aead_setauthsize(ctx->sw_cipher, authsize);
 504}
 505
 506/*
 507 * Check if an AEAD request requires a fallback operation. Some requests can't
 508 * be completed in hardware because the hardware may not support certain key
 509 * sizes. In these cases we need to complete the request in software.
 510 */
 511static int spacc_aead_need_fallback(struct aead_request *aead_req)
 512{
 513        struct crypto_aead *aead = crypto_aead_reqtfm(aead_req);
 514        struct aead_alg *alg = crypto_aead_alg(aead);
 515        struct spacc_aead *spacc_alg = to_spacc_aead(alg);
 516        struct spacc_aead_ctx *ctx = crypto_aead_ctx(aead);
 517
 518        /*
 519         * If we have a non-supported key-length, then we need to do a
 520         * software fallback.
 521         */
 522        if ((spacc_alg->ctrl_default & SPACC_CRYPTO_ALG_MASK) ==
 523            SPA_CTRL_CIPH_ALG_AES &&
 524            ctx->cipher_key_len != AES_KEYSIZE_128 &&
 525            ctx->cipher_key_len != AES_KEYSIZE_256)
 526                return 1;
 527
 528        return 0;
 529}
 530
 531static int spacc_aead_do_fallback(struct aead_request *req, unsigned alg_type,
 532                                  bool is_encrypt)
 533{
 534        struct crypto_tfm *old_tfm = crypto_aead_tfm(crypto_aead_reqtfm(req));
 535        struct spacc_aead_ctx *ctx = crypto_tfm_ctx(old_tfm);
 536        struct aead_request *subreq = aead_request_ctx(req);
 537
 538        aead_request_set_tfm(subreq, ctx->sw_cipher);
 539        aead_request_set_callback(subreq, req->base.flags,
 540                                  req->base.complete, req->base.data);
 541        aead_request_set_crypt(subreq, req->src, req->dst, req->cryptlen,
 542                               req->iv);
 543        aead_request_set_ad(subreq, req->assoclen);
 544
 545        return is_encrypt ? crypto_aead_encrypt(subreq) :
 546                            crypto_aead_decrypt(subreq);
 547}
 548
 549static void spacc_aead_complete(struct spacc_req *req)
 550{
 551        spacc_aead_free_ddts(req);
 552        req->req->complete(req->req, req->result);
 553}
 554
 555static int spacc_aead_submit(struct spacc_req *req)
 556{
 557        struct aead_request *aead_req =
 558                container_of(req->req, struct aead_request, base);
 559        struct crypto_aead *aead = crypto_aead_reqtfm(aead_req);
 560        unsigned int authsize = crypto_aead_authsize(aead);
 561        struct spacc_aead_ctx *ctx = crypto_aead_ctx(aead);
 562        struct aead_alg *alg = crypto_aead_alg(aead);
 563        struct spacc_aead *spacc_alg = to_spacc_aead(alg);
 564        struct spacc_engine *engine = ctx->generic.engine;
 565        u32 ctrl, proc_len, assoc_len;
 566
 567        req->result = -EINPROGRESS;
 568        req->ctx_id = spacc_load_ctx(&ctx->generic, ctx->cipher_key,
 569                ctx->cipher_key_len, aead_req->iv, crypto_aead_ivsize(aead),
 570                ctx->hash_ctx, ctx->hash_key_len);
 571
 572        /* Set the source and destination DDT pointers. */
 573        writel(req->src_addr, engine->regs + SPA_SRC_PTR_REG_OFFSET);
 574        writel(req->dst_addr, engine->regs + SPA_DST_PTR_REG_OFFSET);
 575        writel(0, engine->regs + SPA_OFFSET_REG_OFFSET);
 576
 577        assoc_len = aead_req->assoclen;
 578        proc_len = aead_req->cryptlen + assoc_len;
 579
 580        /*
 581         * If we are decrypting, we need to take the length of the ICV out of
 582         * the processing length.
 583         */
 584        if (!req->is_encrypt)
 585                proc_len -= authsize;
 586
 587        writel(proc_len, engine->regs + SPA_PROC_LEN_REG_OFFSET);
 588        writel(assoc_len, engine->regs + SPA_AAD_LEN_REG_OFFSET);
 589        writel(authsize, engine->regs + SPA_ICV_LEN_REG_OFFSET);
 590        writel(0, engine->regs + SPA_ICV_OFFSET_REG_OFFSET);
 591        writel(0, engine->regs + SPA_AUX_INFO_REG_OFFSET);
 592
 593        ctrl = spacc_alg->ctrl_default | (req->ctx_id << SPA_CTRL_CTX_IDX) |
 594                (1 << SPA_CTRL_ICV_APPEND);
 595        if (req->is_encrypt)
 596                ctrl |= (1 << SPA_CTRL_ENCRYPT_IDX) | (1 << SPA_CTRL_AAD_COPY);
 597        else
 598                ctrl |= (1 << SPA_CTRL_KEY_EXP);
 599
 600        mod_timer(&engine->packet_timeout, jiffies + PACKET_TIMEOUT);
 601
 602        writel(ctrl, engine->regs + SPA_CTRL_REG_OFFSET);
 603
 604        return -EINPROGRESS;
 605}
 606
 607static int spacc_req_submit(struct spacc_req *req);
 608
 609static void spacc_push(struct spacc_engine *engine)
 610{
 611        struct spacc_req *req;
 612
 613        while (!list_empty(&engine->pending) &&
 614               engine->in_flight + 1 <= engine->fifo_sz) {
 615
 616                ++engine->in_flight;
 617                req = list_first_entry(&engine->pending, struct spacc_req,
 618                                       list);
 619                list_move_tail(&req->list, &engine->in_progress);
 620
 621                req->result = spacc_req_submit(req);
 622        }
 623}
 624
 625/*
 626 * Setup an AEAD request for processing. This will configure the engine, load
 627 * the context and then start the packet processing.
 628 */
 629static int spacc_aead_setup(struct aead_request *req,
 630                            unsigned alg_type, bool is_encrypt)
 631{
 632        struct crypto_aead *aead = crypto_aead_reqtfm(req);
 633        struct aead_alg *alg = crypto_aead_alg(aead);
 634        struct spacc_engine *engine = to_spacc_aead(alg)->engine;
 635        struct spacc_req *dev_req = aead_request_ctx(req);
 636        int err;
 637        unsigned long flags;
 638
 639        dev_req->req            = &req->base;
 640        dev_req->is_encrypt     = is_encrypt;
 641        dev_req->result         = -EBUSY;
 642        dev_req->engine         = engine;
 643        dev_req->complete       = spacc_aead_complete;
 644
 645        if (unlikely(spacc_aead_need_fallback(req) ||
 646                     ((err = spacc_aead_make_ddts(req)) == -E2BIG)))
 647                return spacc_aead_do_fallback(req, alg_type, is_encrypt);
 648
 649        if (err)
 650                goto out;
 651
 652        err = -EINPROGRESS;
 653        spin_lock_irqsave(&engine->hw_lock, flags);
 654        if (unlikely(spacc_fifo_cmd_full(engine)) ||
 655            engine->in_flight + 1 > engine->fifo_sz) {
 656                if (!(req->base.flags & CRYPTO_TFM_REQ_MAY_BACKLOG)) {
 657                        err = -EBUSY;
 658                        spin_unlock_irqrestore(&engine->hw_lock, flags);
 659                        goto out_free_ddts;
 660                }
 661                list_add_tail(&dev_req->list, &engine->pending);
 662        } else {
 663                list_add_tail(&dev_req->list, &engine->pending);
 664                spacc_push(engine);
 665        }
 666        spin_unlock_irqrestore(&engine->hw_lock, flags);
 667
 668        goto out;
 669
 670out_free_ddts:
 671        spacc_aead_free_ddts(dev_req);
 672out:
 673        return err;
 674}
 675
 676static int spacc_aead_encrypt(struct aead_request *req)
 677{
 678        struct crypto_aead *aead = crypto_aead_reqtfm(req);
 679        struct spacc_aead *alg = to_spacc_aead(crypto_aead_alg(aead));
 680
 681        return spacc_aead_setup(req, alg->type, 1);
 682}
 683
 684static int spacc_aead_decrypt(struct aead_request *req)
 685{
 686        struct crypto_aead *aead = crypto_aead_reqtfm(req);
 687        struct spacc_aead  *alg = to_spacc_aead(crypto_aead_alg(aead));
 688
 689        return spacc_aead_setup(req, alg->type, 0);
 690}
 691
 692/*
 693 * Initialise a new AEAD context. This is responsible for allocating the
 694 * fallback cipher and initialising the context.
 695 */
 696static int spacc_aead_cra_init(struct crypto_aead *tfm)
 697{
 698        struct spacc_aead_ctx *ctx = crypto_aead_ctx(tfm);
 699        struct aead_alg *alg = crypto_aead_alg(tfm);
 700        struct spacc_aead *spacc_alg = to_spacc_aead(alg);
 701        struct spacc_engine *engine = spacc_alg->engine;
 702
 703        ctx->generic.flags = spacc_alg->type;
 704        ctx->generic.engine = engine;
 705        ctx->sw_cipher = crypto_alloc_aead(alg->base.cra_name, 0,
 706                                           CRYPTO_ALG_NEED_FALLBACK);
 707        if (IS_ERR(ctx->sw_cipher))
 708                return PTR_ERR(ctx->sw_cipher);
 709        ctx->generic.key_offs = spacc_alg->key_offs;
 710        ctx->generic.iv_offs = spacc_alg->iv_offs;
 711
 712        crypto_aead_set_reqsize(
 713                tfm,
 714                max(sizeof(struct spacc_req),
 715                    sizeof(struct aead_request) +
 716                    crypto_aead_reqsize(ctx->sw_cipher)));
 717
 718        return 0;
 719}
 720
 721/*
 722 * Destructor for an AEAD context. This is called when the transform is freed
 723 * and must free the fallback cipher.
 724 */
 725static void spacc_aead_cra_exit(struct crypto_aead *tfm)
 726{
 727        struct spacc_aead_ctx *ctx = crypto_aead_ctx(tfm);
 728
 729        crypto_free_aead(ctx->sw_cipher);
 730}
 731
 732/*
 733 * Set the DES key for a block cipher transform. This also performs weak key
 734 * checking if the transform has requested it.
 735 */
 736static int spacc_des_setkey(struct crypto_ablkcipher *cipher, const u8 *key,
 737                            unsigned int len)
 738{
 739        struct crypto_tfm *tfm = crypto_ablkcipher_tfm(cipher);
 740        struct spacc_ablk_ctx *ctx = crypto_tfm_ctx(tfm);
 741        u32 tmp[DES_EXPKEY_WORDS];
 742
 743        if (unlikely(!des_ekey(tmp, key)) &&
 744            (crypto_ablkcipher_get_flags(cipher) &
 745             CRYPTO_TFM_REQ_FORBID_WEAK_KEYS)) {
 746                tfm->crt_flags |= CRYPTO_TFM_RES_WEAK_KEY;
 747                return -EINVAL;
 748        }
 749
 750        memcpy(ctx->key, key, len);
 751        ctx->key_len = len;
 752
 753        return 0;
 754}
 755
 756/*
 757 * Set the 3DES key for a block cipher transform. This also performs weak key
 758 * checking if the transform has requested it.
 759 */
 760static int spacc_des3_setkey(struct crypto_ablkcipher *cipher, const u8 *key,
 761                             unsigned int len)
 762{
 763        struct spacc_ablk_ctx *ctx = crypto_ablkcipher_ctx(cipher);
 764        u32 flags;
 765        int err;
 766
 767        flags = crypto_ablkcipher_get_flags(cipher);
 768        err = __des3_verify_key(&flags, key);
 769        if (unlikely(err)) {
 770                crypto_ablkcipher_set_flags(cipher, flags);
 771                return err;
 772        }
 773
 774        memcpy(ctx->key, key, len);
 775        ctx->key_len = len;
 776
 777        return 0;
 778}
 779
 780/*
 781 * Set the key for an AES block cipher. Some key lengths are not supported in
 782 * hardware so this must also check whether a fallback is needed.
 783 */
 784static int spacc_aes_setkey(struct crypto_ablkcipher *cipher, const u8 *key,
 785                            unsigned int len)
 786{
 787        struct crypto_tfm *tfm = crypto_ablkcipher_tfm(cipher);
 788        struct spacc_ablk_ctx *ctx = crypto_tfm_ctx(tfm);
 789        int err = 0;
 790
 791        if (len > AES_MAX_KEY_SIZE) {
 792                crypto_ablkcipher_set_flags(cipher, CRYPTO_TFM_RES_BAD_KEY_LEN);
 793                return -EINVAL;
 794        }
 795
 796        /*
 797         * IPSec engine only supports 128 and 256 bit AES keys. If we get a
 798         * request for any other size (192 bits) then we need to do a software
 799         * fallback.
 800         */
 801        if (len != AES_KEYSIZE_128 && len != AES_KEYSIZE_256) {
 802                if (!ctx->sw_cipher)
 803                        return -EINVAL;
 804
 805                /*
 806                 * Set the fallback transform to use the same request flags as
 807                 * the hardware transform.
 808                 */
 809                crypto_sync_skcipher_clear_flags(ctx->sw_cipher,
 810                                            CRYPTO_TFM_REQ_MASK);
 811                crypto_sync_skcipher_set_flags(ctx->sw_cipher,
 812                                          cipher->base.crt_flags &
 813                                          CRYPTO_TFM_REQ_MASK);
 814
 815                err = crypto_sync_skcipher_setkey(ctx->sw_cipher, key, len);
 816
 817                tfm->crt_flags &= ~CRYPTO_TFM_RES_MASK;
 818                tfm->crt_flags |=
 819                        crypto_sync_skcipher_get_flags(ctx->sw_cipher) &
 820                        CRYPTO_TFM_RES_MASK;
 821
 822                if (err)
 823                        goto sw_setkey_failed;
 824        }
 825
 826        memcpy(ctx->key, key, len);
 827        ctx->key_len = len;
 828
 829sw_setkey_failed:
 830        return err;
 831}
 832
 833static int spacc_kasumi_f8_setkey(struct crypto_ablkcipher *cipher,
 834                                  const u8 *key, unsigned int len)
 835{
 836        struct crypto_tfm *tfm = crypto_ablkcipher_tfm(cipher);
 837        struct spacc_ablk_ctx *ctx = crypto_tfm_ctx(tfm);
 838        int err = 0;
 839
 840        if (len > AES_MAX_KEY_SIZE) {
 841                crypto_ablkcipher_set_flags(cipher, CRYPTO_TFM_RES_BAD_KEY_LEN);
 842                err = -EINVAL;
 843                goto out;
 844        }
 845
 846        memcpy(ctx->key, key, len);
 847        ctx->key_len = len;
 848
 849out:
 850        return err;
 851}
 852
 853static int spacc_ablk_need_fallback(struct spacc_req *req)
 854{
 855        struct spacc_ablk_ctx *ctx;
 856        struct crypto_tfm *tfm = req->req->tfm;
 857        struct crypto_alg *alg = req->req->tfm->__crt_alg;
 858        struct spacc_alg *spacc_alg = to_spacc_alg(alg);
 859
 860        ctx = crypto_tfm_ctx(tfm);
 861
 862        return (spacc_alg->ctrl_default & SPACC_CRYPTO_ALG_MASK) ==
 863                        SPA_CTRL_CIPH_ALG_AES &&
 864                        ctx->key_len != AES_KEYSIZE_128 &&
 865                        ctx->key_len != AES_KEYSIZE_256;
 866}
 867
 868static void spacc_ablk_complete(struct spacc_req *req)
 869{
 870        struct ablkcipher_request *ablk_req = ablkcipher_request_cast(req->req);
 871
 872        if (ablk_req->src != ablk_req->dst) {
 873                spacc_free_ddt(req, req->src_ddt, req->src_addr, ablk_req->src,
 874                               ablk_req->nbytes, DMA_TO_DEVICE);
 875                spacc_free_ddt(req, req->dst_ddt, req->dst_addr, ablk_req->dst,
 876                               ablk_req->nbytes, DMA_FROM_DEVICE);
 877        } else
 878                spacc_free_ddt(req, req->dst_ddt, req->dst_addr, ablk_req->dst,
 879                               ablk_req->nbytes, DMA_BIDIRECTIONAL);
 880
 881        req->req->complete(req->req, req->result);
 882}
 883
 884static int spacc_ablk_submit(struct spacc_req *req)
 885{
 886        struct crypto_tfm *tfm = req->req->tfm;
 887        struct spacc_ablk_ctx *ctx = crypto_tfm_ctx(tfm);
 888        struct ablkcipher_request *ablk_req = ablkcipher_request_cast(req->req);
 889        struct crypto_alg *alg = req->req->tfm->__crt_alg;
 890        struct spacc_alg *spacc_alg = to_spacc_alg(alg);
 891        struct spacc_engine *engine = ctx->generic.engine;
 892        u32 ctrl;
 893
 894        req->ctx_id = spacc_load_ctx(&ctx->generic, ctx->key,
 895                ctx->key_len, ablk_req->info, alg->cra_ablkcipher.ivsize,
 896                NULL, 0);
 897
 898        writel(req->src_addr, engine->regs + SPA_SRC_PTR_REG_OFFSET);
 899        writel(req->dst_addr, engine->regs + SPA_DST_PTR_REG_OFFSET);
 900        writel(0, engine->regs + SPA_OFFSET_REG_OFFSET);
 901
 902        writel(ablk_req->nbytes, engine->regs + SPA_PROC_LEN_REG_OFFSET);
 903        writel(0, engine->regs + SPA_ICV_OFFSET_REG_OFFSET);
 904        writel(0, engine->regs + SPA_AUX_INFO_REG_OFFSET);
 905        writel(0, engine->regs + SPA_AAD_LEN_REG_OFFSET);
 906
 907        ctrl = spacc_alg->ctrl_default | (req->ctx_id << SPA_CTRL_CTX_IDX) |
 908                (req->is_encrypt ? (1 << SPA_CTRL_ENCRYPT_IDX) :
 909                 (1 << SPA_CTRL_KEY_EXP));
 910
 911        mod_timer(&engine->packet_timeout, jiffies + PACKET_TIMEOUT);
 912
 913        writel(ctrl, engine->regs + SPA_CTRL_REG_OFFSET);
 914
 915        return -EINPROGRESS;
 916}
 917
 918static int spacc_ablk_do_fallback(struct ablkcipher_request *req,
 919                                  unsigned alg_type, bool is_encrypt)
 920{
 921        struct crypto_tfm *old_tfm =
 922            crypto_ablkcipher_tfm(crypto_ablkcipher_reqtfm(req));
 923        struct spacc_ablk_ctx *ctx = crypto_tfm_ctx(old_tfm);
 924        SYNC_SKCIPHER_REQUEST_ON_STACK(subreq, ctx->sw_cipher);
 925        int err;
 926
 927        /*
 928         * Change the request to use the software fallback transform, and once
 929         * the ciphering has completed, put the old transform back into the
 930         * request.
 931         */
 932        skcipher_request_set_sync_tfm(subreq, ctx->sw_cipher);
 933        skcipher_request_set_callback(subreq, req->base.flags, NULL, NULL);
 934        skcipher_request_set_crypt(subreq, req->src, req->dst,
 935                                   req->nbytes, req->info);
 936        err = is_encrypt ? crypto_skcipher_encrypt(subreq) :
 937                           crypto_skcipher_decrypt(subreq);
 938        skcipher_request_zero(subreq);
 939
 940        return err;
 941}
 942
 943static int spacc_ablk_setup(struct ablkcipher_request *req, unsigned alg_type,
 944                            bool is_encrypt)
 945{
 946        struct crypto_alg *alg = req->base.tfm->__crt_alg;
 947        struct spacc_engine *engine = to_spacc_alg(alg)->engine;
 948        struct spacc_req *dev_req = ablkcipher_request_ctx(req);
 949        unsigned long flags;
 950        int err = -ENOMEM;
 951
 952        dev_req->req            = &req->base;
 953        dev_req->is_encrypt     = is_encrypt;
 954        dev_req->engine         = engine;
 955        dev_req->complete       = spacc_ablk_complete;
 956        dev_req->result         = -EINPROGRESS;
 957
 958        if (unlikely(spacc_ablk_need_fallback(dev_req)))
 959                return spacc_ablk_do_fallback(req, alg_type, is_encrypt);
 960
 961        /*
 962         * Create the DDT's for the engine. If we share the same source and
 963         * destination then we can optimize by reusing the DDT's.
 964         */
 965        if (req->src != req->dst) {
 966                dev_req->src_ddt = spacc_sg_to_ddt(engine, req->src,
 967                        req->nbytes, DMA_TO_DEVICE, &dev_req->src_addr);
 968                if (!dev_req->src_ddt)
 969                        goto out;
 970
 971                dev_req->dst_ddt = spacc_sg_to_ddt(engine, req->dst,
 972                        req->nbytes, DMA_FROM_DEVICE, &dev_req->dst_addr);
 973                if (!dev_req->dst_ddt)
 974                        goto out_free_src;
 975        } else {
 976                dev_req->dst_ddt = spacc_sg_to_ddt(engine, req->dst,
 977                        req->nbytes, DMA_BIDIRECTIONAL, &dev_req->dst_addr);
 978                if (!dev_req->dst_ddt)
 979                        goto out;
 980
 981                dev_req->src_ddt = NULL;
 982                dev_req->src_addr = dev_req->dst_addr;
 983        }
 984
 985        err = -EINPROGRESS;
 986        spin_lock_irqsave(&engine->hw_lock, flags);
 987        /*
 988         * Check if the engine will accept the operation now. If it won't then
 989         * we either stick it on the end of a pending list if we can backlog,
 990         * or bailout with an error if not.
 991         */
 992        if (unlikely(spacc_fifo_cmd_full(engine)) ||
 993            engine->in_flight + 1 > engine->fifo_sz) {
 994                if (!(req->base.flags & CRYPTO_TFM_REQ_MAY_BACKLOG)) {
 995                        err = -EBUSY;
 996                        spin_unlock_irqrestore(&engine->hw_lock, flags);
 997                        goto out_free_ddts;
 998                }
 999                list_add_tail(&dev_req->list, &engine->pending);
1000        } else {
1001                list_add_tail(&dev_req->list, &engine->pending);
1002                spacc_push(engine);
1003        }
1004        spin_unlock_irqrestore(&engine->hw_lock, flags);
1005
1006        goto out;
1007
1008out_free_ddts:
1009        spacc_free_ddt(dev_req, dev_req->dst_ddt, dev_req->dst_addr, req->dst,
1010                       req->nbytes, req->src == req->dst ?
1011                       DMA_BIDIRECTIONAL : DMA_FROM_DEVICE);
1012out_free_src:
1013        if (req->src != req->dst)
1014                spacc_free_ddt(dev_req, dev_req->src_ddt, dev_req->src_addr,
1015                               req->src, req->nbytes, DMA_TO_DEVICE);
1016out:
1017        return err;
1018}
1019
1020static int spacc_ablk_cra_init(struct crypto_tfm *tfm)
1021{
1022        struct spacc_ablk_ctx *ctx = crypto_tfm_ctx(tfm);
1023        struct crypto_alg *alg = tfm->__crt_alg;
1024        struct spacc_alg *spacc_alg = to_spacc_alg(alg);
1025        struct spacc_engine *engine = spacc_alg->engine;
1026
1027        ctx->generic.flags = spacc_alg->type;
1028        ctx->generic.engine = engine;
1029        if (alg->cra_flags & CRYPTO_ALG_NEED_FALLBACK) {
1030                ctx->sw_cipher = crypto_alloc_sync_skcipher(
1031                        alg->cra_name, 0, CRYPTO_ALG_NEED_FALLBACK);
1032                if (IS_ERR(ctx->sw_cipher)) {
1033                        dev_warn(engine->dev, "failed to allocate fallback for %s\n",
1034                                 alg->cra_name);
1035                        return PTR_ERR(ctx->sw_cipher);
1036                }
1037        }
1038        ctx->generic.key_offs = spacc_alg->key_offs;
1039        ctx->generic.iv_offs = spacc_alg->iv_offs;
1040
1041        tfm->crt_ablkcipher.reqsize = sizeof(struct spacc_req);
1042
1043        return 0;
1044}
1045
1046static void spacc_ablk_cra_exit(struct crypto_tfm *tfm)
1047{
1048        struct spacc_ablk_ctx *ctx = crypto_tfm_ctx(tfm);
1049
1050        crypto_free_sync_skcipher(ctx->sw_cipher);
1051}
1052
1053static int spacc_ablk_encrypt(struct ablkcipher_request *req)
1054{
1055        struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(req);
1056        struct crypto_tfm *tfm = crypto_ablkcipher_tfm(cipher);
1057        struct spacc_alg *alg = to_spacc_alg(tfm->__crt_alg);
1058
1059        return spacc_ablk_setup(req, alg->type, 1);
1060}
1061
1062static int spacc_ablk_decrypt(struct ablkcipher_request *req)
1063{
1064        struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(req);
1065        struct crypto_tfm *tfm = crypto_ablkcipher_tfm(cipher);
1066        struct spacc_alg *alg = to_spacc_alg(tfm->__crt_alg);
1067
1068        return spacc_ablk_setup(req, alg->type, 0);
1069}
1070
1071static inline int spacc_fifo_stat_empty(struct spacc_engine *engine)
1072{
1073        return readl(engine->regs + SPA_FIFO_STAT_REG_OFFSET) &
1074                SPA_FIFO_STAT_EMPTY;
1075}
1076
1077static void spacc_process_done(struct spacc_engine *engine)
1078{
1079        struct spacc_req *req;
1080        unsigned long flags;
1081
1082        spin_lock_irqsave(&engine->hw_lock, flags);
1083
1084        while (!spacc_fifo_stat_empty(engine)) {
1085                req = list_first_entry(&engine->in_progress, struct spacc_req,
1086                                       list);
1087                list_move_tail(&req->list, &engine->completed);
1088                --engine->in_flight;
1089
1090                /* POP the status register. */
1091                writel(~0, engine->regs + SPA_STAT_POP_REG_OFFSET);
1092                req->result = (readl(engine->regs + SPA_STATUS_REG_OFFSET) &
1093                     SPA_STATUS_RES_CODE_MASK) >> SPA_STATUS_RES_CODE_OFFSET;
1094
1095                /*
1096                 * Convert the SPAcc error status into the standard POSIX error
1097                 * codes.
1098                 */
1099                if (unlikely(req->result)) {
1100                        switch (req->result) {
1101                        case SPA_STATUS_ICV_FAIL:
1102                                req->result = -EBADMSG;
1103                                break;
1104
1105                        case SPA_STATUS_MEMORY_ERROR:
1106                                dev_warn(engine->dev,
1107                                         "memory error triggered\n");
1108                                req->result = -EFAULT;
1109                                break;
1110
1111                        case SPA_STATUS_BLOCK_ERROR:
1112                                dev_warn(engine->dev,
1113                                         "block error triggered\n");
1114                                req->result = -EIO;
1115                                break;
1116                        }
1117                }
1118        }
1119
1120        tasklet_schedule(&engine->complete);
1121
1122        spin_unlock_irqrestore(&engine->hw_lock, flags);
1123}
1124
1125static irqreturn_t spacc_spacc_irq(int irq, void *dev)
1126{
1127        struct spacc_engine *engine = (struct spacc_engine *)dev;
1128        u32 spacc_irq_stat = readl(engine->regs + SPA_IRQ_STAT_REG_OFFSET);
1129
1130        writel(spacc_irq_stat, engine->regs + SPA_IRQ_STAT_REG_OFFSET);
1131        spacc_process_done(engine);
1132
1133        return IRQ_HANDLED;
1134}
1135
1136static void spacc_packet_timeout(struct timer_list *t)
1137{
1138        struct spacc_engine *engine = from_timer(engine, t, packet_timeout);
1139
1140        spacc_process_done(engine);
1141}
1142
1143static int spacc_req_submit(struct spacc_req *req)
1144{
1145        struct crypto_alg *alg = req->req->tfm->__crt_alg;
1146
1147        if (CRYPTO_ALG_TYPE_AEAD == (CRYPTO_ALG_TYPE_MASK & alg->cra_flags))
1148                return spacc_aead_submit(req);
1149        else
1150                return spacc_ablk_submit(req);
1151}
1152
1153static void spacc_spacc_complete(unsigned long data)
1154{
1155        struct spacc_engine *engine = (struct spacc_engine *)data;
1156        struct spacc_req *req, *tmp;
1157        unsigned long flags;
1158        LIST_HEAD(completed);
1159
1160        spin_lock_irqsave(&engine->hw_lock, flags);
1161
1162        list_splice_init(&engine->completed, &completed);
1163        spacc_push(engine);
1164        if (engine->in_flight)
1165                mod_timer(&engine->packet_timeout, jiffies + PACKET_TIMEOUT);
1166
1167        spin_unlock_irqrestore(&engine->hw_lock, flags);
1168
1169        list_for_each_entry_safe(req, tmp, &completed, list) {
1170                list_del(&req->list);
1171                req->complete(req);
1172        }
1173}
1174
1175#ifdef CONFIG_PM
1176static int spacc_suspend(struct device *dev)
1177{
1178        struct spacc_engine *engine = dev_get_drvdata(dev);
1179
1180        /*
1181         * We only support standby mode. All we have to do is gate the clock to
1182         * the spacc. The hardware will preserve state until we turn it back
1183         * on again.
1184         */
1185        clk_disable(engine->clk);
1186
1187        return 0;
1188}
1189
1190static int spacc_resume(struct device *dev)
1191{
1192        struct spacc_engine *engine = dev_get_drvdata(dev);
1193
1194        return clk_enable(engine->clk);
1195}
1196
1197static const struct dev_pm_ops spacc_pm_ops = {
1198        .suspend        = spacc_suspend,
1199        .resume         = spacc_resume,
1200};
1201#endif /* CONFIG_PM */
1202
1203static inline struct spacc_engine *spacc_dev_to_engine(struct device *dev)
1204{
1205        return dev ? dev_get_drvdata(dev) : NULL;
1206}
1207
1208static ssize_t spacc_stat_irq_thresh_show(struct device *dev,
1209                                          struct device_attribute *attr,
1210                                          char *buf)
1211{
1212        struct spacc_engine *engine = spacc_dev_to_engine(dev);
1213
1214        return snprintf(buf, PAGE_SIZE, "%u\n", engine->stat_irq_thresh);
1215}
1216
1217static ssize_t spacc_stat_irq_thresh_store(struct device *dev,
1218                                           struct device_attribute *attr,
1219                                           const char *buf, size_t len)
1220{
1221        struct spacc_engine *engine = spacc_dev_to_engine(dev);
1222        unsigned long thresh;
1223
1224        if (kstrtoul(buf, 0, &thresh))
1225                return -EINVAL;
1226
1227        thresh = clamp(thresh, 1UL, engine->fifo_sz - 1);
1228
1229        engine->stat_irq_thresh = thresh;
1230        writel(engine->stat_irq_thresh << SPA_IRQ_CTRL_STAT_CNT_OFFSET,
1231               engine->regs + SPA_IRQ_CTRL_REG_OFFSET);
1232
1233        return len;
1234}
1235static DEVICE_ATTR(stat_irq_thresh, 0644, spacc_stat_irq_thresh_show,
1236                   spacc_stat_irq_thresh_store);
1237
1238static struct spacc_alg ipsec_engine_algs[] = {
1239        {
1240                .ctrl_default = SPA_CTRL_CIPH_ALG_AES | SPA_CTRL_CIPH_MODE_CBC,
1241                .key_offs = 0,
1242                .iv_offs = AES_MAX_KEY_SIZE,
1243                .alg = {
1244                        .cra_name = "cbc(aes)",
1245                        .cra_driver_name = "cbc-aes-picoxcell",
1246                        .cra_priority = SPACC_CRYPTO_ALG_PRIORITY,
1247                        .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
1248                                     CRYPTO_ALG_KERN_DRIVER_ONLY |
1249                                     CRYPTO_ALG_ASYNC |
1250                                     CRYPTO_ALG_NEED_FALLBACK,
1251                        .cra_blocksize = AES_BLOCK_SIZE,
1252                        .cra_ctxsize = sizeof(struct spacc_ablk_ctx),
1253                        .cra_type = &crypto_ablkcipher_type,
1254                        .cra_module = THIS_MODULE,
1255                        .cra_ablkcipher = {
1256                                .setkey = spacc_aes_setkey,
1257                                .encrypt = spacc_ablk_encrypt,
1258                                .decrypt = spacc_ablk_decrypt,
1259                                .min_keysize = AES_MIN_KEY_SIZE,
1260                                .max_keysize = AES_MAX_KEY_SIZE,
1261                                .ivsize = AES_BLOCK_SIZE,
1262                        },
1263                        .cra_init = spacc_ablk_cra_init,
1264                        .cra_exit = spacc_ablk_cra_exit,
1265                },
1266        },
1267        {
1268                .key_offs = 0,
1269                .iv_offs = AES_MAX_KEY_SIZE,
1270                .ctrl_default = SPA_CTRL_CIPH_ALG_AES | SPA_CTRL_CIPH_MODE_ECB,
1271                .alg = {
1272                        .cra_name = "ecb(aes)",
1273                        .cra_driver_name = "ecb-aes-picoxcell",
1274                        .cra_priority = SPACC_CRYPTO_ALG_PRIORITY,
1275                        .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
1276                                CRYPTO_ALG_KERN_DRIVER_ONLY |
1277                                CRYPTO_ALG_ASYNC | CRYPTO_ALG_NEED_FALLBACK,
1278                        .cra_blocksize = AES_BLOCK_SIZE,
1279                        .cra_ctxsize = sizeof(struct spacc_ablk_ctx),
1280                        .cra_type = &crypto_ablkcipher_type,
1281                        .cra_module = THIS_MODULE,
1282                        .cra_ablkcipher = {
1283                                .setkey = spacc_aes_setkey,
1284                                .encrypt = spacc_ablk_encrypt,
1285                                .decrypt = spacc_ablk_decrypt,
1286                                .min_keysize = AES_MIN_KEY_SIZE,
1287                                .max_keysize = AES_MAX_KEY_SIZE,
1288                        },
1289                        .cra_init = spacc_ablk_cra_init,
1290                        .cra_exit = spacc_ablk_cra_exit,
1291                },
1292        },
1293        {
1294                .key_offs = DES_BLOCK_SIZE,
1295                .iv_offs = 0,
1296                .ctrl_default = SPA_CTRL_CIPH_ALG_DES | SPA_CTRL_CIPH_MODE_CBC,
1297                .alg = {
1298                        .cra_name = "cbc(des)",
1299                        .cra_driver_name = "cbc-des-picoxcell",
1300                        .cra_priority = SPACC_CRYPTO_ALG_PRIORITY,
1301                        .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
1302                                        CRYPTO_ALG_ASYNC |
1303                                        CRYPTO_ALG_KERN_DRIVER_ONLY,
1304                        .cra_blocksize = DES_BLOCK_SIZE,
1305                        .cra_ctxsize = sizeof(struct spacc_ablk_ctx),
1306                        .cra_type = &crypto_ablkcipher_type,
1307                        .cra_module = THIS_MODULE,
1308                        .cra_ablkcipher = {
1309                                .setkey = spacc_des_setkey,
1310                                .encrypt = spacc_ablk_encrypt,
1311                                .decrypt = spacc_ablk_decrypt,
1312                                .min_keysize = DES_KEY_SIZE,
1313                                .max_keysize = DES_KEY_SIZE,
1314                                .ivsize = DES_BLOCK_SIZE,
1315                        },
1316                        .cra_init = spacc_ablk_cra_init,
1317                        .cra_exit = spacc_ablk_cra_exit,
1318                },
1319        },
1320        {
1321                .key_offs = DES_BLOCK_SIZE,
1322                .iv_offs = 0,
1323                .ctrl_default = SPA_CTRL_CIPH_ALG_DES | SPA_CTRL_CIPH_MODE_ECB,
1324                .alg = {
1325                        .cra_name = "ecb(des)",
1326                        .cra_driver_name = "ecb-des-picoxcell",
1327                        .cra_priority = SPACC_CRYPTO_ALG_PRIORITY,
1328                        .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
1329                                        CRYPTO_ALG_ASYNC |
1330                                        CRYPTO_ALG_KERN_DRIVER_ONLY,
1331                        .cra_blocksize = DES_BLOCK_SIZE,
1332                        .cra_ctxsize = sizeof(struct spacc_ablk_ctx),
1333                        .cra_type = &crypto_ablkcipher_type,
1334                        .cra_module = THIS_MODULE,
1335                        .cra_ablkcipher = {
1336                                .setkey = spacc_des_setkey,
1337                                .encrypt = spacc_ablk_encrypt,
1338                                .decrypt = spacc_ablk_decrypt,
1339                                .min_keysize = DES_KEY_SIZE,
1340                                .max_keysize = DES_KEY_SIZE,
1341                        },
1342                        .cra_init = spacc_ablk_cra_init,
1343                        .cra_exit = spacc_ablk_cra_exit,
1344                },
1345        },
1346        {
1347                .key_offs = DES_BLOCK_SIZE,
1348                .iv_offs = 0,
1349                .ctrl_default = SPA_CTRL_CIPH_ALG_DES | SPA_CTRL_CIPH_MODE_CBC,
1350                .alg = {
1351                        .cra_name = "cbc(des3_ede)",
1352                        .cra_driver_name = "cbc-des3-ede-picoxcell",
1353                        .cra_priority = SPACC_CRYPTO_ALG_PRIORITY,
1354                        .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
1355                                        CRYPTO_ALG_ASYNC |
1356                                        CRYPTO_ALG_KERN_DRIVER_ONLY,
1357                        .cra_blocksize = DES3_EDE_BLOCK_SIZE,
1358                        .cra_ctxsize = sizeof(struct spacc_ablk_ctx),
1359                        .cra_type = &crypto_ablkcipher_type,
1360                        .cra_module = THIS_MODULE,
1361                        .cra_ablkcipher = {
1362                                .setkey = spacc_des3_setkey,
1363                                .encrypt = spacc_ablk_encrypt,
1364                                .decrypt = spacc_ablk_decrypt,
1365                                .min_keysize = DES3_EDE_KEY_SIZE,
1366                                .max_keysize = DES3_EDE_KEY_SIZE,
1367                                .ivsize = DES3_EDE_BLOCK_SIZE,
1368                        },
1369                        .cra_init = spacc_ablk_cra_init,
1370                        .cra_exit = spacc_ablk_cra_exit,
1371                },
1372        },
1373        {
1374                .key_offs = DES_BLOCK_SIZE,
1375                .iv_offs = 0,
1376                .ctrl_default = SPA_CTRL_CIPH_ALG_DES | SPA_CTRL_CIPH_MODE_ECB,
1377                .alg = {
1378                        .cra_name = "ecb(des3_ede)",
1379                        .cra_driver_name = "ecb-des3-ede-picoxcell",
1380                        .cra_priority = SPACC_CRYPTO_ALG_PRIORITY,
1381                        .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
1382                                        CRYPTO_ALG_ASYNC |
1383                                        CRYPTO_ALG_KERN_DRIVER_ONLY,
1384                        .cra_blocksize = DES3_EDE_BLOCK_SIZE,
1385                        .cra_ctxsize = sizeof(struct spacc_ablk_ctx),
1386                        .cra_type = &crypto_ablkcipher_type,
1387                        .cra_module = THIS_MODULE,
1388                        .cra_ablkcipher = {
1389                                .setkey = spacc_des3_setkey,
1390                                .encrypt = spacc_ablk_encrypt,
1391                                .decrypt = spacc_ablk_decrypt,
1392                                .min_keysize = DES3_EDE_KEY_SIZE,
1393                                .max_keysize = DES3_EDE_KEY_SIZE,
1394                        },
1395                        .cra_init = spacc_ablk_cra_init,
1396                        .cra_exit = spacc_ablk_cra_exit,
1397                },
1398        },
1399};
1400
1401static struct spacc_aead ipsec_engine_aeads[] = {
1402        {
1403                .ctrl_default = SPA_CTRL_CIPH_ALG_AES |
1404                                SPA_CTRL_CIPH_MODE_CBC |
1405                                SPA_CTRL_HASH_ALG_SHA |
1406                                SPA_CTRL_HASH_MODE_HMAC,
1407                .key_offs = 0,
1408                .iv_offs = AES_MAX_KEY_SIZE,
1409                .alg = {
1410                        .base = {
1411                                .cra_name = "authenc(hmac(sha1),cbc(aes))",
1412                                .cra_driver_name = "authenc-hmac-sha1-"
1413                                                   "cbc-aes-picoxcell",
1414                                .cra_priority = SPACC_CRYPTO_ALG_PRIORITY,
1415                                .cra_flags = CRYPTO_ALG_ASYNC |
1416                                             CRYPTO_ALG_NEED_FALLBACK |
1417                                             CRYPTO_ALG_KERN_DRIVER_ONLY,
1418                                .cra_blocksize = AES_BLOCK_SIZE,
1419                                .cra_ctxsize = sizeof(struct spacc_aead_ctx),
1420                                .cra_module = THIS_MODULE,
1421                        },
1422                        .setkey = spacc_aead_setkey,
1423                        .setauthsize = spacc_aead_setauthsize,
1424                        .encrypt = spacc_aead_encrypt,
1425                        .decrypt = spacc_aead_decrypt,
1426                        .ivsize = AES_BLOCK_SIZE,
1427                        .maxauthsize = SHA1_DIGEST_SIZE,
1428                        .init = spacc_aead_cra_init,
1429                        .exit = spacc_aead_cra_exit,
1430                },
1431        },
1432        {
1433                .ctrl_default = SPA_CTRL_CIPH_ALG_AES |
1434                                SPA_CTRL_CIPH_MODE_CBC |
1435                                SPA_CTRL_HASH_ALG_SHA256 |
1436                                SPA_CTRL_HASH_MODE_HMAC,
1437                .key_offs = 0,
1438                .iv_offs = AES_MAX_KEY_SIZE,
1439                .alg = {
1440                        .base = {
1441                                .cra_name = "authenc(hmac(sha256),cbc(aes))",
1442                                .cra_driver_name = "authenc-hmac-sha256-"
1443                                                   "cbc-aes-picoxcell",
1444                                .cra_priority = SPACC_CRYPTO_ALG_PRIORITY,
1445                                .cra_flags = CRYPTO_ALG_ASYNC |
1446                                             CRYPTO_ALG_NEED_FALLBACK |
1447                                             CRYPTO_ALG_KERN_DRIVER_ONLY,
1448                                .cra_blocksize = AES_BLOCK_SIZE,
1449                                .cra_ctxsize = sizeof(struct spacc_aead_ctx),
1450                                .cra_module = THIS_MODULE,
1451                        },
1452                        .setkey = spacc_aead_setkey,
1453                        .setauthsize = spacc_aead_setauthsize,
1454                        .encrypt = spacc_aead_encrypt,
1455                        .decrypt = spacc_aead_decrypt,
1456                        .ivsize = AES_BLOCK_SIZE,
1457                        .maxauthsize = SHA256_DIGEST_SIZE,
1458                        .init = spacc_aead_cra_init,
1459                        .exit = spacc_aead_cra_exit,
1460                },
1461        },
1462        {
1463                .key_offs = 0,
1464                .iv_offs = AES_MAX_KEY_SIZE,
1465                .ctrl_default = SPA_CTRL_CIPH_ALG_AES |
1466                                SPA_CTRL_CIPH_MODE_CBC |
1467                                SPA_CTRL_HASH_ALG_MD5 |
1468                                SPA_CTRL_HASH_MODE_HMAC,
1469                .alg = {
1470                        .base = {
1471                                .cra_name = "authenc(hmac(md5),cbc(aes))",
1472                                .cra_driver_name = "authenc-hmac-md5-"
1473                                                   "cbc-aes-picoxcell",
1474                                .cra_priority = SPACC_CRYPTO_ALG_PRIORITY,
1475                                .cra_flags = CRYPTO_ALG_ASYNC |
1476                                             CRYPTO_ALG_NEED_FALLBACK |
1477                                             CRYPTO_ALG_KERN_DRIVER_ONLY,
1478                                .cra_blocksize = AES_BLOCK_SIZE,
1479                                .cra_ctxsize = sizeof(struct spacc_aead_ctx),
1480                                .cra_module = THIS_MODULE,
1481                        },
1482                        .setkey = spacc_aead_setkey,
1483                        .setauthsize = spacc_aead_setauthsize,
1484                        .encrypt = spacc_aead_encrypt,
1485                        .decrypt = spacc_aead_decrypt,
1486                        .ivsize = AES_BLOCK_SIZE,
1487                        .maxauthsize = MD5_DIGEST_SIZE,
1488                        .init = spacc_aead_cra_init,
1489                        .exit = spacc_aead_cra_exit,
1490                },
1491        },
1492        {
1493                .key_offs = DES_BLOCK_SIZE,
1494                .iv_offs = 0,
1495                .ctrl_default = SPA_CTRL_CIPH_ALG_DES |
1496                                SPA_CTRL_CIPH_MODE_CBC |
1497                                SPA_CTRL_HASH_ALG_SHA |
1498                                SPA_CTRL_HASH_MODE_HMAC,
1499                .alg = {
1500                        .base = {
1501                                .cra_name = "authenc(hmac(sha1),cbc(des3_ede))",
1502                                .cra_driver_name = "authenc-hmac-sha1-"
1503                                                   "cbc-3des-picoxcell",
1504                                .cra_priority = SPACC_CRYPTO_ALG_PRIORITY,
1505                                .cra_flags = CRYPTO_ALG_ASYNC |
1506                                             CRYPTO_ALG_NEED_FALLBACK |
1507                                             CRYPTO_ALG_KERN_DRIVER_ONLY,
1508                                .cra_blocksize = DES3_EDE_BLOCK_SIZE,
1509                                .cra_ctxsize = sizeof(struct spacc_aead_ctx),
1510                                .cra_module = THIS_MODULE,
1511                        },
1512                        .setkey = spacc_aead_setkey,
1513                        .setauthsize = spacc_aead_setauthsize,
1514                        .encrypt = spacc_aead_encrypt,
1515                        .decrypt = spacc_aead_decrypt,
1516                        .ivsize = DES3_EDE_BLOCK_SIZE,
1517                        .maxauthsize = SHA1_DIGEST_SIZE,
1518                        .init = spacc_aead_cra_init,
1519                        .exit = spacc_aead_cra_exit,
1520                },
1521        },
1522        {
1523                .key_offs = DES_BLOCK_SIZE,
1524                .iv_offs = 0,
1525                .ctrl_default = SPA_CTRL_CIPH_ALG_AES |
1526                                SPA_CTRL_CIPH_MODE_CBC |
1527                                SPA_CTRL_HASH_ALG_SHA256 |
1528                                SPA_CTRL_HASH_MODE_HMAC,
1529                .alg = {
1530                        .base = {
1531                                .cra_name = "authenc(hmac(sha256),"
1532                                            "cbc(des3_ede))",
1533                                .cra_driver_name = "authenc-hmac-sha256-"
1534                                                   "cbc-3des-picoxcell",
1535                                .cra_priority = SPACC_CRYPTO_ALG_PRIORITY,
1536                                .cra_flags = CRYPTO_ALG_ASYNC |
1537                                             CRYPTO_ALG_NEED_FALLBACK |
1538                                             CRYPTO_ALG_KERN_DRIVER_ONLY,
1539                                .cra_blocksize = DES3_EDE_BLOCK_SIZE,
1540                                .cra_ctxsize = sizeof(struct spacc_aead_ctx),
1541                                .cra_module = THIS_MODULE,
1542                        },
1543                        .setkey = spacc_aead_setkey,
1544                        .setauthsize = spacc_aead_setauthsize,
1545                        .encrypt = spacc_aead_encrypt,
1546                        .decrypt = spacc_aead_decrypt,
1547                        .ivsize = DES3_EDE_BLOCK_SIZE,
1548                        .maxauthsize = SHA256_DIGEST_SIZE,
1549                        .init = spacc_aead_cra_init,
1550                        .exit = spacc_aead_cra_exit,
1551                },
1552        },
1553        {
1554                .key_offs = DES_BLOCK_SIZE,
1555                .iv_offs = 0,
1556                .ctrl_default = SPA_CTRL_CIPH_ALG_DES |
1557                                SPA_CTRL_CIPH_MODE_CBC |
1558                                SPA_CTRL_HASH_ALG_MD5 |
1559                                SPA_CTRL_HASH_MODE_HMAC,
1560                .alg = {
1561                        .base = {
1562                                .cra_name = "authenc(hmac(md5),cbc(des3_ede))",
1563                                .cra_driver_name = "authenc-hmac-md5-"
1564                                                   "cbc-3des-picoxcell",
1565                                .cra_priority = SPACC_CRYPTO_ALG_PRIORITY,
1566                                .cra_flags = CRYPTO_ALG_ASYNC |
1567                                             CRYPTO_ALG_NEED_FALLBACK |
1568                                             CRYPTO_ALG_KERN_DRIVER_ONLY,
1569                                .cra_blocksize = DES3_EDE_BLOCK_SIZE,
1570                                .cra_ctxsize = sizeof(struct spacc_aead_ctx),
1571                                .cra_module = THIS_MODULE,
1572                        },
1573                        .setkey = spacc_aead_setkey,
1574                        .setauthsize = spacc_aead_setauthsize,
1575                        .encrypt = spacc_aead_encrypt,
1576                        .decrypt = spacc_aead_decrypt,
1577                        .ivsize = DES3_EDE_BLOCK_SIZE,
1578                        .maxauthsize = MD5_DIGEST_SIZE,
1579                        .init = spacc_aead_cra_init,
1580                        .exit = spacc_aead_cra_exit,
1581                },
1582        },
1583};
1584
1585static struct spacc_alg l2_engine_algs[] = {
1586        {
1587                .key_offs = 0,
1588                .iv_offs = SPACC_CRYPTO_KASUMI_F8_KEY_LEN,
1589                .ctrl_default = SPA_CTRL_CIPH_ALG_KASUMI |
1590                                SPA_CTRL_CIPH_MODE_F8,
1591                .alg = {
1592                        .cra_name = "f8(kasumi)",
1593                        .cra_driver_name = "f8-kasumi-picoxcell",
1594                        .cra_priority = SPACC_CRYPTO_ALG_PRIORITY,
1595                        .cra_flags = CRYPTO_ALG_ASYNC |
1596                                        CRYPTO_ALG_KERN_DRIVER_ONLY,
1597                        .cra_blocksize = 8,
1598                        .cra_ctxsize = sizeof(struct spacc_ablk_ctx),
1599                        .cra_type = &crypto_ablkcipher_type,
1600                        .cra_module = THIS_MODULE,
1601                        .cra_ablkcipher = {
1602                                .setkey = spacc_kasumi_f8_setkey,
1603                                .encrypt = spacc_ablk_encrypt,
1604                                .decrypt = spacc_ablk_decrypt,
1605                                .min_keysize = 16,
1606                                .max_keysize = 16,
1607                                .ivsize = 8,
1608                        },
1609                        .cra_init = spacc_ablk_cra_init,
1610                        .cra_exit = spacc_ablk_cra_exit,
1611                },
1612        },
1613};
1614
1615#ifdef CONFIG_OF
1616static const struct of_device_id spacc_of_id_table[] = {
1617        { .compatible = "picochip,spacc-ipsec" },
1618        { .compatible = "picochip,spacc-l2" },
1619        {}
1620};
1621MODULE_DEVICE_TABLE(of, spacc_of_id_table);
1622#endif /* CONFIG_OF */
1623
1624static int spacc_probe(struct platform_device *pdev)
1625{
1626        int i, err, ret;
1627        struct resource *mem, *irq;
1628        struct device_node *np = pdev->dev.of_node;
1629        struct spacc_engine *engine = devm_kzalloc(&pdev->dev, sizeof(*engine),
1630                                                   GFP_KERNEL);
1631        if (!engine)
1632                return -ENOMEM;
1633
1634        if (of_device_is_compatible(np, "picochip,spacc-ipsec")) {
1635                engine->max_ctxs        = SPACC_CRYPTO_IPSEC_MAX_CTXS;
1636                engine->cipher_pg_sz    = SPACC_CRYPTO_IPSEC_CIPHER_PG_SZ;
1637                engine->hash_pg_sz      = SPACC_CRYPTO_IPSEC_HASH_PG_SZ;
1638                engine->fifo_sz         = SPACC_CRYPTO_IPSEC_FIFO_SZ;
1639                engine->algs            = ipsec_engine_algs;
1640                engine->num_algs        = ARRAY_SIZE(ipsec_engine_algs);
1641                engine->aeads           = ipsec_engine_aeads;
1642                engine->num_aeads       = ARRAY_SIZE(ipsec_engine_aeads);
1643        } else if (of_device_is_compatible(np, "picochip,spacc-l2")) {
1644                engine->max_ctxs        = SPACC_CRYPTO_L2_MAX_CTXS;
1645                engine->cipher_pg_sz    = SPACC_CRYPTO_L2_CIPHER_PG_SZ;
1646                engine->hash_pg_sz      = SPACC_CRYPTO_L2_HASH_PG_SZ;
1647                engine->fifo_sz         = SPACC_CRYPTO_L2_FIFO_SZ;
1648                engine->algs            = l2_engine_algs;
1649                engine->num_algs        = ARRAY_SIZE(l2_engine_algs);
1650        } else {
1651                return -EINVAL;
1652        }
1653
1654        engine->name = dev_name(&pdev->dev);
1655
1656        mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1657        engine->regs = devm_ioremap_resource(&pdev->dev, mem);
1658        if (IS_ERR(engine->regs))
1659                return PTR_ERR(engine->regs);
1660
1661        irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
1662        if (!irq) {
1663                dev_err(&pdev->dev, "no memory/irq resource for engine\n");
1664                return -ENXIO;
1665        }
1666
1667        if (devm_request_irq(&pdev->dev, irq->start, spacc_spacc_irq, 0,
1668                             engine->name, engine)) {
1669                dev_err(engine->dev, "failed to request IRQ\n");
1670                return -EBUSY;
1671        }
1672
1673        engine->dev             = &pdev->dev;
1674        engine->cipher_ctx_base = engine->regs + SPA_CIPH_KEY_BASE_REG_OFFSET;
1675        engine->hash_key_base   = engine->regs + SPA_HASH_KEY_BASE_REG_OFFSET;
1676
1677        engine->req_pool = dmam_pool_create(engine->name, engine->dev,
1678                MAX_DDT_LEN * sizeof(struct spacc_ddt), 8, SZ_64K);
1679        if (!engine->req_pool)
1680                return -ENOMEM;
1681
1682        spin_lock_init(&engine->hw_lock);
1683
1684        engine->clk = clk_get(&pdev->dev, "ref");
1685        if (IS_ERR(engine->clk)) {
1686                dev_info(&pdev->dev, "clk unavailable\n");
1687                return PTR_ERR(engine->clk);
1688        }
1689
1690        if (clk_prepare_enable(engine->clk)) {
1691                dev_info(&pdev->dev, "unable to prepare/enable clk\n");
1692                ret = -EIO;
1693                goto err_clk_put;
1694        }
1695
1696        ret = device_create_file(&pdev->dev, &dev_attr_stat_irq_thresh);
1697        if (ret)
1698                goto err_clk_disable;
1699
1700
1701        /*
1702         * Use an IRQ threshold of 50% as a default. This seems to be a
1703         * reasonable trade off of latency against throughput but can be
1704         * changed at runtime.
1705         */
1706        engine->stat_irq_thresh = (engine->fifo_sz / 2);
1707
1708        /*
1709         * Configure the interrupts. We only use the STAT_CNT interrupt as we
1710         * only submit a new packet for processing when we complete another in
1711         * the queue. This minimizes time spent in the interrupt handler.
1712         */
1713        writel(engine->stat_irq_thresh << SPA_IRQ_CTRL_STAT_CNT_OFFSET,
1714               engine->regs + SPA_IRQ_CTRL_REG_OFFSET);
1715        writel(SPA_IRQ_EN_STAT_EN | SPA_IRQ_EN_GLBL_EN,
1716               engine->regs + SPA_IRQ_EN_REG_OFFSET);
1717
1718        timer_setup(&engine->packet_timeout, spacc_packet_timeout, 0);
1719
1720        INIT_LIST_HEAD(&engine->pending);
1721        INIT_LIST_HEAD(&engine->completed);
1722        INIT_LIST_HEAD(&engine->in_progress);
1723        engine->in_flight = 0;
1724        tasklet_init(&engine->complete, spacc_spacc_complete,
1725                     (unsigned long)engine);
1726
1727        platform_set_drvdata(pdev, engine);
1728
1729        ret = -EINVAL;
1730        INIT_LIST_HEAD(&engine->registered_algs);
1731        for (i = 0; i < engine->num_algs; ++i) {
1732                engine->algs[i].engine = engine;
1733                err = crypto_register_alg(&engine->algs[i].alg);
1734                if (!err) {
1735                        list_add_tail(&engine->algs[i].entry,
1736                                      &engine->registered_algs);
1737                        ret = 0;
1738                }
1739                if (err)
1740                        dev_err(engine->dev, "failed to register alg \"%s\"\n",
1741                                engine->algs[i].alg.cra_name);
1742                else
1743                        dev_dbg(engine->dev, "registered alg \"%s\"\n",
1744                                engine->algs[i].alg.cra_name);
1745        }
1746
1747        INIT_LIST_HEAD(&engine->registered_aeads);
1748        for (i = 0; i < engine->num_aeads; ++i) {
1749                engine->aeads[i].engine = engine;
1750                err = crypto_register_aead(&engine->aeads[i].alg);
1751                if (!err) {
1752                        list_add_tail(&engine->aeads[i].entry,
1753                                      &engine->registered_aeads);
1754                        ret = 0;
1755                }
1756                if (err)
1757                        dev_err(engine->dev, "failed to register alg \"%s\"\n",
1758                                engine->aeads[i].alg.base.cra_name);
1759                else
1760                        dev_dbg(engine->dev, "registered alg \"%s\"\n",
1761                                engine->aeads[i].alg.base.cra_name);
1762        }
1763
1764        if (!ret)
1765                return 0;
1766
1767        del_timer_sync(&engine->packet_timeout);
1768        device_remove_file(&pdev->dev, &dev_attr_stat_irq_thresh);
1769err_clk_disable:
1770        clk_disable_unprepare(engine->clk);
1771err_clk_put:
1772        clk_put(engine->clk);
1773
1774        return ret;
1775}
1776
1777static int spacc_remove(struct platform_device *pdev)
1778{
1779        struct spacc_aead *aead, *an;
1780        struct spacc_alg *alg, *next;
1781        struct spacc_engine *engine = platform_get_drvdata(pdev);
1782
1783        del_timer_sync(&engine->packet_timeout);
1784        device_remove_file(&pdev->dev, &dev_attr_stat_irq_thresh);
1785
1786        list_for_each_entry_safe(aead, an, &engine->registered_aeads, entry) {
1787                list_del(&aead->entry);
1788                crypto_unregister_aead(&aead->alg);
1789        }
1790
1791        list_for_each_entry_safe(alg, next, &engine->registered_algs, entry) {
1792                list_del(&alg->entry);
1793                crypto_unregister_alg(&alg->alg);
1794        }
1795
1796        clk_disable_unprepare(engine->clk);
1797        clk_put(engine->clk);
1798
1799        return 0;
1800}
1801
1802static struct platform_driver spacc_driver = {
1803        .probe          = spacc_probe,
1804        .remove         = spacc_remove,
1805        .driver         = {
1806                .name   = "picochip,spacc",
1807#ifdef CONFIG_PM
1808                .pm     = &spacc_pm_ops,
1809#endif /* CONFIG_PM */
1810                .of_match_table = of_match_ptr(spacc_of_id_table),
1811        },
1812};
1813
1814module_platform_driver(spacc_driver);
1815
1816MODULE_LICENSE("GPL");
1817MODULE_AUTHOR("Jamie Iles");
1818