linux/drivers/gpu/drm/amd/amdgpu/amdgpu_ih.h
<<
>>
Prefs
   1/*
   2 * Copyright 2014 Advanced Micro Devices, Inc.
   3 *
   4 * Permission is hereby granted, free of charge, to any person obtaining a
   5 * copy of this software and associated documentation files (the "Software"),
   6 * to deal in the Software without restriction, including without limitation
   7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
   8 * and/or sell copies of the Software, and to permit persons to whom the
   9 * Software is furnished to do so, subject to the following conditions:
  10 *
  11 * The above copyright notice and this permission notice shall be included in
  12 * all copies or substantial portions of the Software.
  13 *
  14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
  17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20 * OTHER DEALINGS IN THE SOFTWARE.
  21 *
  22 */
  23
  24#ifndef __AMDGPU_IH_H__
  25#define __AMDGPU_IH_H__
  26
  27/* Maximum number of IVs processed at once */
  28#define AMDGPU_IH_MAX_NUM_IVS   32
  29
  30struct amdgpu_device;
  31struct amdgpu_iv_entry;
  32
  33/*
  34 * R6xx+ IH ring
  35 */
  36struct amdgpu_ih_ring {
  37        unsigned                ring_size;
  38        uint32_t                ptr_mask;
  39        u32                     doorbell_index;
  40        bool                    use_doorbell;
  41        bool                    use_bus_addr;
  42
  43        struct amdgpu_bo        *ring_obj;
  44        volatile uint32_t       *ring;
  45        uint64_t                gpu_addr;
  46
  47        uint64_t                wptr_addr;
  48        volatile uint32_t       *wptr_cpu;
  49
  50        uint64_t                rptr_addr;
  51        volatile uint32_t       *rptr_cpu;
  52
  53        bool                    enabled;
  54        unsigned                rptr;
  55        atomic_t                lock;
  56};
  57
  58/* provided by the ih block */
  59struct amdgpu_ih_funcs {
  60        /* ring read/write ptr handling, called from interrupt context */
  61        u32 (*get_wptr)(struct amdgpu_device *adev, struct amdgpu_ih_ring *ih);
  62        void (*decode_iv)(struct amdgpu_device *adev, struct amdgpu_ih_ring *ih,
  63                          struct amdgpu_iv_entry *entry);
  64        void (*set_rptr)(struct amdgpu_device *adev, struct amdgpu_ih_ring *ih);
  65};
  66
  67#define amdgpu_ih_get_wptr(adev, ih) (adev)->irq.ih_funcs->get_wptr((adev), (ih))
  68#define amdgpu_ih_decode_iv(adev, iv) \
  69        (adev)->irq.ih_funcs->decode_iv((adev), (ih), (iv))
  70#define amdgpu_ih_set_rptr(adev, ih) (adev)->irq.ih_funcs->set_rptr((adev), (ih))
  71
  72int amdgpu_ih_ring_init(struct amdgpu_device *adev, struct amdgpu_ih_ring *ih,
  73                        unsigned ring_size, bool use_bus_addr);
  74void amdgpu_ih_ring_fini(struct amdgpu_device *adev, struct amdgpu_ih_ring *ih);
  75int amdgpu_ih_process(struct amdgpu_device *adev, struct amdgpu_ih_ring *ih);
  76
  77#endif
  78