1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24#ifndef __AMDGPU_IRQ_H__
25#define __AMDGPU_IRQ_H__
26
27#include <linux/irqdomain.h>
28#include "soc15_ih_clientid.h"
29#include "amdgpu_ih.h"
30
31#define AMDGPU_MAX_IRQ_SRC_ID 0x100
32#define AMDGPU_MAX_IRQ_CLIENT_ID 0x100
33
34#define AMDGPU_IRQ_CLIENTID_LEGACY 0
35#define AMDGPU_IRQ_CLIENTID_MAX SOC15_IH_CLIENTID_MAX
36
37#define AMDGPU_IRQ_SRC_DATA_MAX_SIZE_DW 4
38
39struct amdgpu_device;
40
41enum amdgpu_interrupt_state {
42 AMDGPU_IRQ_STATE_DISABLE,
43 AMDGPU_IRQ_STATE_ENABLE,
44};
45
46struct amdgpu_iv_entry {
47 unsigned client_id;
48 unsigned src_id;
49 unsigned ring_id;
50 unsigned vmid;
51 unsigned vmid_src;
52 uint64_t timestamp;
53 unsigned timestamp_src;
54 unsigned pasid;
55 unsigned pasid_src;
56 unsigned src_data[AMDGPU_IRQ_SRC_DATA_MAX_SIZE_DW];
57 const uint32_t *iv_entry;
58};
59
60struct amdgpu_irq_src {
61 unsigned num_types;
62 atomic_t *enabled_types;
63 const struct amdgpu_irq_src_funcs *funcs;
64 void *data;
65};
66
67struct amdgpu_irq_client {
68 struct amdgpu_irq_src **sources;
69};
70
71
72struct amdgpu_irq_src_funcs {
73 int (*set)(struct amdgpu_device *adev, struct amdgpu_irq_src *source,
74 unsigned type, enum amdgpu_interrupt_state state);
75
76 int (*process)(struct amdgpu_device *adev,
77 struct amdgpu_irq_src *source,
78 struct amdgpu_iv_entry *entry);
79};
80
81struct amdgpu_irq {
82 bool installed;
83 spinlock_t lock;
84
85 struct amdgpu_irq_client client[AMDGPU_IRQ_CLIENTID_MAX];
86
87
88 bool msi_enabled;
89
90
91 struct amdgpu_ih_ring ih, ih1, ih2;
92 const struct amdgpu_ih_funcs *ih_funcs;
93 struct work_struct ih1_work, ih2_work;
94 struct amdgpu_irq_src self_irq;
95
96
97 struct irq_domain *domain;
98 unsigned virq[AMDGPU_MAX_IRQ_SRC_ID];
99 uint32_t srbm_soft_reset;
100};
101
102void amdgpu_irq_disable_all(struct amdgpu_device *adev);
103irqreturn_t amdgpu_irq_handler(int irq, void *arg);
104
105int amdgpu_irq_init(struct amdgpu_device *adev);
106void amdgpu_irq_fini(struct amdgpu_device *adev);
107int amdgpu_irq_add_id(struct amdgpu_device *adev,
108 unsigned client_id, unsigned src_id,
109 struct amdgpu_irq_src *source);
110void amdgpu_irq_dispatch(struct amdgpu_device *adev,
111 struct amdgpu_ih_ring *ih);
112int amdgpu_irq_update(struct amdgpu_device *adev, struct amdgpu_irq_src *src,
113 unsigned type);
114int amdgpu_irq_get(struct amdgpu_device *adev, struct amdgpu_irq_src *src,
115 unsigned type);
116int amdgpu_irq_put(struct amdgpu_device *adev, struct amdgpu_irq_src *src,
117 unsigned type);
118bool amdgpu_irq_enabled(struct amdgpu_device *adev, struct amdgpu_irq_src *src,
119 unsigned type);
120void amdgpu_irq_gpu_reset_resume_helper(struct amdgpu_device *adev);
121
122int amdgpu_irq_add_domain(struct amdgpu_device *adev);
123void amdgpu_irq_remove_domain(struct amdgpu_device *adev);
124unsigned amdgpu_irq_create_mapping(struct amdgpu_device *adev, unsigned src_id);
125
126#endif
127