1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24#include <linux/pci.h>
25
26#include "amdgpu.h"
27#include "amdgpu_ih.h"
28#include "vid.h"
29
30#include "oss/oss_3_0_1_d.h"
31#include "oss/oss_3_0_1_sh_mask.h"
32
33#include "bif/bif_5_1_d.h"
34#include "bif/bif_5_1_sh_mask.h"
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51static void cz_ih_set_interrupt_funcs(struct amdgpu_device *adev);
52
53
54
55
56
57
58
59
60static void cz_ih_enable_interrupts(struct amdgpu_device *adev)
61{
62 u32 ih_cntl = RREG32(mmIH_CNTL);
63 u32 ih_rb_cntl = RREG32(mmIH_RB_CNTL);
64
65 ih_cntl = REG_SET_FIELD(ih_cntl, IH_CNTL, ENABLE_INTR, 1);
66 ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, RB_ENABLE, 1);
67 WREG32(mmIH_CNTL, ih_cntl);
68 WREG32(mmIH_RB_CNTL, ih_rb_cntl);
69 adev->irq.ih.enabled = true;
70}
71
72
73
74
75
76
77
78
79static void cz_ih_disable_interrupts(struct amdgpu_device *adev)
80{
81 u32 ih_rb_cntl = RREG32(mmIH_RB_CNTL);
82 u32 ih_cntl = RREG32(mmIH_CNTL);
83
84 ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, RB_ENABLE, 0);
85 ih_cntl = REG_SET_FIELD(ih_cntl, IH_CNTL, ENABLE_INTR, 0);
86 WREG32(mmIH_RB_CNTL, ih_rb_cntl);
87 WREG32(mmIH_CNTL, ih_cntl);
88
89 WREG32(mmIH_RB_RPTR, 0);
90 WREG32(mmIH_RB_WPTR, 0);
91 adev->irq.ih.enabled = false;
92 adev->irq.ih.rptr = 0;
93}
94
95
96
97
98
99
100
101
102
103
104
105
106static int cz_ih_irq_init(struct amdgpu_device *adev)
107{
108 struct amdgpu_ih_ring *ih = &adev->irq.ih;
109 u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
110 int rb_bufsz;
111
112
113 cz_ih_disable_interrupts(adev);
114
115
116 WREG32(mmINTERRUPT_CNTL2, adev->dummy_page_addr >> 8);
117 interrupt_cntl = RREG32(mmINTERRUPT_CNTL);
118
119
120
121 interrupt_cntl = REG_SET_FIELD(interrupt_cntl, INTERRUPT_CNTL, IH_DUMMY_RD_OVERRIDE, 0);
122
123 interrupt_cntl = REG_SET_FIELD(interrupt_cntl, INTERRUPT_CNTL, IH_REQ_NONSNOOP_EN, 0);
124 WREG32(mmINTERRUPT_CNTL, interrupt_cntl);
125
126
127 WREG32(mmIH_RB_BASE, adev->irq.ih.gpu_addr >> 8);
128
129 rb_bufsz = order_base_2(adev->irq.ih.ring_size / 4);
130 ih_rb_cntl = REG_SET_FIELD(0, IH_RB_CNTL, WPTR_OVERFLOW_ENABLE, 1);
131 ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, WPTR_OVERFLOW_CLEAR, 1);
132 ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, RB_SIZE, rb_bufsz);
133
134
135 ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, WPTR_WRITEBACK_ENABLE, 1);
136
137
138 WREG32(mmIH_RB_WPTR_ADDR_LO, lower_32_bits(ih->wptr_addr));
139 WREG32(mmIH_RB_WPTR_ADDR_HI, upper_32_bits(ih->wptr_addr) & 0xFF);
140
141 WREG32(mmIH_RB_CNTL, ih_rb_cntl);
142
143
144 WREG32(mmIH_RB_RPTR, 0);
145 WREG32(mmIH_RB_WPTR, 0);
146
147
148 ih_cntl = RREG32(mmIH_CNTL);
149 ih_cntl = REG_SET_FIELD(ih_cntl, IH_CNTL, MC_VMID, 0);
150
151 if (adev->irq.msi_enabled)
152 ih_cntl = REG_SET_FIELD(ih_cntl, IH_CNTL, RPTR_REARM, 1);
153 WREG32(mmIH_CNTL, ih_cntl);
154
155 pci_set_master(adev->pdev);
156
157
158 cz_ih_enable_interrupts(adev);
159
160 return 0;
161}
162
163
164
165
166
167
168
169
170static void cz_ih_irq_disable(struct amdgpu_device *adev)
171{
172 cz_ih_disable_interrupts(adev);
173
174
175 mdelay(1);
176}
177
178
179
180
181
182
183
184
185
186
187
188
189static u32 cz_ih_get_wptr(struct amdgpu_device *adev,
190 struct amdgpu_ih_ring *ih)
191{
192 u32 wptr, tmp;
193
194 wptr = le32_to_cpu(*ih->wptr_cpu);
195
196 if (REG_GET_FIELD(wptr, IH_RB_WPTR, RB_OVERFLOW)) {
197 wptr = REG_SET_FIELD(wptr, IH_RB_WPTR, RB_OVERFLOW, 0);
198
199
200
201
202 dev_warn(adev->dev, "IH ring buffer overflow (0x%08X, 0x%08X, 0x%08X)\n",
203 wptr, ih->rptr, (wptr + 16) & ih->ptr_mask);
204 ih->rptr = (wptr + 16) & ih->ptr_mask;
205 tmp = RREG32(mmIH_RB_CNTL);
206 tmp = REG_SET_FIELD(tmp, IH_RB_CNTL, WPTR_OVERFLOW_CLEAR, 1);
207 WREG32(mmIH_RB_CNTL, tmp);
208 }
209 return (wptr & ih->ptr_mask);
210}
211
212
213
214
215
216
217
218
219
220static void cz_ih_decode_iv(struct amdgpu_device *adev,
221 struct amdgpu_ih_ring *ih,
222 struct amdgpu_iv_entry *entry)
223{
224
225 u32 ring_index = ih->rptr >> 2;
226 uint32_t dw[4];
227
228 dw[0] = le32_to_cpu(ih->ring[ring_index + 0]);
229 dw[1] = le32_to_cpu(ih->ring[ring_index + 1]);
230 dw[2] = le32_to_cpu(ih->ring[ring_index + 2]);
231 dw[3] = le32_to_cpu(ih->ring[ring_index + 3]);
232
233 entry->client_id = AMDGPU_IRQ_CLIENTID_LEGACY;
234 entry->src_id = dw[0] & 0xff;
235 entry->src_data[0] = dw[1] & 0xfffffff;
236 entry->ring_id = dw[2] & 0xff;
237 entry->vmid = (dw[2] >> 8) & 0xff;
238 entry->pasid = (dw[2] >> 16) & 0xffff;
239
240
241 ih->rptr += 16;
242}
243
244
245
246
247
248
249
250
251static void cz_ih_set_rptr(struct amdgpu_device *adev,
252 struct amdgpu_ih_ring *ih)
253{
254 WREG32(mmIH_RB_RPTR, ih->rptr);
255}
256
257static int cz_ih_early_init(void *handle)
258{
259 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
260 int ret;
261
262 ret = amdgpu_irq_add_domain(adev);
263 if (ret)
264 return ret;
265
266 cz_ih_set_interrupt_funcs(adev);
267
268 return 0;
269}
270
271static int cz_ih_sw_init(void *handle)
272{
273 int r;
274 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
275
276 r = amdgpu_ih_ring_init(adev, &adev->irq.ih, 64 * 1024, false);
277 if (r)
278 return r;
279
280 r = amdgpu_irq_init(adev);
281
282 return r;
283}
284
285static int cz_ih_sw_fini(void *handle)
286{
287 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
288
289 amdgpu_irq_fini(adev);
290 amdgpu_ih_ring_fini(adev, &adev->irq.ih);
291 amdgpu_irq_remove_domain(adev);
292
293 return 0;
294}
295
296static int cz_ih_hw_init(void *handle)
297{
298 int r;
299 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
300
301 r = cz_ih_irq_init(adev);
302 if (r)
303 return r;
304
305 return 0;
306}
307
308static int cz_ih_hw_fini(void *handle)
309{
310 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
311
312 cz_ih_irq_disable(adev);
313
314 return 0;
315}
316
317static int cz_ih_suspend(void *handle)
318{
319 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
320
321 return cz_ih_hw_fini(adev);
322}
323
324static int cz_ih_resume(void *handle)
325{
326 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
327
328 return cz_ih_hw_init(adev);
329}
330
331static bool cz_ih_is_idle(void *handle)
332{
333 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
334 u32 tmp = RREG32(mmSRBM_STATUS);
335
336 if (REG_GET_FIELD(tmp, SRBM_STATUS, IH_BUSY))
337 return false;
338
339 return true;
340}
341
342static int cz_ih_wait_for_idle(void *handle)
343{
344 unsigned i;
345 u32 tmp;
346 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
347
348 for (i = 0; i < adev->usec_timeout; i++) {
349
350 tmp = RREG32(mmSRBM_STATUS);
351 if (!REG_GET_FIELD(tmp, SRBM_STATUS, IH_BUSY))
352 return 0;
353 udelay(1);
354 }
355 return -ETIMEDOUT;
356}
357
358static int cz_ih_soft_reset(void *handle)
359{
360 u32 srbm_soft_reset = 0;
361 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
362 u32 tmp = RREG32(mmSRBM_STATUS);
363
364 if (tmp & SRBM_STATUS__IH_BUSY_MASK)
365 srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET,
366 SOFT_RESET_IH, 1);
367
368 if (srbm_soft_reset) {
369 tmp = RREG32(mmSRBM_SOFT_RESET);
370 tmp |= srbm_soft_reset;
371 dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
372 WREG32(mmSRBM_SOFT_RESET, tmp);
373 tmp = RREG32(mmSRBM_SOFT_RESET);
374
375 udelay(50);
376
377 tmp &= ~srbm_soft_reset;
378 WREG32(mmSRBM_SOFT_RESET, tmp);
379 tmp = RREG32(mmSRBM_SOFT_RESET);
380
381
382 udelay(50);
383 }
384
385 return 0;
386}
387
388static int cz_ih_set_clockgating_state(void *handle,
389 enum amd_clockgating_state state)
390{
391
392 return 0;
393}
394
395static int cz_ih_set_powergating_state(void *handle,
396 enum amd_powergating_state state)
397{
398
399 return 0;
400}
401
402static const struct amd_ip_funcs cz_ih_ip_funcs = {
403 .name = "cz_ih",
404 .early_init = cz_ih_early_init,
405 .late_init = NULL,
406 .sw_init = cz_ih_sw_init,
407 .sw_fini = cz_ih_sw_fini,
408 .hw_init = cz_ih_hw_init,
409 .hw_fini = cz_ih_hw_fini,
410 .suspend = cz_ih_suspend,
411 .resume = cz_ih_resume,
412 .is_idle = cz_ih_is_idle,
413 .wait_for_idle = cz_ih_wait_for_idle,
414 .soft_reset = cz_ih_soft_reset,
415 .set_clockgating_state = cz_ih_set_clockgating_state,
416 .set_powergating_state = cz_ih_set_powergating_state,
417};
418
419static const struct amdgpu_ih_funcs cz_ih_funcs = {
420 .get_wptr = cz_ih_get_wptr,
421 .decode_iv = cz_ih_decode_iv,
422 .set_rptr = cz_ih_set_rptr
423};
424
425static void cz_ih_set_interrupt_funcs(struct amdgpu_device *adev)
426{
427 adev->irq.ih_funcs = &cz_ih_funcs;
428}
429
430const struct amdgpu_ip_block_version cz_ih_ip_block =
431{
432 .type = AMD_IP_BLOCK_TYPE_IH,
433 .major = 3,
434 .minor = 0,
435 .rev = 0,
436 .funcs = &cz_ih_ip_funcs,
437};
438