1
2
3
4
5
6
7
8#ifndef __MSM_DRV_H__
9#define __MSM_DRV_H__
10
11#include <linux/kernel.h>
12#include <linux/clk.h>
13#include <linux/cpufreq.h>
14#include <linux/module.h>
15#include <linux/component.h>
16#include <linux/platform_device.h>
17#include <linux/pm.h>
18#include <linux/pm_runtime.h>
19#include <linux/slab.h>
20#include <linux/list.h>
21#include <linux/iommu.h>
22#include <linux/types.h>
23#include <linux/of_graph.h>
24#include <linux/of_device.h>
25#include <linux/sizes.h>
26#include <linux/kthread.h>
27
28#include <drm/drm_atomic.h>
29#include <drm/drm_atomic_helper.h>
30#include <drm/drm_plane_helper.h>
31#include <drm/drm_probe_helper.h>
32#include <drm/drm_fb_helper.h>
33#include <drm/msm_drm.h>
34#include <drm/drm_gem.h>
35
36struct msm_kms;
37struct msm_gpu;
38struct msm_mmu;
39struct msm_mdss;
40struct msm_rd_state;
41struct msm_perf_state;
42struct msm_gem_submit;
43struct msm_fence_context;
44struct msm_gem_address_space;
45struct msm_gem_vma;
46
47#define MAX_CRTCS 8
48#define MAX_PLANES 20
49#define MAX_ENCODERS 8
50#define MAX_BRIDGES 8
51#define MAX_CONNECTORS 8
52
53#define FRAC_16_16(mult, div) (((mult) << 16) / (div))
54
55struct msm_file_private {
56 rwlock_t queuelock;
57 struct list_head submitqueues;
58 int queueid;
59 struct msm_gem_address_space *aspace;
60};
61
62enum msm_mdp_plane_property {
63 PLANE_PROP_ZPOS,
64 PLANE_PROP_ALPHA,
65 PLANE_PROP_PREMULTIPLIED,
66 PLANE_PROP_MAX_NUM
67};
68
69#define MSM_GPU_MAX_RINGS 4
70#define MAX_H_TILES_PER_DISPLAY 2
71
72
73
74
75
76
77
78
79enum msm_display_caps {
80 MSM_DISPLAY_CAP_VID_MODE = BIT(0),
81 MSM_DISPLAY_CAP_CMD_MODE = BIT(1),
82 MSM_DISPLAY_CAP_HOT_PLUG = BIT(2),
83 MSM_DISPLAY_CAP_EDID = BIT(3),
84};
85
86
87
88
89
90
91
92enum msm_event_wait {
93 MSM_ENC_COMMIT_DONE = 0,
94 MSM_ENC_TX_COMPLETE,
95 MSM_ENC_VBLANK,
96};
97
98
99
100
101
102
103
104struct msm_display_topology {
105 u32 num_lm;
106 u32 num_enc;
107 u32 num_intf;
108};
109
110
111
112
113
114
115
116
117
118
119
120struct msm_display_info {
121 int intf_type;
122 uint32_t capabilities;
123 uint32_t num_of_h_tiles;
124 uint32_t h_tile_instance[MAX_H_TILES_PER_DISPLAY];
125 bool is_te_using_watchdog_timer;
126};
127
128
129struct msm_drm_thread {
130 struct drm_device *dev;
131 struct task_struct *thread;
132 unsigned int crtc_id;
133 struct kthread_worker worker;
134};
135
136struct msm_drm_private {
137
138 struct drm_device *dev;
139
140 struct msm_kms *kms;
141
142
143 struct platform_device *gpu_pdev;
144
145
146 struct msm_mdss *mdss;
147
148
149
150
151 struct hdmi *hdmi;
152
153
154
155
156
157 struct msm_edp *edp;
158
159
160 struct msm_dsi *dsi[2];
161
162
163 struct msm_gpu *gpu;
164 struct msm_file_private *lastctx;
165
166 bool is_a2xx;
167
168 struct drm_fb_helper *fbdev;
169
170 struct msm_rd_state *rd;
171 struct msm_rd_state *hangrd;
172 struct msm_perf_state *perf;
173
174
175 struct list_head inactive_list;
176
177
178 struct work_struct free_work;
179 struct llist_head free_list;
180
181 struct workqueue_struct *wq;
182
183 unsigned int num_planes;
184 struct drm_plane *planes[MAX_PLANES];
185
186 unsigned int num_crtcs;
187 struct drm_crtc *crtcs[MAX_CRTCS];
188
189 struct msm_drm_thread event_thread[MAX_CRTCS];
190
191 unsigned int num_encoders;
192 struct drm_encoder *encoders[MAX_ENCODERS];
193
194 unsigned int num_bridges;
195 struct drm_bridge *bridges[MAX_BRIDGES];
196
197 unsigned int num_connectors;
198 struct drm_connector *connectors[MAX_CONNECTORS];
199
200
201 struct drm_property *plane_property[PLANE_PROP_MAX_NUM];
202
203
204 struct {
205 unsigned long size;
206 dma_addr_t paddr;
207
208
209
210 struct drm_mm mm;
211 spinlock_t lock;
212 } vram;
213
214 struct notifier_block vmap_notifier;
215 struct shrinker shrinker;
216
217 struct drm_atomic_state *pm_state;
218};
219
220struct msm_format {
221 uint32_t pixel_format;
222};
223
224struct msm_pending_timer;
225
226int msm_atomic_prepare_fb(struct drm_plane *plane,
227 struct drm_plane_state *new_state);
228void msm_atomic_init_pending_timer(struct msm_pending_timer *timer,
229 struct msm_kms *kms, int crtc_idx);
230void msm_atomic_commit_tail(struct drm_atomic_state *state);
231struct drm_atomic_state *msm_atomic_state_alloc(struct drm_device *dev);
232void msm_atomic_state_clear(struct drm_atomic_state *state);
233void msm_atomic_state_free(struct drm_atomic_state *state);
234
235int msm_crtc_enable_vblank(struct drm_crtc *crtc);
236void msm_crtc_disable_vblank(struct drm_crtc *crtc);
237
238int msm_gem_init_vma(struct msm_gem_address_space *aspace,
239 struct msm_gem_vma *vma, int npages);
240void msm_gem_purge_vma(struct msm_gem_address_space *aspace,
241 struct msm_gem_vma *vma);
242void msm_gem_unmap_vma(struct msm_gem_address_space *aspace,
243 struct msm_gem_vma *vma);
244int msm_gem_map_vma(struct msm_gem_address_space *aspace,
245 struct msm_gem_vma *vma, int prot,
246 struct sg_table *sgt, int npages);
247void msm_gem_close_vma(struct msm_gem_address_space *aspace,
248 struct msm_gem_vma *vma);
249
250void msm_gem_address_space_put(struct msm_gem_address_space *aspace);
251
252struct msm_gem_address_space *
253msm_gem_address_space_create(struct device *dev, struct iommu_domain *domain,
254 const char *name);
255
256struct msm_gem_address_space *
257msm_gem_address_space_create_a2xx(struct device *dev, struct msm_gpu *gpu,
258 const char *name, uint64_t va_start, uint64_t va_end);
259
260int msm_register_mmu(struct drm_device *dev, struct msm_mmu *mmu);
261void msm_unregister_mmu(struct drm_device *dev, struct msm_mmu *mmu);
262
263bool msm_use_mmu(struct drm_device *dev);
264
265void msm_gem_submit_free(struct msm_gem_submit *submit);
266int msm_ioctl_gem_submit(struct drm_device *dev, void *data,
267 struct drm_file *file);
268
269void msm_gem_shrinker_init(struct drm_device *dev);
270void msm_gem_shrinker_cleanup(struct drm_device *dev);
271
272int msm_gem_mmap_obj(struct drm_gem_object *obj,
273 struct vm_area_struct *vma);
274int msm_gem_mmap(struct file *filp, struct vm_area_struct *vma);
275vm_fault_t msm_gem_fault(struct vm_fault *vmf);
276uint64_t msm_gem_mmap_offset(struct drm_gem_object *obj);
277int msm_gem_get_iova(struct drm_gem_object *obj,
278 struct msm_gem_address_space *aspace, uint64_t *iova);
279int msm_gem_get_and_pin_iova(struct drm_gem_object *obj,
280 struct msm_gem_address_space *aspace, uint64_t *iova);
281uint64_t msm_gem_iova(struct drm_gem_object *obj,
282 struct msm_gem_address_space *aspace);
283void msm_gem_unpin_iova(struct drm_gem_object *obj,
284 struct msm_gem_address_space *aspace);
285struct page **msm_gem_get_pages(struct drm_gem_object *obj);
286void msm_gem_put_pages(struct drm_gem_object *obj);
287int msm_gem_dumb_create(struct drm_file *file, struct drm_device *dev,
288 struct drm_mode_create_dumb *args);
289int msm_gem_dumb_map_offset(struct drm_file *file, struct drm_device *dev,
290 uint32_t handle, uint64_t *offset);
291struct sg_table *msm_gem_prime_get_sg_table(struct drm_gem_object *obj);
292void *msm_gem_prime_vmap(struct drm_gem_object *obj);
293void msm_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
294int msm_gem_prime_mmap(struct drm_gem_object *obj, struct vm_area_struct *vma);
295struct drm_gem_object *msm_gem_prime_import_sg_table(struct drm_device *dev,
296 struct dma_buf_attachment *attach, struct sg_table *sg);
297int msm_gem_prime_pin(struct drm_gem_object *obj);
298void msm_gem_prime_unpin(struct drm_gem_object *obj);
299void *msm_gem_get_vaddr(struct drm_gem_object *obj);
300void *msm_gem_get_vaddr_active(struct drm_gem_object *obj);
301void msm_gem_put_vaddr(struct drm_gem_object *obj);
302int msm_gem_madvise(struct drm_gem_object *obj, unsigned madv);
303int msm_gem_sync_object(struct drm_gem_object *obj,
304 struct msm_fence_context *fctx, bool exclusive);
305void msm_gem_move_to_active(struct drm_gem_object *obj,
306 struct msm_gpu *gpu, bool exclusive, struct dma_fence *fence);
307void msm_gem_move_to_inactive(struct drm_gem_object *obj);
308int msm_gem_cpu_prep(struct drm_gem_object *obj, uint32_t op, ktime_t *timeout);
309int msm_gem_cpu_fini(struct drm_gem_object *obj);
310void msm_gem_free_object(struct drm_gem_object *obj);
311int msm_gem_new_handle(struct drm_device *dev, struct drm_file *file,
312 uint32_t size, uint32_t flags, uint32_t *handle, char *name);
313struct drm_gem_object *msm_gem_new(struct drm_device *dev,
314 uint32_t size, uint32_t flags);
315struct drm_gem_object *msm_gem_new_locked(struct drm_device *dev,
316 uint32_t size, uint32_t flags);
317void *msm_gem_kernel_new(struct drm_device *dev, uint32_t size,
318 uint32_t flags, struct msm_gem_address_space *aspace,
319 struct drm_gem_object **bo, uint64_t *iova);
320void *msm_gem_kernel_new_locked(struct drm_device *dev, uint32_t size,
321 uint32_t flags, struct msm_gem_address_space *aspace,
322 struct drm_gem_object **bo, uint64_t *iova);
323void msm_gem_kernel_put(struct drm_gem_object *bo,
324 struct msm_gem_address_space *aspace, bool locked);
325struct drm_gem_object *msm_gem_import(struct drm_device *dev,
326 struct dma_buf *dmabuf, struct sg_table *sgt);
327void msm_gem_free_work(struct work_struct *work);
328
329__printf(2, 3)
330void msm_gem_object_set_name(struct drm_gem_object *bo, const char *fmt, ...);
331
332int msm_framebuffer_prepare(struct drm_framebuffer *fb,
333 struct msm_gem_address_space *aspace);
334void msm_framebuffer_cleanup(struct drm_framebuffer *fb,
335 struct msm_gem_address_space *aspace);
336uint32_t msm_framebuffer_iova(struct drm_framebuffer *fb,
337 struct msm_gem_address_space *aspace, int plane);
338struct drm_gem_object *msm_framebuffer_bo(struct drm_framebuffer *fb, int plane);
339const struct msm_format *msm_framebuffer_format(struct drm_framebuffer *fb);
340struct drm_framebuffer *msm_framebuffer_create(struct drm_device *dev,
341 struct drm_file *file, const struct drm_mode_fb_cmd2 *mode_cmd);
342struct drm_framebuffer * msm_alloc_stolen_fb(struct drm_device *dev,
343 int w, int h, int p, uint32_t format);
344
345struct drm_fb_helper *msm_fbdev_init(struct drm_device *dev);
346void msm_fbdev_free(struct drm_device *dev);
347
348struct hdmi;
349int msm_hdmi_modeset_init(struct hdmi *hdmi, struct drm_device *dev,
350 struct drm_encoder *encoder);
351void __init msm_hdmi_register(void);
352void __exit msm_hdmi_unregister(void);
353
354struct msm_edp;
355void __init msm_edp_register(void);
356void __exit msm_edp_unregister(void);
357int msm_edp_modeset_init(struct msm_edp *edp, struct drm_device *dev,
358 struct drm_encoder *encoder);
359
360struct msm_dsi;
361#ifdef CONFIG_DRM_MSM_DSI
362void __init msm_dsi_register(void);
363void __exit msm_dsi_unregister(void);
364int msm_dsi_modeset_init(struct msm_dsi *msm_dsi, struct drm_device *dev,
365 struct drm_encoder *encoder);
366#else
367static inline void __init msm_dsi_register(void)
368{
369}
370static inline void __exit msm_dsi_unregister(void)
371{
372}
373static inline int msm_dsi_modeset_init(struct msm_dsi *msm_dsi,
374 struct drm_device *dev,
375 struct drm_encoder *encoder)
376{
377 return -EINVAL;
378}
379#endif
380
381void __init msm_mdp_register(void);
382void __exit msm_mdp_unregister(void);
383void __init msm_dpu_register(void);
384void __exit msm_dpu_unregister(void);
385
386#ifdef CONFIG_DEBUG_FS
387void msm_gem_describe(struct drm_gem_object *obj, struct seq_file *m);
388void msm_gem_describe_objects(struct list_head *list, struct seq_file *m);
389void msm_framebuffer_describe(struct drm_framebuffer *fb, struct seq_file *m);
390int msm_debugfs_late_init(struct drm_device *dev);
391int msm_rd_debugfs_init(struct drm_minor *minor);
392void msm_rd_debugfs_cleanup(struct msm_drm_private *priv);
393__printf(3, 4)
394void msm_rd_dump_submit(struct msm_rd_state *rd, struct msm_gem_submit *submit,
395 const char *fmt, ...);
396int msm_perf_debugfs_init(struct drm_minor *minor);
397void msm_perf_debugfs_cleanup(struct msm_drm_private *priv);
398#else
399static inline int msm_debugfs_late_init(struct drm_device *dev) { return 0; }
400__printf(3, 4)
401static inline void msm_rd_dump_submit(struct msm_rd_state *rd, struct msm_gem_submit *submit,
402 const char *fmt, ...) {}
403static inline void msm_rd_debugfs_cleanup(struct msm_drm_private *priv) {}
404static inline void msm_perf_debugfs_cleanup(struct msm_drm_private *priv) {}
405#endif
406
407struct clk *msm_clk_get(struct platform_device *pdev, const char *name);
408
409struct clk *msm_clk_bulk_get_clock(struct clk_bulk_data *bulk, int count,
410 const char *name);
411void __iomem *msm_ioremap(struct platform_device *pdev, const char *name,
412 const char *dbgname);
413void msm_writel(u32 data, void __iomem *addr);
414u32 msm_readl(const void __iomem *addr);
415
416struct msm_gpu_submitqueue;
417int msm_submitqueue_init(struct drm_device *drm, struct msm_file_private *ctx);
418struct msm_gpu_submitqueue *msm_submitqueue_get(struct msm_file_private *ctx,
419 u32 id);
420int msm_submitqueue_create(struct drm_device *drm, struct msm_file_private *ctx,
421 u32 prio, u32 flags, u32 *id);
422int msm_submitqueue_query(struct drm_device *drm, struct msm_file_private *ctx,
423 struct drm_msm_submitqueue_query *args);
424int msm_submitqueue_remove(struct msm_file_private *ctx, u32 id);
425void msm_submitqueue_close(struct msm_file_private *ctx);
426
427void msm_submitqueue_destroy(struct kref *kref);
428
429
430#define DBG(fmt, ...) DRM_DEBUG_DRIVER(fmt"\n", ##__VA_ARGS__)
431#define VERB(fmt, ...) if (0) DRM_DEBUG_DRIVER(fmt"\n", ##__VA_ARGS__)
432
433static inline int align_pitch(int width, int bpp)
434{
435 int bytespp = (bpp + 7) / 8;
436
437 return bytespp * ALIGN(width, 32);
438}
439
440
441#define INVALID_IDX(idx) ({BUG(); 0;})
442#define fui(x) ({BUG(); 0;})
443#define util_float_to_half(x) ({BUG(); 0;})
444
445
446#define FIELD(val, name) (((val) & name ## __MASK) >> name ## __SHIFT)
447
448
449#define COND(bool, val) ((bool) ? (val) : 0)
450
451static inline unsigned long timeout_to_jiffies(const ktime_t *timeout)
452{
453 ktime_t now = ktime_get();
454 unsigned long remaining_jiffies;
455
456 if (ktime_compare(*timeout, now) < 0) {
457 remaining_jiffies = 0;
458 } else {
459 ktime_t rem = ktime_sub(*timeout, now);
460 remaining_jiffies = ktime_divns(rem, NSEC_PER_SEC / HZ);
461 }
462
463 return remaining_jiffies;
464}
465
466#endif
467