linux/drivers/infiniband/hw/mlx5/mlx5_ib.h
<<
>>
Prefs
   1/*
   2 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
   3 *
   4 * This software is available to you under a choice of one of two
   5 * licenses.  You may choose to be licensed under the terms of the GNU
   6 * General Public License (GPL) Version 2, available from the file
   7 * COPYING in the main directory of this source tree, or the
   8 * OpenIB.org BSD license below:
   9 *
  10 *     Redistribution and use in source and binary forms, with or
  11 *     without modification, are permitted provided that the following
  12 *     conditions are met:
  13 *
  14 *      - Redistributions of source code must retain the above
  15 *        copyright notice, this list of conditions and the following
  16 *        disclaimer.
  17 *
  18 *      - Redistributions in binary form must reproduce the above
  19 *        copyright notice, this list of conditions and the following
  20 *        disclaimer in the documentation and/or other materials
  21 *        provided with the distribution.
  22 *
  23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30 * SOFTWARE.
  31 */
  32
  33#ifndef MLX5_IB_H
  34#define MLX5_IB_H
  35
  36#include <linux/kernel.h>
  37#include <linux/sched.h>
  38#include <rdma/ib_verbs.h>
  39#include <rdma/ib_umem.h>
  40#include <rdma/ib_smi.h>
  41#include <linux/mlx5/driver.h>
  42#include <linux/mlx5/cq.h>
  43#include <linux/mlx5/fs.h>
  44#include <linux/mlx5/qp.h>
  45#include <linux/types.h>
  46#include <linux/mlx5/transobj.h>
  47#include <rdma/ib_user_verbs.h>
  48#include <rdma/mlx5-abi.h>
  49#include <rdma/uverbs_ioctl.h>
  50#include <rdma/mlx5_user_ioctl_cmds.h>
  51#include <rdma/mlx5_user_ioctl_verbs.h>
  52
  53#include "srq.h"
  54
  55#define mlx5_ib_dbg(_dev, format, arg...)                                      \
  56        dev_dbg(&(_dev)->ib_dev.dev, "%s:%d:(pid %d): " format, __func__,      \
  57                __LINE__, current->pid, ##arg)
  58
  59#define mlx5_ib_err(_dev, format, arg...)                                      \
  60        dev_err(&(_dev)->ib_dev.dev, "%s:%d:(pid %d): " format, __func__,      \
  61                __LINE__, current->pid, ##arg)
  62
  63#define mlx5_ib_warn(_dev, format, arg...)                                     \
  64        dev_warn(&(_dev)->ib_dev.dev, "%s:%d:(pid %d): " format, __func__,     \
  65                 __LINE__, current->pid, ##arg)
  66
  67#define MLX5_IB_DEFAULT_UIDX 0xffffff
  68#define MLX5_USER_ASSIGNED_UIDX_MASK __mlx5_mask(qpc, user_index)
  69
  70#define MLX5_MKEY_PAGE_SHIFT_MASK __mlx5_mask(mkc, log_page_size)
  71
  72enum {
  73        MLX5_IB_MMAP_OFFSET_START = 9,
  74        MLX5_IB_MMAP_OFFSET_END = 255,
  75};
  76
  77enum {
  78        MLX5_IB_MMAP_CMD_SHIFT  = 8,
  79        MLX5_IB_MMAP_CMD_MASK   = 0xff,
  80};
  81
  82enum {
  83        MLX5_RES_SCAT_DATA32_CQE        = 0x1,
  84        MLX5_RES_SCAT_DATA64_CQE        = 0x2,
  85        MLX5_REQ_SCAT_DATA32_CQE        = 0x11,
  86        MLX5_REQ_SCAT_DATA64_CQE        = 0x22,
  87};
  88
  89enum mlx5_ib_mad_ifc_flags {
  90        MLX5_MAD_IFC_IGNORE_MKEY        = 1,
  91        MLX5_MAD_IFC_IGNORE_BKEY        = 2,
  92        MLX5_MAD_IFC_NET_VIEW           = 4,
  93};
  94
  95enum {
  96        MLX5_CROSS_CHANNEL_BFREG         = 0,
  97};
  98
  99enum {
 100        MLX5_CQE_VERSION_V0,
 101        MLX5_CQE_VERSION_V1,
 102};
 103
 104enum {
 105        MLX5_TM_MAX_RNDV_MSG_SIZE       = 64,
 106        MLX5_TM_MAX_SGE                 = 1,
 107};
 108
 109enum {
 110        MLX5_IB_INVALID_UAR_INDEX       = BIT(31),
 111        MLX5_IB_INVALID_BFREG           = BIT(31),
 112};
 113
 114enum {
 115        MLX5_MAX_MEMIC_PAGES = 0x100,
 116        MLX5_MEMIC_ALLOC_SIZE_MASK = 0x3f,
 117};
 118
 119enum {
 120        MLX5_MEMIC_BASE_ALIGN   = 6,
 121        MLX5_MEMIC_BASE_SIZE    = 1 << MLX5_MEMIC_BASE_ALIGN,
 122};
 123
 124enum mlx5_ib_mmap_type {
 125        MLX5_IB_MMAP_TYPE_MEMIC = 1,
 126        MLX5_IB_MMAP_TYPE_VAR = 2,
 127        MLX5_IB_MMAP_TYPE_UAR_WC = 3,
 128        MLX5_IB_MMAP_TYPE_UAR_NC = 4,
 129};
 130
 131struct mlx5_bfreg_info {
 132        u32 *sys_pages;
 133        int num_low_latency_bfregs;
 134        unsigned int *count;
 135
 136        /*
 137         * protect bfreg allocation data structs
 138         */
 139        struct mutex lock;
 140        u32 ver;
 141        u8 lib_uar_4k : 1;
 142        u8 lib_uar_dyn : 1;
 143        u32 num_sys_pages;
 144        u32 num_static_sys_pages;
 145        u32 total_num_bfregs;
 146        u32 num_dyn_bfregs;
 147};
 148
 149struct mlx5_ib_ucontext {
 150        struct ib_ucontext      ibucontext;
 151        struct list_head        db_page_list;
 152
 153        /* protect doorbell record alloc/free
 154         */
 155        struct mutex            db_page_mutex;
 156        struct mlx5_bfreg_info  bfregi;
 157        u8                      cqe_version;
 158        /* Transport Domain number */
 159        u32                     tdn;
 160
 161        u64                     lib_caps;
 162        u16                     devx_uid;
 163        /* For RoCE LAG TX affinity */
 164        atomic_t                tx_port_affinity;
 165};
 166
 167static inline struct mlx5_ib_ucontext *to_mucontext(struct ib_ucontext *ibucontext)
 168{
 169        return container_of(ibucontext, struct mlx5_ib_ucontext, ibucontext);
 170}
 171
 172struct mlx5_ib_pd {
 173        struct ib_pd            ibpd;
 174        u32                     pdn;
 175        u16                     uid;
 176};
 177
 178enum {
 179        MLX5_IB_FLOW_ACTION_MODIFY_HEADER,
 180        MLX5_IB_FLOW_ACTION_PACKET_REFORMAT,
 181        MLX5_IB_FLOW_ACTION_DECAP,
 182};
 183
 184#define MLX5_IB_FLOW_MCAST_PRIO         (MLX5_BY_PASS_NUM_PRIOS - 1)
 185#define MLX5_IB_FLOW_LAST_PRIO          (MLX5_BY_PASS_NUM_REGULAR_PRIOS - 1)
 186#if (MLX5_IB_FLOW_LAST_PRIO <= 0)
 187#error "Invalid number of bypass priorities"
 188#endif
 189#define MLX5_IB_FLOW_LEFTOVERS_PRIO     (MLX5_IB_FLOW_MCAST_PRIO + 1)
 190
 191#define MLX5_IB_NUM_FLOW_FT             (MLX5_IB_FLOW_LEFTOVERS_PRIO + 1)
 192#define MLX5_IB_NUM_SNIFFER_FTS         2
 193#define MLX5_IB_NUM_EGRESS_FTS          1
 194struct mlx5_ib_flow_prio {
 195        struct mlx5_flow_table          *flow_table;
 196        unsigned int                    refcount;
 197};
 198
 199struct mlx5_ib_flow_handler {
 200        struct list_head                list;
 201        struct ib_flow                  ibflow;
 202        struct mlx5_ib_flow_prio        *prio;
 203        struct mlx5_flow_handle         *rule;
 204        struct ib_counters              *ibcounters;
 205        struct mlx5_ib_dev              *dev;
 206        struct mlx5_ib_flow_matcher     *flow_matcher;
 207};
 208
 209struct mlx5_ib_flow_matcher {
 210        struct mlx5_ib_match_params matcher_mask;
 211        int                     mask_len;
 212        enum mlx5_ib_flow_type  flow_type;
 213        enum mlx5_flow_namespace_type ns_type;
 214        u16                     priority;
 215        struct mlx5_core_dev    *mdev;
 216        atomic_t                usecnt;
 217        u8                      match_criteria_enable;
 218};
 219
 220struct mlx5_ib_pp {
 221        u16 index;
 222        struct mlx5_core_dev *mdev;
 223};
 224
 225struct mlx5_ib_flow_db {
 226        struct mlx5_ib_flow_prio        prios[MLX5_IB_NUM_FLOW_FT];
 227        struct mlx5_ib_flow_prio        egress_prios[MLX5_IB_NUM_FLOW_FT];
 228        struct mlx5_ib_flow_prio        sniffer[MLX5_IB_NUM_SNIFFER_FTS];
 229        struct mlx5_ib_flow_prio        egress[MLX5_IB_NUM_EGRESS_FTS];
 230        struct mlx5_ib_flow_prio        fdb;
 231        struct mlx5_ib_flow_prio        rdma_rx[MLX5_IB_NUM_FLOW_FT];
 232        struct mlx5_ib_flow_prio        rdma_tx[MLX5_IB_NUM_FLOW_FT];
 233        struct mlx5_flow_table          *lag_demux_ft;
 234        /* Protect flow steering bypass flow tables
 235         * when add/del flow rules.
 236         * only single add/removal of flow steering rule could be done
 237         * simultaneously.
 238         */
 239        struct mutex                    lock;
 240};
 241
 242/* Use macros here so that don't have to duplicate
 243 * enum ib_send_flags and enum ib_qp_type for low-level driver
 244 */
 245
 246#define MLX5_IB_SEND_UMR_ENABLE_MR             (IB_SEND_RESERVED_START << 0)
 247#define MLX5_IB_SEND_UMR_DISABLE_MR            (IB_SEND_RESERVED_START << 1)
 248#define MLX5_IB_SEND_UMR_FAIL_IF_FREE          (IB_SEND_RESERVED_START << 2)
 249#define MLX5_IB_SEND_UMR_UPDATE_XLT            (IB_SEND_RESERVED_START << 3)
 250#define MLX5_IB_SEND_UMR_UPDATE_TRANSLATION    (IB_SEND_RESERVED_START << 4)
 251#define MLX5_IB_SEND_UMR_UPDATE_PD_ACCESS       IB_SEND_RESERVED_END
 252
 253#define MLX5_IB_QPT_REG_UMR     IB_QPT_RESERVED1
 254/*
 255 * IB_QPT_GSI creates the software wrapper around GSI, and MLX5_IB_QPT_HW_GSI
 256 * creates the actual hardware QP.
 257 */
 258#define MLX5_IB_QPT_HW_GSI      IB_QPT_RESERVED2
 259#define MLX5_IB_QPT_DCI         IB_QPT_RESERVED3
 260#define MLX5_IB_QPT_DCT         IB_QPT_RESERVED4
 261#define MLX5_IB_WR_UMR          IB_WR_RESERVED1
 262
 263#define MLX5_IB_UMR_OCTOWORD           16
 264#define MLX5_IB_UMR_XLT_ALIGNMENT      64
 265
 266#define MLX5_IB_UPD_XLT_ZAP           BIT(0)
 267#define MLX5_IB_UPD_XLT_ENABLE        BIT(1)
 268#define MLX5_IB_UPD_XLT_ATOMIC        BIT(2)
 269#define MLX5_IB_UPD_XLT_ADDR          BIT(3)
 270#define MLX5_IB_UPD_XLT_PD            BIT(4)
 271#define MLX5_IB_UPD_XLT_ACCESS        BIT(5)
 272#define MLX5_IB_UPD_XLT_INDIRECT      BIT(6)
 273
 274/* Private QP creation flags to be passed in ib_qp_init_attr.create_flags.
 275 *
 276 * These flags are intended for internal use by the mlx5_ib driver, and they
 277 * rely on the range reserved for that use in the ib_qp_create_flags enum.
 278 */
 279#define MLX5_IB_QP_CREATE_SQPN_QP1      IB_QP_CREATE_RESERVED_START
 280#define MLX5_IB_QP_CREATE_WC_TEST       (IB_QP_CREATE_RESERVED_START << 1)
 281
 282struct wr_list {
 283        u16     opcode;
 284        u16     next;
 285};
 286
 287enum mlx5_ib_rq_flags {
 288        MLX5_IB_RQ_CVLAN_STRIPPING      = 1 << 0,
 289        MLX5_IB_RQ_PCI_WRITE_END_PADDING        = 1 << 1,
 290};
 291
 292struct mlx5_ib_wq {
 293        struct mlx5_frag_buf_ctrl fbc;
 294        u64                    *wrid;
 295        u32                    *wr_data;
 296        struct wr_list         *w_list;
 297        unsigned               *wqe_head;
 298        u16                     unsig_count;
 299
 300        /* serialize post to the work queue
 301         */
 302        spinlock_t              lock;
 303        int                     wqe_cnt;
 304        int                     max_post;
 305        int                     max_gs;
 306        int                     offset;
 307        int                     wqe_shift;
 308        unsigned                head;
 309        unsigned                tail;
 310        u16                     cur_post;
 311        u16                     last_poll;
 312        void                    *cur_edge;
 313};
 314
 315enum mlx5_ib_wq_flags {
 316        MLX5_IB_WQ_FLAGS_DELAY_DROP = 0x1,
 317        MLX5_IB_WQ_FLAGS_STRIDING_RQ = 0x2,
 318};
 319
 320#define MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES 9
 321#define MLX5_MAX_SINGLE_WQE_LOG_NUM_STRIDES 16
 322#define MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES 6
 323#define MLX5_MAX_SINGLE_STRIDE_LOG_NUM_BYTES 13
 324#define MLX5_EXT_MIN_SINGLE_WQE_LOG_NUM_STRIDES 3
 325
 326struct mlx5_ib_rwq {
 327        struct ib_wq            ibwq;
 328        struct mlx5_core_qp     core_qp;
 329        u32                     rq_num_pas;
 330        u32                     log_rq_stride;
 331        u32                     log_rq_size;
 332        u32                     rq_page_offset;
 333        u32                     log_page_size;
 334        u32                     log_num_strides;
 335        u32                     two_byte_shift_en;
 336        u32                     single_stride_log_num_of_bytes;
 337        struct ib_umem          *umem;
 338        size_t                  buf_size;
 339        unsigned int            page_shift;
 340        int                     create_type;
 341        struct mlx5_db          db;
 342        u32                     user_index;
 343        u32                     wqe_count;
 344        u32                     wqe_shift;
 345        int                     wq_sig;
 346        u32                     create_flags; /* Use enum mlx5_ib_wq_flags */
 347};
 348
 349enum {
 350        MLX5_QP_USER,
 351        MLX5_QP_KERNEL,
 352        MLX5_QP_EMPTY
 353};
 354
 355enum {
 356        MLX5_WQ_USER,
 357        MLX5_WQ_KERNEL
 358};
 359
 360struct mlx5_ib_rwq_ind_table {
 361        struct ib_rwq_ind_table ib_rwq_ind_tbl;
 362        u32                     rqtn;
 363        u16                     uid;
 364};
 365
 366struct mlx5_ib_ubuffer {
 367        struct ib_umem         *umem;
 368        int                     buf_size;
 369        u64                     buf_addr;
 370};
 371
 372struct mlx5_ib_qp_base {
 373        struct mlx5_ib_qp       *container_mibqp;
 374        struct mlx5_core_qp     mqp;
 375        struct mlx5_ib_ubuffer  ubuffer;
 376};
 377
 378struct mlx5_ib_qp_trans {
 379        struct mlx5_ib_qp_base  base;
 380        u16                     xrcdn;
 381        u8                      alt_port;
 382        u8                      atomic_rd_en;
 383        u8                      resp_depth;
 384};
 385
 386struct mlx5_ib_rss_qp {
 387        u32     tirn;
 388};
 389
 390struct mlx5_ib_rq {
 391        struct mlx5_ib_qp_base base;
 392        struct mlx5_ib_wq       *rq;
 393        struct mlx5_ib_ubuffer  ubuffer;
 394        struct mlx5_db          *doorbell;
 395        u32                     tirn;
 396        u8                      state;
 397        u32                     flags;
 398};
 399
 400struct mlx5_ib_sq {
 401        struct mlx5_ib_qp_base base;
 402        struct mlx5_ib_wq       *sq;
 403        struct mlx5_ib_ubuffer  ubuffer;
 404        struct mlx5_db          *doorbell;
 405        struct mlx5_flow_handle *flow_rule;
 406        u32                     tisn;
 407        u8                      state;
 408};
 409
 410struct mlx5_ib_raw_packet_qp {
 411        struct mlx5_ib_sq sq;
 412        struct mlx5_ib_rq rq;
 413};
 414
 415struct mlx5_bf {
 416        int                     buf_size;
 417        unsigned long           offset;
 418        struct mlx5_sq_bfreg   *bfreg;
 419};
 420
 421struct mlx5_ib_dct {
 422        struct mlx5_core_dct    mdct;
 423        u32                     *in;
 424};
 425
 426struct mlx5_ib_qp {
 427        struct ib_qp            ibqp;
 428        union {
 429                struct mlx5_ib_qp_trans trans_qp;
 430                struct mlx5_ib_raw_packet_qp raw_packet_qp;
 431                struct mlx5_ib_rss_qp rss_qp;
 432                struct mlx5_ib_dct dct;
 433        };
 434        struct mlx5_frag_buf    buf;
 435
 436        struct mlx5_db          db;
 437        struct mlx5_ib_wq       rq;
 438
 439        u8                      sq_signal_bits;
 440        u8                      next_fence;
 441        struct mlx5_ib_wq       sq;
 442
 443        /* serialize qp state modifications
 444         */
 445        struct mutex            mutex;
 446        u32                     flags;
 447        u8                      port;
 448        u8                      state;
 449        int                     wq_sig;
 450        int                     scat_cqe;
 451        int                     max_inline_data;
 452        struct mlx5_bf          bf;
 453        int                     has_rq;
 454
 455        /* only for user space QPs. For kernel
 456         * we have it from the bf object
 457         */
 458        int                     bfregn;
 459
 460        int                     create_type;
 461
 462        struct list_head        qps_list;
 463        struct list_head        cq_recv_list;
 464        struct list_head        cq_send_list;
 465        struct mlx5_rate_limit  rl;
 466        u32                     underlay_qpn;
 467        u32                     flags_en;
 468        /* storage for qp sub type when core qp type is IB_QPT_DRIVER */
 469        enum ib_qp_type         qp_sub_type;
 470        /* A flag to indicate if there's a new counter is configured
 471         * but not take effective
 472         */
 473        u32                     counter_pending;
 474};
 475
 476struct mlx5_ib_cq_buf {
 477        struct mlx5_frag_buf_ctrl fbc;
 478        struct mlx5_frag_buf    frag_buf;
 479        struct ib_umem          *umem;
 480        int                     cqe_size;
 481        int                     nent;
 482};
 483
 484enum mlx5_ib_qp_flags {
 485        MLX5_IB_QP_LSO                          = IB_QP_CREATE_IPOIB_UD_LSO,
 486        MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK     = IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK,
 487        MLX5_IB_QP_CROSS_CHANNEL            = IB_QP_CREATE_CROSS_CHANNEL,
 488        MLX5_IB_QP_MANAGED_SEND             = IB_QP_CREATE_MANAGED_SEND,
 489        MLX5_IB_QP_MANAGED_RECV             = IB_QP_CREATE_MANAGED_RECV,
 490        MLX5_IB_QP_SIGNATURE_HANDLING           = 1 << 5,
 491        /* QP uses 1 as its source QP number */
 492        MLX5_IB_QP_SQPN_QP1                     = 1 << 6,
 493        MLX5_IB_QP_CAP_SCATTER_FCS              = 1 << 7,
 494        MLX5_IB_QP_RSS                          = 1 << 8,
 495        MLX5_IB_QP_CVLAN_STRIPPING              = 1 << 9,
 496        MLX5_IB_QP_UNDERLAY                     = 1 << 10,
 497        MLX5_IB_QP_PCI_WRITE_END_PADDING        = 1 << 11,
 498        MLX5_IB_QP_TUNNEL_OFFLOAD               = 1 << 12,
 499        MLX5_IB_QP_PACKET_BASED_CREDIT          = 1 << 13,
 500};
 501
 502struct mlx5_umr_wr {
 503        struct ib_send_wr               wr;
 504        u64                             virt_addr;
 505        u64                             offset;
 506        struct ib_pd                   *pd;
 507        unsigned int                    page_shift;
 508        unsigned int                    xlt_size;
 509        u64                             length;
 510        int                             access_flags;
 511        u32                             mkey;
 512        u8                              ignore_free_state:1;
 513};
 514
 515static inline const struct mlx5_umr_wr *umr_wr(const struct ib_send_wr *wr)
 516{
 517        return container_of(wr, struct mlx5_umr_wr, wr);
 518}
 519
 520struct mlx5_shared_mr_info {
 521        int mr_id;
 522        struct ib_umem          *umem;
 523};
 524
 525enum mlx5_ib_cq_pr_flags {
 526        MLX5_IB_CQ_PR_FLAGS_CQE_128_PAD = 1 << 0,
 527};
 528
 529struct mlx5_ib_cq {
 530        struct ib_cq            ibcq;
 531        struct mlx5_core_cq     mcq;
 532        struct mlx5_ib_cq_buf   buf;
 533        struct mlx5_db          db;
 534
 535        /* serialize access to the CQ
 536         */
 537        spinlock_t              lock;
 538
 539        /* protect resize cq
 540         */
 541        struct mutex            resize_mutex;
 542        struct mlx5_ib_cq_buf  *resize_buf;
 543        struct ib_umem         *resize_umem;
 544        int                     cqe_size;
 545        struct list_head        list_send_qp;
 546        struct list_head        list_recv_qp;
 547        u32                     create_flags;
 548        struct list_head        wc_list;
 549        enum ib_cq_notify_flags notify_flags;
 550        struct work_struct      notify_work;
 551        u16                     private_flags; /* Use mlx5_ib_cq_pr_flags */
 552};
 553
 554struct mlx5_ib_wc {
 555        struct ib_wc wc;
 556        struct list_head list;
 557};
 558
 559struct mlx5_ib_srq {
 560        struct ib_srq           ibsrq;
 561        struct mlx5_core_srq    msrq;
 562        struct mlx5_frag_buf    buf;
 563        struct mlx5_db          db;
 564        struct mlx5_frag_buf_ctrl fbc;
 565        u64                    *wrid;
 566        /* protect SRQ hanlding
 567         */
 568        spinlock_t              lock;
 569        int                     head;
 570        int                     tail;
 571        u16                     wqe_ctr;
 572        struct ib_umem         *umem;
 573        /* serialize arming a SRQ
 574         */
 575        struct mutex            mutex;
 576        int                     wq_sig;
 577};
 578
 579struct mlx5_ib_xrcd {
 580        struct ib_xrcd          ibxrcd;
 581        u32                     xrcdn;
 582};
 583
 584enum mlx5_ib_mtt_access_flags {
 585        MLX5_IB_MTT_READ  = (1 << 0),
 586        MLX5_IB_MTT_WRITE = (1 << 1),
 587};
 588
 589struct mlx5_user_mmap_entry {
 590        struct rdma_user_mmap_entry rdma_entry;
 591        u8 mmap_flag;
 592        u64 address;
 593        u32 page_idx;
 594};
 595
 596struct mlx5_ib_dm {
 597        struct ib_dm            ibdm;
 598        phys_addr_t             dev_addr;
 599        u32                     type;
 600        size_t                  size;
 601        union {
 602                struct {
 603                        u32     obj_id;
 604                } icm_dm;
 605                /* other dm types specific params should be added here */
 606        };
 607        struct mlx5_user_mmap_entry mentry;
 608};
 609
 610#define MLX5_IB_MTT_PRESENT (MLX5_IB_MTT_READ | MLX5_IB_MTT_WRITE)
 611
 612#define MLX5_IB_DM_MEMIC_ALLOWED_ACCESS (IB_ACCESS_LOCAL_WRITE   |\
 613                                         IB_ACCESS_REMOTE_WRITE  |\
 614                                         IB_ACCESS_REMOTE_READ   |\
 615                                         IB_ACCESS_REMOTE_ATOMIC |\
 616                                         IB_ZERO_BASED)
 617
 618#define MLX5_IB_DM_SW_ICM_ALLOWED_ACCESS (IB_ACCESS_LOCAL_WRITE   |\
 619                                          IB_ACCESS_REMOTE_WRITE  |\
 620                                          IB_ACCESS_REMOTE_READ   |\
 621                                          IB_ZERO_BASED)
 622
 623#define mlx5_update_odp_stats(mr, counter_name, value)          \
 624        atomic64_add(value, &((mr)->odp_stats.counter_name))
 625
 626struct mlx5_ib_mr {
 627        struct ib_mr            ibmr;
 628        void                    *descs;
 629        dma_addr_t              desc_map;
 630        int                     ndescs;
 631        int                     data_length;
 632        int                     meta_ndescs;
 633        int                     meta_length;
 634        int                     max_descs;
 635        int                     desc_size;
 636        int                     access_mode;
 637        struct mlx5_core_mkey   mmkey;
 638        struct ib_umem         *umem;
 639        struct mlx5_shared_mr_info      *smr_info;
 640        struct list_head        list;
 641        unsigned int            order;
 642        struct mlx5_cache_ent  *cache_ent;
 643        int                     npages;
 644        struct mlx5_ib_dev     *dev;
 645        u32 out[MLX5_ST_SZ_DW(create_mkey_out)];
 646        struct mlx5_core_sig_ctx    *sig;
 647        void                    *descs_alloc;
 648        int                     access_flags; /* Needed for rereg MR */
 649
 650        struct mlx5_ib_mr      *parent;
 651        /* Needed for IB_MR_TYPE_INTEGRITY */
 652        struct mlx5_ib_mr      *pi_mr;
 653        struct mlx5_ib_mr      *klm_mr;
 654        struct mlx5_ib_mr      *mtt_mr;
 655        u64                     data_iova;
 656        u64                     pi_iova;
 657
 658        /* For ODP and implicit */
 659        atomic_t                num_deferred_work;
 660        wait_queue_head_t       q_deferred_work;
 661        struct xarray           implicit_children;
 662        union {
 663                struct rcu_head rcu;
 664                struct list_head elm;
 665                struct work_struct work;
 666        } odp_destroy;
 667        struct ib_odp_counters  odp_stats;
 668        bool                    is_odp_implicit;
 669
 670        struct mlx5_async_work  cb_work;
 671};
 672
 673static inline bool is_odp_mr(struct mlx5_ib_mr *mr)
 674{
 675        return IS_ENABLED(CONFIG_INFINIBAND_ON_DEMAND_PAGING) && mr->umem &&
 676               mr->umem->is_odp;
 677}
 678
 679struct mlx5_ib_mw {
 680        struct ib_mw            ibmw;
 681        struct mlx5_core_mkey   mmkey;
 682        int                     ndescs;
 683};
 684
 685struct mlx5_ib_devx_mr {
 686        struct mlx5_core_mkey   mmkey;
 687        int                     ndescs;
 688};
 689
 690struct mlx5_ib_umr_context {
 691        struct ib_cqe           cqe;
 692        enum ib_wc_status       status;
 693        struct completion       done;
 694};
 695
 696struct umr_common {
 697        struct ib_pd    *pd;
 698        struct ib_cq    *cq;
 699        struct ib_qp    *qp;
 700        /* control access to UMR QP
 701         */
 702        struct semaphore        sem;
 703};
 704
 705enum {
 706        MLX5_FMR_INVALID,
 707        MLX5_FMR_VALID,
 708        MLX5_FMR_BUSY,
 709};
 710
 711struct mlx5_cache_ent {
 712        struct list_head        head;
 713        /* sync access to the cahce entry
 714         */
 715        spinlock_t              lock;
 716
 717
 718        char                    name[4];
 719        u32                     order;
 720        u32                     xlt;
 721        u32                     access_mode;
 722        u32                     page;
 723
 724        u8 disabled:1;
 725        u8 fill_to_high_water:1;
 726
 727        /*
 728         * - available_mrs is the length of list head, ie the number of MRs
 729         *   available for immediate allocation.
 730         * - total_mrs is available_mrs plus all in use MRs that could be
 731         *   returned to the cache.
 732         * - limit is the low water mark for available_mrs, 2* limit is the
 733         *   upper water mark.
 734         * - pending is the number of MRs currently being created
 735         */
 736        u32 total_mrs;
 737        u32 available_mrs;
 738        u32 limit;
 739        u32 pending;
 740
 741        /* Statistics */
 742        u32                     miss;
 743
 744        struct mlx5_ib_dev     *dev;
 745        struct work_struct      work;
 746        struct delayed_work     dwork;
 747};
 748
 749struct mlx5_mr_cache {
 750        struct workqueue_struct *wq;
 751        struct mlx5_cache_ent   ent[MAX_MR_CACHE_ENTRIES];
 752        struct dentry           *root;
 753        unsigned long           last_add;
 754};
 755
 756struct mlx5_ib_gsi_qp;
 757
 758struct mlx5_ib_port_resources {
 759        struct mlx5_ib_resources *devr;
 760        struct mlx5_ib_gsi_qp *gsi;
 761        struct work_struct pkey_change_work;
 762};
 763
 764struct mlx5_ib_resources {
 765        struct ib_cq    *c0;
 766        struct ib_xrcd  *x0;
 767        struct ib_xrcd  *x1;
 768        struct ib_pd    *p0;
 769        struct ib_srq   *s0;
 770        struct ib_srq   *s1;
 771        struct mlx5_ib_port_resources ports[2];
 772        /* Protects changes to the port resources */
 773        struct mutex    mutex;
 774};
 775
 776struct mlx5_ib_counters {
 777        const char **names;
 778        size_t *offsets;
 779        u32 num_q_counters;
 780        u32 num_cong_counters;
 781        u32 num_ext_ppcnt_counters;
 782        u16 set_id;
 783        bool set_id_valid;
 784};
 785
 786struct mlx5_ib_multiport_info;
 787
 788struct mlx5_ib_multiport {
 789        struct mlx5_ib_multiport_info *mpi;
 790        /* To be held when accessing the multiport info */
 791        spinlock_t mpi_lock;
 792};
 793
 794struct mlx5_roce {
 795        /* Protect mlx5_ib_get_netdev from invoking dev_hold() with a NULL
 796         * netdev pointer
 797         */
 798        rwlock_t                netdev_lock;
 799        struct net_device       *netdev;
 800        struct notifier_block   nb;
 801        atomic_t                tx_port_affinity;
 802        enum ib_port_state last_port_state;
 803        struct mlx5_ib_dev      *dev;
 804        u8                      native_port_num;
 805};
 806
 807struct mlx5_ib_port {
 808        struct mlx5_ib_counters cnts;
 809        struct mlx5_ib_multiport mp;
 810        struct mlx5_ib_dbg_cc_params *dbg_cc_params;
 811        struct mlx5_roce roce;
 812        struct mlx5_eswitch_rep         *rep;
 813};
 814
 815struct mlx5_ib_dbg_param {
 816        int                     offset;
 817        struct mlx5_ib_dev      *dev;
 818        struct dentry           *dentry;
 819        u8                      port_num;
 820};
 821
 822enum mlx5_ib_dbg_cc_types {
 823        MLX5_IB_DBG_CC_RP_CLAMP_TGT_RATE,
 824        MLX5_IB_DBG_CC_RP_CLAMP_TGT_RATE_ATI,
 825        MLX5_IB_DBG_CC_RP_TIME_RESET,
 826        MLX5_IB_DBG_CC_RP_BYTE_RESET,
 827        MLX5_IB_DBG_CC_RP_THRESHOLD,
 828        MLX5_IB_DBG_CC_RP_AI_RATE,
 829        MLX5_IB_DBG_CC_RP_MAX_RATE,
 830        MLX5_IB_DBG_CC_RP_HAI_RATE,
 831        MLX5_IB_DBG_CC_RP_MIN_DEC_FAC,
 832        MLX5_IB_DBG_CC_RP_MIN_RATE,
 833        MLX5_IB_DBG_CC_RP_RATE_TO_SET_ON_FIRST_CNP,
 834        MLX5_IB_DBG_CC_RP_DCE_TCP_G,
 835        MLX5_IB_DBG_CC_RP_DCE_TCP_RTT,
 836        MLX5_IB_DBG_CC_RP_RATE_REDUCE_MONITOR_PERIOD,
 837        MLX5_IB_DBG_CC_RP_INITIAL_ALPHA_VALUE,
 838        MLX5_IB_DBG_CC_RP_GD,
 839        MLX5_IB_DBG_CC_NP_MIN_TIME_BETWEEN_CNPS,
 840        MLX5_IB_DBG_CC_NP_CNP_DSCP,
 841        MLX5_IB_DBG_CC_NP_CNP_PRIO_MODE,
 842        MLX5_IB_DBG_CC_NP_CNP_PRIO,
 843        MLX5_IB_DBG_CC_MAX,
 844};
 845
 846struct mlx5_ib_dbg_cc_params {
 847        struct dentry                   *root;
 848        struct mlx5_ib_dbg_param        params[MLX5_IB_DBG_CC_MAX];
 849};
 850
 851enum {
 852        MLX5_MAX_DELAY_DROP_TIMEOUT_MS = 100,
 853};
 854
 855struct mlx5_ib_delay_drop {
 856        struct mlx5_ib_dev     *dev;
 857        struct work_struct      delay_drop_work;
 858        /* serialize setting of delay drop */
 859        struct mutex            lock;
 860        u32                     timeout;
 861        bool                    activate;
 862        atomic_t                events_cnt;
 863        atomic_t                rqs_cnt;
 864        struct dentry           *dir_debugfs;
 865};
 866
 867enum mlx5_ib_stages {
 868        MLX5_IB_STAGE_INIT,
 869        MLX5_IB_STAGE_FLOW_DB,
 870        MLX5_IB_STAGE_CAPS,
 871        MLX5_IB_STAGE_NON_DEFAULT_CB,
 872        MLX5_IB_STAGE_ROCE,
 873        MLX5_IB_STAGE_SRQ,
 874        MLX5_IB_STAGE_DEVICE_RESOURCES,
 875        MLX5_IB_STAGE_DEVICE_NOTIFIER,
 876        MLX5_IB_STAGE_ODP,
 877        MLX5_IB_STAGE_COUNTERS,
 878        MLX5_IB_STAGE_CONG_DEBUGFS,
 879        MLX5_IB_STAGE_UAR,
 880        MLX5_IB_STAGE_BFREG,
 881        MLX5_IB_STAGE_PRE_IB_REG_UMR,
 882        MLX5_IB_STAGE_WHITELIST_UID,
 883        MLX5_IB_STAGE_IB_REG,
 884        MLX5_IB_STAGE_POST_IB_REG_UMR,
 885        MLX5_IB_STAGE_DELAY_DROP,
 886        MLX5_IB_STAGE_CLASS_ATTR,
 887        MLX5_IB_STAGE_MAX,
 888};
 889
 890struct mlx5_ib_stage {
 891        int (*init)(struct mlx5_ib_dev *dev);
 892        void (*cleanup)(struct mlx5_ib_dev *dev);
 893};
 894
 895#define STAGE_CREATE(_stage, _init, _cleanup) \
 896        .stage[_stage] = {.init = _init, .cleanup = _cleanup}
 897
 898struct mlx5_ib_profile {
 899        struct mlx5_ib_stage stage[MLX5_IB_STAGE_MAX];
 900};
 901
 902struct mlx5_ib_multiport_info {
 903        struct list_head list;
 904        struct mlx5_ib_dev *ibdev;
 905        struct mlx5_core_dev *mdev;
 906        struct notifier_block mdev_events;
 907        struct completion unref_comp;
 908        u64 sys_image_guid;
 909        u32 mdev_refcnt;
 910        bool is_master;
 911        bool unaffiliate;
 912};
 913
 914struct mlx5_ib_flow_action {
 915        struct ib_flow_action           ib_action;
 916        union {
 917                struct {
 918                        u64                         ib_flags;
 919                        struct mlx5_accel_esp_xfrm *ctx;
 920                } esp_aes_gcm;
 921                struct {
 922                        struct mlx5_ib_dev *dev;
 923                        u32 sub_type;
 924                        union {
 925                                struct mlx5_modify_hdr *modify_hdr;
 926                                struct mlx5_pkt_reformat *pkt_reformat;
 927                        };
 928                } flow_action_raw;
 929        };
 930};
 931
 932struct mlx5_dm {
 933        struct mlx5_core_dev *dev;
 934        /* This lock is used to protect the access to the shared
 935         * allocation map when concurrent requests by different
 936         * processes are handled.
 937         */
 938        spinlock_t lock;
 939        DECLARE_BITMAP(memic_alloc_pages, MLX5_MAX_MEMIC_PAGES);
 940};
 941
 942struct mlx5_read_counters_attr {
 943        struct mlx5_fc *hw_cntrs_hndl;
 944        u64 *out;
 945        u32 flags;
 946};
 947
 948enum mlx5_ib_counters_type {
 949        MLX5_IB_COUNTERS_FLOW,
 950};
 951
 952struct mlx5_ib_mcounters {
 953        struct ib_counters ibcntrs;
 954        enum mlx5_ib_counters_type type;
 955        /* number of counters supported for this counters type */
 956        u32 counters_num;
 957        struct mlx5_fc *hw_cntrs_hndl;
 958        /* read function for this counters type */
 959        int (*read_counters)(struct ib_device *ibdev,
 960                             struct mlx5_read_counters_attr *read_attr);
 961        /* max index set as part of create_flow */
 962        u32 cntrs_max_index;
 963        /* number of counters data entries (<description,index> pair) */
 964        u32 ncounters;
 965        /* counters data array for descriptions and indexes */
 966        struct mlx5_ib_flow_counters_desc *counters_data;
 967        /* protects access to mcounters internal data */
 968        struct mutex mcntrs_mutex;
 969};
 970
 971static inline struct mlx5_ib_mcounters *
 972to_mcounters(struct ib_counters *ibcntrs)
 973{
 974        return container_of(ibcntrs, struct mlx5_ib_mcounters, ibcntrs);
 975}
 976
 977int parse_flow_flow_action(struct mlx5_ib_flow_action *maction,
 978                           bool is_egress,
 979                           struct mlx5_flow_act *action);
 980struct mlx5_ib_lb_state {
 981        /* protect the user_td */
 982        struct mutex            mutex;
 983        u32                     user_td;
 984        int                     qps;
 985        bool                    enabled;
 986};
 987
 988struct mlx5_ib_pf_eq {
 989        struct notifier_block irq_nb;
 990        struct mlx5_ib_dev *dev;
 991        struct mlx5_eq *core;
 992        struct work_struct work;
 993        spinlock_t lock; /* Pagefaults spinlock */
 994        struct workqueue_struct *wq;
 995        mempool_t *pool;
 996};
 997
 998struct mlx5_devx_event_table {
 999        struct mlx5_nb devx_nb;
1000        /* serialize updating the event_xa */
1001        struct mutex event_xa_lock;
1002        struct xarray event_xa;
1003};
1004
1005struct mlx5_var_table {
1006        /* serialize updating the bitmap */
1007        struct mutex bitmap_lock;
1008        unsigned long *bitmap;
1009        u64 hw_start_addr;
1010        u32 stride_size;
1011        u64 num_var_hw_entries;
1012};
1013
1014struct mlx5_ib_dev {
1015        struct ib_device                ib_dev;
1016        struct mlx5_core_dev            *mdev;
1017        struct notifier_block           mdev_events;
1018        int                             num_ports;
1019        /* serialize update of capability mask
1020         */
1021        struct mutex                    cap_mask_mutex;
1022        u8                              ib_active:1;
1023        u8                              is_rep:1;
1024        u8                              lag_active:1;
1025        u8                              wc_support:1;
1026        u8                              fill_delay;
1027        struct umr_common               umrc;
1028        /* sync used page count stats
1029         */
1030        struct mlx5_ib_resources        devr;
1031
1032        atomic_t                        mkey_var;
1033        struct mlx5_mr_cache            cache;
1034        struct timer_list               delay_timer;
1035        /* Prevents soft lock on massive reg MRs */
1036        struct mutex                    slow_path_mutex;
1037        struct ib_odp_caps      odp_caps;
1038        u64                     odp_max_size;
1039        struct mlx5_ib_pf_eq    odp_pf_eq;
1040
1041        /*
1042         * Sleepable RCU that prevents destruction of MRs while they are still
1043         * being used by a page fault handler.
1044         */
1045        struct srcu_struct      odp_srcu;
1046        struct xarray           odp_mkeys;
1047
1048        u32                     null_mkey;
1049        struct mlx5_ib_flow_db  *flow_db;
1050        /* protect resources needed as part of reset flow */
1051        spinlock_t              reset_flow_resource_lock;
1052        struct list_head        qp_list;
1053        /* Array with num_ports elements */
1054        struct mlx5_ib_port     *port;
1055        struct mlx5_sq_bfreg    bfreg;
1056        struct mlx5_sq_bfreg    wc_bfreg;
1057        struct mlx5_sq_bfreg    fp_bfreg;
1058        struct mlx5_ib_delay_drop       delay_drop;
1059        const struct mlx5_ib_profile    *profile;
1060
1061        struct mlx5_ib_lb_state         lb;
1062        u8                      umr_fence;
1063        struct list_head        ib_dev_list;
1064        u64                     sys_image_guid;
1065        struct mlx5_dm          dm;
1066        u16                     devx_whitelist_uid;
1067        struct mlx5_srq_table   srq_table;
1068        struct mlx5_async_ctx   async_ctx;
1069        struct mlx5_devx_event_table devx_event_table;
1070        struct mlx5_var_table var_table;
1071
1072        struct xarray sig_mrs;
1073};
1074
1075static inline struct mlx5_ib_cq *to_mibcq(struct mlx5_core_cq *mcq)
1076{
1077        return container_of(mcq, struct mlx5_ib_cq, mcq);
1078}
1079
1080static inline struct mlx5_ib_xrcd *to_mxrcd(struct ib_xrcd *ibxrcd)
1081{
1082        return container_of(ibxrcd, struct mlx5_ib_xrcd, ibxrcd);
1083}
1084
1085static inline struct mlx5_ib_dev *to_mdev(struct ib_device *ibdev)
1086{
1087        return container_of(ibdev, struct mlx5_ib_dev, ib_dev);
1088}
1089
1090static inline struct mlx5_ib_dev *mlx5_udata_to_mdev(struct ib_udata *udata)
1091{
1092        struct mlx5_ib_ucontext *context = rdma_udata_to_drv_context(
1093                udata, struct mlx5_ib_ucontext, ibucontext);
1094
1095        return to_mdev(context->ibucontext.device);
1096}
1097
1098static inline struct mlx5_ib_cq *to_mcq(struct ib_cq *ibcq)
1099{
1100        return container_of(ibcq, struct mlx5_ib_cq, ibcq);
1101}
1102
1103static inline struct mlx5_ib_qp *to_mibqp(struct mlx5_core_qp *mqp)
1104{
1105        return container_of(mqp, struct mlx5_ib_qp_base, mqp)->container_mibqp;
1106}
1107
1108static inline struct mlx5_ib_rwq *to_mibrwq(struct mlx5_core_qp *core_qp)
1109{
1110        return container_of(core_qp, struct mlx5_ib_rwq, core_qp);
1111}
1112
1113static inline struct mlx5_ib_mr *to_mibmr(struct mlx5_core_mkey *mmkey)
1114{
1115        return container_of(mmkey, struct mlx5_ib_mr, mmkey);
1116}
1117
1118static inline struct mlx5_ib_pd *to_mpd(struct ib_pd *ibpd)
1119{
1120        return container_of(ibpd, struct mlx5_ib_pd, ibpd);
1121}
1122
1123static inline struct mlx5_ib_srq *to_msrq(struct ib_srq *ibsrq)
1124{
1125        return container_of(ibsrq, struct mlx5_ib_srq, ibsrq);
1126}
1127
1128static inline struct mlx5_ib_qp *to_mqp(struct ib_qp *ibqp)
1129{
1130        return container_of(ibqp, struct mlx5_ib_qp, ibqp);
1131}
1132
1133static inline struct mlx5_ib_rwq *to_mrwq(struct ib_wq *ibwq)
1134{
1135        return container_of(ibwq, struct mlx5_ib_rwq, ibwq);
1136}
1137
1138static inline struct mlx5_ib_rwq_ind_table *to_mrwq_ind_table(struct ib_rwq_ind_table *ib_rwq_ind_tbl)
1139{
1140        return container_of(ib_rwq_ind_tbl, struct mlx5_ib_rwq_ind_table, ib_rwq_ind_tbl);
1141}
1142
1143static inline struct mlx5_ib_srq *to_mibsrq(struct mlx5_core_srq *msrq)
1144{
1145        return container_of(msrq, struct mlx5_ib_srq, msrq);
1146}
1147
1148static inline struct mlx5_ib_dm *to_mdm(struct ib_dm *ibdm)
1149{
1150        return container_of(ibdm, struct mlx5_ib_dm, ibdm);
1151}
1152
1153static inline struct mlx5_ib_mr *to_mmr(struct ib_mr *ibmr)
1154{
1155        return container_of(ibmr, struct mlx5_ib_mr, ibmr);
1156}
1157
1158static inline struct mlx5_ib_mw *to_mmw(struct ib_mw *ibmw)
1159{
1160        return container_of(ibmw, struct mlx5_ib_mw, ibmw);
1161}
1162
1163static inline struct mlx5_ib_flow_action *
1164to_mflow_act(struct ib_flow_action *ibact)
1165{
1166        return container_of(ibact, struct mlx5_ib_flow_action, ib_action);
1167}
1168
1169static inline struct mlx5_user_mmap_entry *
1170to_mmmap(struct rdma_user_mmap_entry *rdma_entry)
1171{
1172        return container_of(rdma_entry,
1173                struct mlx5_user_mmap_entry, rdma_entry);
1174}
1175
1176int mlx5_ib_db_map_user(struct mlx5_ib_ucontext *context,
1177                        struct ib_udata *udata, unsigned long virt,
1178                        struct mlx5_db *db);
1179void mlx5_ib_db_unmap_user(struct mlx5_ib_ucontext *context, struct mlx5_db *db);
1180void __mlx5_ib_cq_clean(struct mlx5_ib_cq *cq, u32 qpn, struct mlx5_ib_srq *srq);
1181void mlx5_ib_cq_clean(struct mlx5_ib_cq *cq, u32 qpn, struct mlx5_ib_srq *srq);
1182void mlx5_ib_free_srq_wqe(struct mlx5_ib_srq *srq, int wqe_index);
1183int mlx5_ib_create_ah(struct ib_ah *ah, struct rdma_ah_attr *ah_attr, u32 flags,
1184                      struct ib_udata *udata);
1185int mlx5_ib_query_ah(struct ib_ah *ibah, struct rdma_ah_attr *ah_attr);
1186void mlx5_ib_destroy_ah(struct ib_ah *ah, u32 flags);
1187int mlx5_ib_create_srq(struct ib_srq *srq, struct ib_srq_init_attr *init_attr,
1188                       struct ib_udata *udata);
1189int mlx5_ib_modify_srq(struct ib_srq *ibsrq, struct ib_srq_attr *attr,
1190                       enum ib_srq_attr_mask attr_mask, struct ib_udata *udata);
1191int mlx5_ib_query_srq(struct ib_srq *ibsrq, struct ib_srq_attr *srq_attr);
1192void mlx5_ib_destroy_srq(struct ib_srq *srq, struct ib_udata *udata);
1193int mlx5_ib_post_srq_recv(struct ib_srq *ibsrq, const struct ib_recv_wr *wr,
1194                          const struct ib_recv_wr **bad_wr);
1195int mlx5_ib_enable_lb(struct mlx5_ib_dev *dev, bool td, bool qp);
1196void mlx5_ib_disable_lb(struct mlx5_ib_dev *dev, bool td, bool qp);
1197struct ib_qp *mlx5_ib_create_qp(struct ib_pd *pd,
1198                                struct ib_qp_init_attr *init_attr,
1199                                struct ib_udata *udata);
1200int mlx5_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
1201                      int attr_mask, struct ib_udata *udata);
1202int mlx5_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr, int qp_attr_mask,
1203                     struct ib_qp_init_attr *qp_init_attr);
1204int mlx5_ib_destroy_qp(struct ib_qp *qp, struct ib_udata *udata);
1205void mlx5_ib_drain_sq(struct ib_qp *qp);
1206void mlx5_ib_drain_rq(struct ib_qp *qp);
1207int mlx5_ib_post_send(struct ib_qp *ibqp, const struct ib_send_wr *wr,
1208                      const struct ib_send_wr **bad_wr);
1209int mlx5_ib_post_recv(struct ib_qp *ibqp, const struct ib_recv_wr *wr,
1210                      const struct ib_recv_wr **bad_wr);
1211int mlx5_ib_read_wqe_sq(struct mlx5_ib_qp *qp, int wqe_index, void *buffer,
1212                        size_t buflen, size_t *bc);
1213int mlx5_ib_read_wqe_rq(struct mlx5_ib_qp *qp, int wqe_index, void *buffer,
1214                        size_t buflen, size_t *bc);
1215int mlx5_ib_read_wqe_srq(struct mlx5_ib_srq *srq, int wqe_index, void *buffer,
1216                         size_t buflen, size_t *bc);
1217int mlx5_ib_create_cq(struct ib_cq *ibcq, const struct ib_cq_init_attr *attr,
1218                      struct ib_udata *udata);
1219void mlx5_ib_destroy_cq(struct ib_cq *cq, struct ib_udata *udata);
1220int mlx5_ib_poll_cq(struct ib_cq *ibcq, int num_entries, struct ib_wc *wc);
1221int mlx5_ib_arm_cq(struct ib_cq *ibcq, enum ib_cq_notify_flags flags);
1222int mlx5_ib_modify_cq(struct ib_cq *cq, u16 cq_count, u16 cq_period);
1223int mlx5_ib_resize_cq(struct ib_cq *ibcq, int entries, struct ib_udata *udata);
1224struct ib_mr *mlx5_ib_get_dma_mr(struct ib_pd *pd, int acc);
1225struct ib_mr *mlx5_ib_reg_user_mr(struct ib_pd *pd, u64 start, u64 length,
1226                                  u64 virt_addr, int access_flags,
1227                                  struct ib_udata *udata);
1228int mlx5_ib_advise_mr(struct ib_pd *pd,
1229                      enum ib_uverbs_advise_mr_advice advice,
1230                      u32 flags,
1231                      struct ib_sge *sg_list,
1232                      u32 num_sge,
1233                      struct uverbs_attr_bundle *attrs);
1234struct ib_mw *mlx5_ib_alloc_mw(struct ib_pd *pd, enum ib_mw_type type,
1235                               struct ib_udata *udata);
1236int mlx5_ib_dealloc_mw(struct ib_mw *mw);
1237int mlx5_ib_update_xlt(struct mlx5_ib_mr *mr, u64 idx, int npages,
1238                       int page_shift, int flags);
1239struct mlx5_ib_mr *mlx5_ib_alloc_implicit_mr(struct mlx5_ib_pd *pd,
1240                                             struct ib_udata *udata,
1241                                             int access_flags);
1242void mlx5_ib_free_implicit_mr(struct mlx5_ib_mr *mr);
1243void mlx5_ib_fence_odp_mr(struct mlx5_ib_mr *mr);
1244int mlx5_ib_rereg_user_mr(struct ib_mr *ib_mr, int flags, u64 start,
1245                          u64 length, u64 virt_addr, int access_flags,
1246                          struct ib_pd *pd, struct ib_udata *udata);
1247int mlx5_ib_dereg_mr(struct ib_mr *ibmr, struct ib_udata *udata);
1248struct ib_mr *mlx5_ib_alloc_mr(struct ib_pd *pd, enum ib_mr_type mr_type,
1249                               u32 max_num_sg, struct ib_udata *udata);
1250struct ib_mr *mlx5_ib_alloc_mr_integrity(struct ib_pd *pd,
1251                                         u32 max_num_sg,
1252                                         u32 max_num_meta_sg);
1253int mlx5_ib_map_mr_sg(struct ib_mr *ibmr, struct scatterlist *sg, int sg_nents,
1254                      unsigned int *sg_offset);
1255int mlx5_ib_map_mr_sg_pi(struct ib_mr *ibmr, struct scatterlist *data_sg,
1256                         int data_sg_nents, unsigned int *data_sg_offset,
1257                         struct scatterlist *meta_sg, int meta_sg_nents,
1258                         unsigned int *meta_sg_offset);
1259int mlx5_ib_process_mad(struct ib_device *ibdev, int mad_flags, u8 port_num,
1260                        const struct ib_wc *in_wc, const struct ib_grh *in_grh,
1261                        const struct ib_mad *in, struct ib_mad *out,
1262                        size_t *out_mad_size, u16 *out_mad_pkey_index);
1263struct ib_xrcd *mlx5_ib_alloc_xrcd(struct ib_device *ibdev,
1264                                   struct ib_udata *udata);
1265int mlx5_ib_dealloc_xrcd(struct ib_xrcd *xrcd, struct ib_udata *udata);
1266int mlx5_ib_get_buf_offset(u64 addr, int page_shift, u32 *offset);
1267int mlx5_query_ext_port_caps(struct mlx5_ib_dev *dev, u8 port);
1268int mlx5_query_mad_ifc_smp_attr_node_info(struct ib_device *ibdev,
1269                                          struct ib_smp *out_mad);
1270int mlx5_query_mad_ifc_system_image_guid(struct ib_device *ibdev,
1271                                         __be64 *sys_image_guid);
1272int mlx5_query_mad_ifc_max_pkeys(struct ib_device *ibdev,
1273                                 u16 *max_pkeys);
1274int mlx5_query_mad_ifc_vendor_id(struct ib_device *ibdev,
1275                                 u32 *vendor_id);
1276int mlx5_query_mad_ifc_node_desc(struct mlx5_ib_dev *dev, char *node_desc);
1277int mlx5_query_mad_ifc_node_guid(struct mlx5_ib_dev *dev, __be64 *node_guid);
1278int mlx5_query_mad_ifc_pkey(struct ib_device *ibdev, u8 port, u16 index,
1279                            u16 *pkey);
1280int mlx5_query_mad_ifc_gids(struct ib_device *ibdev, u8 port, int index,
1281                            union ib_gid *gid);
1282int mlx5_query_mad_ifc_port(struct ib_device *ibdev, u8 port,
1283                            struct ib_port_attr *props);
1284int mlx5_ib_query_port(struct ib_device *ibdev, u8 port,
1285                       struct ib_port_attr *props);
1286int mlx5_ib_init_fmr(struct mlx5_ib_dev *dev);
1287void mlx5_ib_cleanup_fmr(struct mlx5_ib_dev *dev);
1288void mlx5_ib_cont_pages(struct ib_umem *umem, u64 addr,
1289                        unsigned long max_page_shift,
1290                        int *count, int *shift,
1291                        int *ncont, int *order);
1292void __mlx5_ib_populate_pas(struct mlx5_ib_dev *dev, struct ib_umem *umem,
1293                            int page_shift, size_t offset, size_t num_pages,
1294                            __be64 *pas, int access_flags);
1295void mlx5_ib_populate_pas(struct mlx5_ib_dev *dev, struct ib_umem *umem,
1296                          int page_shift, __be64 *pas, int access_flags);
1297void mlx5_ib_copy_pas(u64 *old, u64 *new, int step, int num);
1298int mlx5_ib_get_cqe_size(struct ib_cq *ibcq);
1299int mlx5_mr_cache_init(struct mlx5_ib_dev *dev);
1300int mlx5_mr_cache_cleanup(struct mlx5_ib_dev *dev);
1301
1302struct mlx5_ib_mr *mlx5_mr_cache_alloc(struct mlx5_ib_dev *dev,
1303                                       unsigned int entry);
1304void mlx5_mr_cache_free(struct mlx5_ib_dev *dev, struct mlx5_ib_mr *mr);
1305int mlx5_mr_cache_invalidate(struct mlx5_ib_mr *mr);
1306
1307int mlx5_ib_check_mr_status(struct ib_mr *ibmr, u32 check_mask,
1308                            struct ib_mr_status *mr_status);
1309struct ib_wq *mlx5_ib_create_wq(struct ib_pd *pd,
1310                                struct ib_wq_init_attr *init_attr,
1311                                struct ib_udata *udata);
1312void mlx5_ib_destroy_wq(struct ib_wq *wq, struct ib_udata *udata);
1313int mlx5_ib_modify_wq(struct ib_wq *wq, struct ib_wq_attr *wq_attr,
1314                      u32 wq_attr_mask, struct ib_udata *udata);
1315struct ib_rwq_ind_table *mlx5_ib_create_rwq_ind_table(struct ib_device *device,
1316                                                      struct ib_rwq_ind_table_init_attr *init_attr,
1317                                                      struct ib_udata *udata);
1318int mlx5_ib_destroy_rwq_ind_table(struct ib_rwq_ind_table *wq_ind_table);
1319struct ib_dm *mlx5_ib_alloc_dm(struct ib_device *ibdev,
1320                               struct ib_ucontext *context,
1321                               struct ib_dm_alloc_attr *attr,
1322                               struct uverbs_attr_bundle *attrs);
1323int mlx5_ib_dealloc_dm(struct ib_dm *ibdm, struct uverbs_attr_bundle *attrs);
1324struct ib_mr *mlx5_ib_reg_dm_mr(struct ib_pd *pd, struct ib_dm *dm,
1325                                struct ib_dm_mr_attr *attr,
1326                                struct uverbs_attr_bundle *attrs);
1327
1328#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
1329void mlx5_ib_internal_fill_odp_caps(struct mlx5_ib_dev *dev);
1330int mlx5_ib_odp_init_one(struct mlx5_ib_dev *ibdev);
1331void mlx5_ib_odp_cleanup_one(struct mlx5_ib_dev *ibdev);
1332int __init mlx5_ib_odp_init(void);
1333void mlx5_ib_odp_cleanup(void);
1334void mlx5_odp_init_mr_cache_entry(struct mlx5_cache_ent *ent);
1335void mlx5_odp_populate_xlt(void *xlt, size_t idx, size_t nentries,
1336                           struct mlx5_ib_mr *mr, int flags);
1337
1338int mlx5_ib_advise_mr_prefetch(struct ib_pd *pd,
1339                               enum ib_uverbs_advise_mr_advice advice,
1340                               u32 flags, struct ib_sge *sg_list, u32 num_sge);
1341#else /* CONFIG_INFINIBAND_ON_DEMAND_PAGING */
1342static inline void mlx5_ib_internal_fill_odp_caps(struct mlx5_ib_dev *dev)
1343{
1344        return;
1345}
1346
1347static inline int mlx5_ib_odp_init_one(struct mlx5_ib_dev *ibdev) { return 0; }
1348static inline void mlx5_ib_odp_cleanup_one(struct mlx5_ib_dev *ibdev) {}
1349static inline int mlx5_ib_odp_init(void) { return 0; }
1350static inline void mlx5_ib_odp_cleanup(void)                                {}
1351static inline void mlx5_odp_init_mr_cache_entry(struct mlx5_cache_ent *ent) {}
1352static inline void mlx5_odp_populate_xlt(void *xlt, size_t idx, size_t nentries,
1353                                         struct mlx5_ib_mr *mr, int flags) {}
1354
1355static inline int
1356mlx5_ib_advise_mr_prefetch(struct ib_pd *pd,
1357                           enum ib_uverbs_advise_mr_advice advice, u32 flags,
1358                           struct ib_sge *sg_list, u32 num_sge)
1359{
1360        return -EOPNOTSUPP;
1361}
1362#endif /* CONFIG_INFINIBAND_ON_DEMAND_PAGING */
1363
1364extern const struct mmu_interval_notifier_ops mlx5_mn_ops;
1365
1366/* Needed for rep profile */
1367void __mlx5_ib_remove(struct mlx5_ib_dev *dev,
1368                      const struct mlx5_ib_profile *profile,
1369                      int stage);
1370void *__mlx5_ib_add(struct mlx5_ib_dev *dev,
1371                    const struct mlx5_ib_profile *profile);
1372
1373int mlx5_ib_get_vf_config(struct ib_device *device, int vf,
1374                          u8 port, struct ifla_vf_info *info);
1375int mlx5_ib_set_vf_link_state(struct ib_device *device, int vf,
1376                              u8 port, int state);
1377int mlx5_ib_get_vf_stats(struct ib_device *device, int vf,
1378                         u8 port, struct ifla_vf_stats *stats);
1379int mlx5_ib_get_vf_guid(struct ib_device *device, int vf, u8 port,
1380                        struct ifla_vf_guid *node_guid,
1381                        struct ifla_vf_guid *port_guid);
1382int mlx5_ib_set_vf_guid(struct ib_device *device, int vf, u8 port,
1383                        u64 guid, int type);
1384
1385__be16 mlx5_get_roce_udp_sport(struct mlx5_ib_dev *dev,
1386                               const struct ib_gid_attr *attr);
1387
1388void mlx5_ib_cleanup_cong_debugfs(struct mlx5_ib_dev *dev, u8 port_num);
1389void mlx5_ib_init_cong_debugfs(struct mlx5_ib_dev *dev, u8 port_num);
1390
1391/* GSI QP helper functions */
1392struct ib_qp *mlx5_ib_gsi_create_qp(struct ib_pd *pd,
1393                                    struct ib_qp_init_attr *init_attr);
1394int mlx5_ib_gsi_destroy_qp(struct ib_qp *qp);
1395int mlx5_ib_gsi_modify_qp(struct ib_qp *qp, struct ib_qp_attr *attr,
1396                          int attr_mask);
1397int mlx5_ib_gsi_query_qp(struct ib_qp *qp, struct ib_qp_attr *qp_attr,
1398                         int qp_attr_mask,
1399                         struct ib_qp_init_attr *qp_init_attr);
1400int mlx5_ib_gsi_post_send(struct ib_qp *qp, const struct ib_send_wr *wr,
1401                          const struct ib_send_wr **bad_wr);
1402int mlx5_ib_gsi_post_recv(struct ib_qp *qp, const struct ib_recv_wr *wr,
1403                          const struct ib_recv_wr **bad_wr);
1404void mlx5_ib_gsi_pkey_change(struct mlx5_ib_gsi_qp *gsi);
1405
1406int mlx5_ib_generate_wc(struct ib_cq *ibcq, struct ib_wc *wc);
1407
1408void mlx5_ib_free_bfreg(struct mlx5_ib_dev *dev, struct mlx5_bfreg_info *bfregi,
1409                        int bfregn);
1410struct mlx5_ib_dev *mlx5_ib_get_ibdev_from_mpi(struct mlx5_ib_multiport_info *mpi);
1411struct mlx5_core_dev *mlx5_ib_get_native_port_mdev(struct mlx5_ib_dev *dev,
1412                                                   u8 ib_port_num,
1413                                                   u8 *native_port_num);
1414void mlx5_ib_put_native_port_mdev(struct mlx5_ib_dev *dev,
1415                                  u8 port_num);
1416int mlx5_ib_fill_res_entry(struct sk_buff *msg,
1417                           struct rdma_restrack_entry *res);
1418int mlx5_ib_fill_stat_entry(struct sk_buff *msg,
1419                            struct rdma_restrack_entry *res);
1420
1421extern const struct uapi_definition mlx5_ib_devx_defs[];
1422extern const struct uapi_definition mlx5_ib_flow_defs[];
1423extern const struct uapi_definition mlx5_ib_qos_defs[];
1424
1425#if IS_ENABLED(CONFIG_INFINIBAND_USER_ACCESS)
1426int mlx5_ib_devx_create(struct mlx5_ib_dev *dev, bool is_user);
1427void mlx5_ib_devx_destroy(struct mlx5_ib_dev *dev, u16 uid);
1428void mlx5_ib_devx_init_event_table(struct mlx5_ib_dev *dev);
1429void mlx5_ib_devx_cleanup_event_table(struct mlx5_ib_dev *dev);
1430struct mlx5_ib_flow_handler *mlx5_ib_raw_fs_rule_add(
1431        struct mlx5_ib_dev *dev, struct mlx5_ib_flow_matcher *fs_matcher,
1432        struct mlx5_flow_context *flow_context,
1433        struct mlx5_flow_act *flow_act, u32 counter_id,
1434        void *cmd_in, int inlen, int dest_id, int dest_type);
1435bool mlx5_ib_devx_is_flow_dest(void *obj, int *dest_id, int *dest_type);
1436bool mlx5_ib_devx_is_flow_counter(void *obj, u32 offset, u32 *counter_id);
1437void mlx5_ib_destroy_flow_action_raw(struct mlx5_ib_flow_action *maction);
1438#else
1439static inline int
1440mlx5_ib_devx_create(struct mlx5_ib_dev *dev,
1441                           bool is_user) { return -EOPNOTSUPP; }
1442static inline void mlx5_ib_devx_destroy(struct mlx5_ib_dev *dev, u16 uid) {}
1443static inline void mlx5_ib_devx_init_event_table(struct mlx5_ib_dev *dev) {}
1444static inline void mlx5_ib_devx_cleanup_event_table(struct mlx5_ib_dev *dev) {}
1445static inline bool mlx5_ib_devx_is_flow_dest(void *obj, int *dest_id,
1446                                             int *dest_type)
1447{
1448        return false;
1449}
1450static inline void
1451mlx5_ib_destroy_flow_action_raw(struct mlx5_ib_flow_action *maction)
1452{
1453        return;
1454};
1455#endif
1456static inline void init_query_mad(struct ib_smp *mad)
1457{
1458        mad->base_version  = 1;
1459        mad->mgmt_class    = IB_MGMT_CLASS_SUBN_LID_ROUTED;
1460        mad->class_version = 1;
1461        mad->method        = IB_MGMT_METHOD_GET;
1462}
1463
1464static inline u8 convert_access(int acc)
1465{
1466        return (acc & IB_ACCESS_REMOTE_ATOMIC ? MLX5_PERM_ATOMIC       : 0) |
1467               (acc & IB_ACCESS_REMOTE_WRITE  ? MLX5_PERM_REMOTE_WRITE : 0) |
1468               (acc & IB_ACCESS_REMOTE_READ   ? MLX5_PERM_REMOTE_READ  : 0) |
1469               (acc & IB_ACCESS_LOCAL_WRITE   ? MLX5_PERM_LOCAL_WRITE  : 0) |
1470               MLX5_PERM_LOCAL_READ;
1471}
1472
1473static inline int is_qp1(enum ib_qp_type qp_type)
1474{
1475        return qp_type == MLX5_IB_QPT_HW_GSI;
1476}
1477
1478#define MLX5_MAX_UMR_SHIFT 16
1479#define MLX5_MAX_UMR_PAGES (1 << MLX5_MAX_UMR_SHIFT)
1480
1481static inline u32 check_cq_create_flags(u32 flags)
1482{
1483        /*
1484         * It returns non-zero value for unsupported CQ
1485         * create flags, otherwise it returns zero.
1486         */
1487        return (flags & ~(IB_UVERBS_CQ_FLAGS_IGNORE_OVERRUN |
1488                          IB_UVERBS_CQ_FLAGS_TIMESTAMP_COMPLETION));
1489}
1490
1491static inline int verify_assign_uidx(u8 cqe_version, u32 cmd_uidx,
1492                                     u32 *user_index)
1493{
1494        if (cqe_version) {
1495                if ((cmd_uidx == MLX5_IB_DEFAULT_UIDX) ||
1496                    (cmd_uidx & ~MLX5_USER_ASSIGNED_UIDX_MASK))
1497                        return -EINVAL;
1498                *user_index = cmd_uidx;
1499        } else {
1500                *user_index = MLX5_IB_DEFAULT_UIDX;
1501        }
1502
1503        return 0;
1504}
1505
1506static inline int get_qp_user_index(struct mlx5_ib_ucontext *ucontext,
1507                                    struct mlx5_ib_create_qp *ucmd,
1508                                    int inlen,
1509                                    u32 *user_index)
1510{
1511        u8 cqe_version = ucontext->cqe_version;
1512
1513        if ((offsetofend(typeof(*ucmd), uidx) <= inlen) && !cqe_version &&
1514            (ucmd->uidx == MLX5_IB_DEFAULT_UIDX))
1515                return 0;
1516
1517        if ((offsetofend(typeof(*ucmd), uidx) <= inlen) != !!cqe_version)
1518                return -EINVAL;
1519
1520        return verify_assign_uidx(cqe_version, ucmd->uidx, user_index);
1521}
1522
1523static inline int get_srq_user_index(struct mlx5_ib_ucontext *ucontext,
1524                                     struct mlx5_ib_create_srq *ucmd,
1525                                     int inlen,
1526                                     u32 *user_index)
1527{
1528        u8 cqe_version = ucontext->cqe_version;
1529
1530        if ((offsetofend(typeof(*ucmd), uidx) <= inlen) && !cqe_version &&
1531            (ucmd->uidx == MLX5_IB_DEFAULT_UIDX))
1532                return 0;
1533
1534        if ((offsetofend(typeof(*ucmd), uidx) <= inlen) != !!cqe_version)
1535                return -EINVAL;
1536
1537        return verify_assign_uidx(cqe_version, ucmd->uidx, user_index);
1538}
1539
1540static inline int get_uars_per_sys_page(struct mlx5_ib_dev *dev, bool lib_support)
1541{
1542        return lib_support && MLX5_CAP_GEN(dev->mdev, uar_4k) ?
1543                                MLX5_UARS_IN_PAGE : 1;
1544}
1545
1546static inline int get_num_static_uars(struct mlx5_ib_dev *dev,
1547                                      struct mlx5_bfreg_info *bfregi)
1548{
1549        return get_uars_per_sys_page(dev, bfregi->lib_uar_4k) * bfregi->num_static_sys_pages;
1550}
1551
1552unsigned long mlx5_ib_get_xlt_emergency_page(void);
1553void mlx5_ib_put_xlt_emergency_page(void);
1554
1555int bfregn_to_uar_index(struct mlx5_ib_dev *dev,
1556                        struct mlx5_bfreg_info *bfregi, u32 bfregn,
1557                        bool dyn_bfreg);
1558
1559int mlx5_ib_qp_set_counter(struct ib_qp *qp, struct rdma_counter *counter);
1560u16 mlx5_ib_get_counters_id(struct mlx5_ib_dev *dev, u8 port_num);
1561
1562static inline bool mlx5_ib_can_use_umr(struct mlx5_ib_dev *dev,
1563                                       bool do_modify_atomic, int access_flags)
1564{
1565        if (MLX5_CAP_GEN(dev->mdev, umr_modify_entity_size_disabled))
1566                return false;
1567
1568        if (do_modify_atomic &&
1569            MLX5_CAP_GEN(dev->mdev, atomic) &&
1570            MLX5_CAP_GEN(dev->mdev, umr_modify_atomic_disabled))
1571                return false;
1572
1573        if (access_flags & IB_ACCESS_RELAXED_ORDERING &&
1574            (MLX5_CAP_GEN(dev->mdev, relaxed_ordering_write) ||
1575             MLX5_CAP_GEN(dev->mdev, relaxed_ordering_read)))
1576                return false;
1577
1578        return true;
1579}
1580
1581int mlx5_ib_enable_driver(struct ib_device *dev);
1582int mlx5_ib_test_wc(struct mlx5_ib_dev *dev);
1583#endif /* MLX5_IB_H */
1584