1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27#include <linux/clk.h>
28#include <linux/init.h>
29#include <linux/time.h>
30#include <linux/sched_clock.h>
31#include <linux/clocksource.h>
32#include <linux/of.h>
33#include <linux/of_address.h>
34
35
36
37
38
39
40
41
42#define OMAP2_32KSYNCNT_REV_OFF 0x0
43#define OMAP2_32KSYNCNT_REV_SCHEME (0x3 << 30)
44#define OMAP2_32KSYNCNT_CR_OFF_LOW 0x10
45#define OMAP2_32KSYNCNT_CR_OFF_HIGH 0x30
46
47struct ti_32k {
48 void __iomem *base;
49 void __iomem *counter;
50 struct clocksource cs;
51};
52
53static inline struct ti_32k *to_ti_32k(struct clocksource *cs)
54{
55 return container_of(cs, struct ti_32k, cs);
56}
57
58static u64 notrace ti_32k_read_cycles(struct clocksource *cs)
59{
60 struct ti_32k *ti = to_ti_32k(cs);
61
62 return (u64)readl_relaxed(ti->counter);
63}
64
65static struct ti_32k ti_32k_timer = {
66 .cs = {
67 .name = "32k_counter",
68 .rating = 250,
69 .read = ti_32k_read_cycles,
70 .mask = CLOCKSOURCE_MASK(32),
71 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
72 },
73};
74
75static u64 notrace omap_32k_read_sched_clock(void)
76{
77 return ti_32k_read_cycles(&ti_32k_timer.cs);
78}
79
80static void __init ti_32k_timer_enable_clock(struct device_node *np,
81 const char *name)
82{
83 struct clk *clock;
84 int error;
85
86 clock = of_clk_get_by_name(np->parent, name);
87 if (IS_ERR(clock)) {
88
89 if (PTR_ERR(clock) == -EINVAL && !strncmp("ick", name, 3))
90 return;
91
92 pr_warn("%s: could not get clock %s %li\n",
93 __func__, name, PTR_ERR(clock));
94 return;
95 }
96
97 error = clk_prepare_enable(clock);
98 if (error) {
99 pr_warn("%s: could not enable %s: %i\n",
100 __func__, name, error);
101 return;
102 }
103}
104
105static void __init ti_32k_timer_module_init(struct device_node *np,
106 void __iomem *base)
107{
108 void __iomem *sysc = base + 4;
109
110 if (!of_device_is_compatible(np->parent, "ti,sysc"))
111 return;
112
113 ti_32k_timer_enable_clock(np, "fck");
114 ti_32k_timer_enable_clock(np, "ick");
115
116
117
118
119
120 writel_relaxed(0, sysc);
121}
122
123static int __init ti_32k_timer_init(struct device_node *np)
124{
125 int ret;
126
127 ti_32k_timer.base = of_iomap(np, 0);
128 if (!ti_32k_timer.base) {
129 pr_err("Can't ioremap 32k timer base\n");
130 return -ENXIO;
131 }
132
133 if (!of_machine_is_compatible("ti,am43"))
134 ti_32k_timer.cs.flags |= CLOCK_SOURCE_SUSPEND_NONSTOP;
135
136 ti_32k_timer.counter = ti_32k_timer.base;
137 ti_32k_timer_module_init(np, ti_32k_timer.base);
138
139
140
141
142
143
144
145
146 if (readl_relaxed(ti_32k_timer.base + OMAP2_32KSYNCNT_REV_OFF) &
147 OMAP2_32KSYNCNT_REV_SCHEME)
148 ti_32k_timer.counter += OMAP2_32KSYNCNT_CR_OFF_HIGH;
149 else
150 ti_32k_timer.counter += OMAP2_32KSYNCNT_CR_OFF_LOW;
151
152 pr_info("OMAP clocksource: 32k_counter at 32768 Hz\n");
153
154 ret = clocksource_register_hz(&ti_32k_timer.cs, 32768);
155 if (ret) {
156 pr_err("32k_counter: can't register clocksource\n");
157 return ret;
158 }
159
160 sched_clock_register(omap_32k_read_sched_clock, 32, 32768);
161
162 return 0;
163}
164TIMER_OF_DECLARE(ti_32k_timer, "ti,omap-counter32k",
165 ti_32k_timer_init);
166