1
2
3
4
5
6
7#include <linux/interrupt.h>
8#include <linux/time.h>
9#include <linux/timex.h>
10#include <linux/clockchips.h>
11#include <linux/clocksource.h>
12#include <linux/types.h>
13#include <linux/io.h>
14#include <linux/clk.h>
15#include <linux/err.h>
16#include <linux/irq.h>
17#include <linux/delay.h>
18#include <linux/of_address.h>
19#include <linux/of_irq.h>
20#include <linux/sched_clock.h>
21
22
23#include <asm/mach/map.h>
24#include <asm/mach/time.h>
25
26
27
28
29
30
31
32
33
34
35
36#define U300_TIMER_APP_ROST (0x0000)
37#define U300_TIMER_APP_ROST_TIMER_RESET (0x00000000)
38
39#define U300_TIMER_APP_EOST (0x0004)
40#define U300_TIMER_APP_EOST_TIMER_ENABLE (0x00000000)
41
42#define U300_TIMER_APP_DOST (0x0008)
43#define U300_TIMER_APP_DOST_TIMER_DISABLE (0x00000000)
44
45#define U300_TIMER_APP_SOSTM (0x000c)
46#define U300_TIMER_APP_SOSTM_MODE_CONTINUOUS (0x00000000)
47#define U300_TIMER_APP_SOSTM_MODE_ONE_SHOT (0x00000001)
48
49#define U300_TIMER_APP_OSTS (0x0010)
50#define U300_TIMER_APP_OSTS_TIMER_STATE_MASK (0x0000000F)
51#define U300_TIMER_APP_OSTS_TIMER_STATE_IDLE (0x00000001)
52#define U300_TIMER_APP_OSTS_TIMER_STATE_ACTIVE (0x00000002)
53#define U300_TIMER_APP_OSTS_ENABLE_IND (0x00000010)
54#define U300_TIMER_APP_OSTS_MODE_MASK (0x00000020)
55#define U300_TIMER_APP_OSTS_MODE_CONTINUOUS (0x00000000)
56#define U300_TIMER_APP_OSTS_MODE_ONE_SHOT (0x00000020)
57#define U300_TIMER_APP_OSTS_IRQ_ENABLED_IND (0x00000040)
58#define U300_TIMER_APP_OSTS_IRQ_PENDING_IND (0x00000080)
59
60#define U300_TIMER_APP_OSTCC (0x0014)
61
62#define U300_TIMER_APP_OSTTC (0x0018)
63
64#define U300_TIMER_APP_OSTIE (0x001c)
65#define U300_TIMER_APP_OSTIE_IRQ_DISABLE (0x00000000)
66#define U300_TIMER_APP_OSTIE_IRQ_ENABLE (0x00000001)
67
68#define U300_TIMER_APP_OSTIA (0x0020)
69#define U300_TIMER_APP_OSTIA_IRQ_ACK (0x00000080)
70
71
72#define U300_TIMER_APP_RDDT (0x0040)
73#define U300_TIMER_APP_RDDT_TIMER_RESET (0x00000000)
74
75#define U300_TIMER_APP_EDDT (0x0044)
76#define U300_TIMER_APP_EDDT_TIMER_ENABLE (0x00000000)
77
78#define U300_TIMER_APP_DDDT (0x0048)
79#define U300_TIMER_APP_DDDT_TIMER_DISABLE (0x00000000)
80
81#define U300_TIMER_APP_SDDTM (0x004c)
82#define U300_TIMER_APP_SDDTM_MODE_CONTINUOUS (0x00000000)
83#define U300_TIMER_APP_SDDTM_MODE_ONE_SHOT (0x00000001)
84
85#define U300_TIMER_APP_DDTS (0x0050)
86#define U300_TIMER_APP_DDTS_TIMER_STATE_MASK (0x0000000F)
87#define U300_TIMER_APP_DDTS_TIMER_STATE_IDLE (0x00000001)
88#define U300_TIMER_APP_DDTS_TIMER_STATE_ACTIVE (0x00000002)
89#define U300_TIMER_APP_DDTS_ENABLE_IND (0x00000010)
90#define U300_TIMER_APP_DDTS_MODE_MASK (0x00000020)
91#define U300_TIMER_APP_DDTS_MODE_CONTINUOUS (0x00000000)
92#define U300_TIMER_APP_DDTS_MODE_ONE_SHOT (0x00000020)
93#define U300_TIMER_APP_DDTS_IRQ_ENABLED_IND (0x00000040)
94#define U300_TIMER_APP_DDTS_IRQ_PENDING_IND (0x00000080)
95
96#define U300_TIMER_APP_DDTCC (0x0054)
97
98#define U300_TIMER_APP_DDTTC (0x0058)
99
100#define U300_TIMER_APP_DDTIE (0x005c)
101#define U300_TIMER_APP_DDTIE_IRQ_DISABLE (0x00000000)
102#define U300_TIMER_APP_DDTIE_IRQ_ENABLE (0x00000001)
103
104#define U300_TIMER_APP_DDTIA (0x0060)
105#define U300_TIMER_APP_DDTIA_IRQ_ACK (0x00000080)
106
107
108#define U300_TIMER_APP_RGPT1 (0x0080)
109#define U300_TIMER_APP_RGPT1_TIMER_RESET (0x00000000)
110
111#define U300_TIMER_APP_EGPT1 (0x0084)
112#define U300_TIMER_APP_EGPT1_TIMER_ENABLE (0x00000000)
113
114#define U300_TIMER_APP_DGPT1 (0x0088)
115#define U300_TIMER_APP_DGPT1_TIMER_DISABLE (0x00000000)
116
117#define U300_TIMER_APP_SGPT1M (0x008c)
118#define U300_TIMER_APP_SGPT1M_MODE_CONTINUOUS (0x00000000)
119#define U300_TIMER_APP_SGPT1M_MODE_ONE_SHOT (0x00000001)
120
121#define U300_TIMER_APP_GPT1S (0x0090)
122#define U300_TIMER_APP_GPT1S_TIMER_STATE_MASK (0x0000000F)
123#define U300_TIMER_APP_GPT1S_TIMER_STATE_IDLE (0x00000001)
124#define U300_TIMER_APP_GPT1S_TIMER_STATE_ACTIVE (0x00000002)
125#define U300_TIMER_APP_GPT1S_ENABLE_IND (0x00000010)
126#define U300_TIMER_APP_GPT1S_MODE_MASK (0x00000020)
127#define U300_TIMER_APP_GPT1S_MODE_CONTINUOUS (0x00000000)
128#define U300_TIMER_APP_GPT1S_MODE_ONE_SHOT (0x00000020)
129#define U300_TIMER_APP_GPT1S_IRQ_ENABLED_IND (0x00000040)
130#define U300_TIMER_APP_GPT1S_IRQ_PENDING_IND (0x00000080)
131
132#define U300_TIMER_APP_GPT1CC (0x0094)
133
134#define U300_TIMER_APP_GPT1TC (0x0098)
135
136#define U300_TIMER_APP_GPT1IE (0x009c)
137#define U300_TIMER_APP_GPT1IE_IRQ_DISABLE (0x00000000)
138#define U300_TIMER_APP_GPT1IE_IRQ_ENABLE (0x00000001)
139
140#define U300_TIMER_APP_GPT1IA (0x00a0)
141#define U300_TIMER_APP_GPT1IA_IRQ_ACK (0x00000080)
142
143
144#define U300_TIMER_APP_RGPT2 (0x00c0)
145#define U300_TIMER_APP_RGPT2_TIMER_RESET (0x00000000)
146
147#define U300_TIMER_APP_EGPT2 (0x00c4)
148#define U300_TIMER_APP_EGPT2_TIMER_ENABLE (0x00000000)
149
150#define U300_TIMER_APP_DGPT2 (0x00c8)
151#define U300_TIMER_APP_DGPT2_TIMER_DISABLE (0x00000000)
152
153#define U300_TIMER_APP_SGPT2M (0x00cc)
154#define U300_TIMER_APP_SGPT2M_MODE_CONTINUOUS (0x00000000)
155#define U300_TIMER_APP_SGPT2M_MODE_ONE_SHOT (0x00000001)
156
157#define U300_TIMER_APP_GPT2S (0x00d0)
158#define U300_TIMER_APP_GPT2S_TIMER_STATE_MASK (0x0000000F)
159#define U300_TIMER_APP_GPT2S_TIMER_STATE_IDLE (0x00000001)
160#define U300_TIMER_APP_GPT2S_TIMER_STATE_ACTIVE (0x00000002)
161#define U300_TIMER_APP_GPT2S_ENABLE_IND (0x00000010)
162#define U300_TIMER_APP_GPT2S_MODE_MASK (0x00000020)
163#define U300_TIMER_APP_GPT2S_MODE_CONTINUOUS (0x00000000)
164#define U300_TIMER_APP_GPT2S_MODE_ONE_SHOT (0x00000020)
165#define U300_TIMER_APP_GPT2S_IRQ_ENABLED_IND (0x00000040)
166#define U300_TIMER_APP_GPT2S_IRQ_PENDING_IND (0x00000080)
167
168#define U300_TIMER_APP_GPT2CC (0x00d4)
169
170#define U300_TIMER_APP_GPT2TC (0x00d8)
171
172#define U300_TIMER_APP_GPT2IE (0x00dc)
173#define U300_TIMER_APP_GPT2IE_IRQ_DISABLE (0x00000000)
174#define U300_TIMER_APP_GPT2IE_IRQ_ENABLE (0x00000001)
175
176#define U300_TIMER_APP_GPT2IA (0x00e0)
177#define U300_TIMER_APP_GPT2IA_IRQ_ACK (0x00000080)
178
179
180#define U300_TIMER_APP_CRC (0x100)
181#define U300_TIMER_APP_CRC_CLOCK_REQUEST_ENABLE (0x00000001)
182
183static void __iomem *u300_timer_base;
184
185struct u300_clockevent_data {
186 struct clock_event_device cevd;
187 unsigned ticks_per_jiffy;
188};
189
190static int u300_shutdown(struct clock_event_device *evt)
191{
192
193 writel(U300_TIMER_APP_GPT1IE_IRQ_DISABLE,
194 u300_timer_base + U300_TIMER_APP_GPT1IE);
195
196 writel(U300_TIMER_APP_DGPT1_TIMER_DISABLE,
197 u300_timer_base + U300_TIMER_APP_DGPT1);
198 return 0;
199}
200
201
202
203
204
205static int u300_set_oneshot(struct clock_event_device *evt)
206{
207
208
209
210
211
212
213
214 writel(U300_TIMER_APP_GPT1IE_IRQ_DISABLE,
215 u300_timer_base + U300_TIMER_APP_GPT1IE);
216
217 writel(U300_TIMER_APP_DGPT1_TIMER_DISABLE,
218 u300_timer_base + U300_TIMER_APP_DGPT1);
219
220
221
222
223 writel(0xFFFFFFFF, u300_timer_base + U300_TIMER_APP_GPT1TC);
224
225 writel(U300_TIMER_APP_SGPT1M_MODE_ONE_SHOT,
226 u300_timer_base + U300_TIMER_APP_SGPT1M);
227
228 writel(U300_TIMER_APP_GPT1IE_IRQ_ENABLE,
229 u300_timer_base + U300_TIMER_APP_GPT1IE);
230
231 writel(U300_TIMER_APP_EGPT1_TIMER_ENABLE,
232 u300_timer_base + U300_TIMER_APP_EGPT1);
233 return 0;
234}
235
236static int u300_set_periodic(struct clock_event_device *evt)
237{
238 struct u300_clockevent_data *cevdata =
239 container_of(evt, struct u300_clockevent_data, cevd);
240
241
242 writel(U300_TIMER_APP_GPT1IE_IRQ_DISABLE,
243 u300_timer_base + U300_TIMER_APP_GPT1IE);
244
245 writel(U300_TIMER_APP_DGPT1_TIMER_DISABLE,
246 u300_timer_base + U300_TIMER_APP_DGPT1);
247
248
249
250
251 writel(cevdata->ticks_per_jiffy,
252 u300_timer_base + U300_TIMER_APP_GPT1TC);
253
254
255
256
257 writel(U300_TIMER_APP_SGPT1M_MODE_CONTINUOUS,
258 u300_timer_base + U300_TIMER_APP_SGPT1M);
259
260 writel(U300_TIMER_APP_GPT1IE_IRQ_ENABLE,
261 u300_timer_base + U300_TIMER_APP_GPT1IE);
262
263 writel(U300_TIMER_APP_EGPT1_TIMER_ENABLE,
264 u300_timer_base + U300_TIMER_APP_EGPT1);
265 return 0;
266}
267
268
269
270
271
272
273
274
275
276static int u300_set_next_event(unsigned long cycles,
277 struct clock_event_device *evt)
278
279{
280
281 writel(U300_TIMER_APP_GPT1IE_IRQ_DISABLE,
282 u300_timer_base + U300_TIMER_APP_GPT1IE);
283
284 writel(U300_TIMER_APP_DGPT1_TIMER_DISABLE,
285 u300_timer_base + U300_TIMER_APP_DGPT1);
286
287 writel(U300_TIMER_APP_RGPT1_TIMER_RESET,
288 u300_timer_base + U300_TIMER_APP_RGPT1);
289
290 writel(cycles, u300_timer_base + U300_TIMER_APP_GPT1TC);
291
292
293
294
295 writel(U300_TIMER_APP_SGPT1M_MODE_ONE_SHOT,
296 u300_timer_base + U300_TIMER_APP_SGPT1M);
297
298 writel(U300_TIMER_APP_GPT1IE_IRQ_ENABLE,
299 u300_timer_base + U300_TIMER_APP_GPT1IE);
300
301 writel(U300_TIMER_APP_EGPT1_TIMER_ENABLE,
302 u300_timer_base + U300_TIMER_APP_EGPT1);
303 return 0;
304}
305
306static struct u300_clockevent_data u300_clockevent_data = {
307
308 .cevd = {
309 .name = "GPT1",
310
311 .rating = 300,
312 .features = CLOCK_EVT_FEAT_PERIODIC |
313 CLOCK_EVT_FEAT_ONESHOT,
314 .set_next_event = u300_set_next_event,
315 .set_state_shutdown = u300_shutdown,
316 .set_state_periodic = u300_set_periodic,
317 .set_state_oneshot = u300_set_oneshot,
318 },
319};
320
321
322static irqreturn_t u300_timer_interrupt(int irq, void *dev_id)
323{
324 struct clock_event_device *evt = &u300_clockevent_data.cevd;
325
326
327 writel(U300_TIMER_APP_GPT1IA_IRQ_ACK,
328 u300_timer_base + U300_TIMER_APP_GPT1IA);
329 evt->event_handler(evt);
330 return IRQ_HANDLED;
331}
332
333
334
335
336
337
338
339
340
341static u64 notrace u300_read_sched_clock(void)
342{
343 return readl(u300_timer_base + U300_TIMER_APP_GPT2CC);
344}
345
346static unsigned long u300_read_current_timer(void)
347{
348 return readl(u300_timer_base + U300_TIMER_APP_GPT2CC);
349}
350
351static struct delay_timer u300_delay_timer;
352
353
354
355
356static int __init u300_timer_init_of(struct device_node *np)
357{
358 unsigned int irq;
359 struct clk *clk;
360 unsigned long rate;
361 int ret;
362
363 u300_timer_base = of_iomap(np, 0);
364 if (!u300_timer_base) {
365 pr_err("could not ioremap system timer\n");
366 return -ENXIO;
367 }
368
369
370 irq = irq_of_parse_and_map(np, 2);
371 if (!irq) {
372 pr_err("no IRQ for system timer\n");
373 return -EINVAL;
374 }
375
376 pr_info("U300 GP1 timer @ base: %p, IRQ: %u\n", u300_timer_base, irq);
377
378
379 clk = of_clk_get(np, 0);
380 if (IS_ERR(clk))
381 return PTR_ERR(clk);
382
383 ret = clk_prepare_enable(clk);
384 if (ret)
385 return ret;
386
387 rate = clk_get_rate(clk);
388
389 u300_clockevent_data.ticks_per_jiffy = DIV_ROUND_CLOSEST(rate, HZ);
390
391 sched_clock_register(u300_read_sched_clock, 32, rate);
392
393 u300_delay_timer.read_current_timer = &u300_read_current_timer;
394 u300_delay_timer.freq = rate;
395 register_current_timer_delay(&u300_delay_timer);
396
397
398
399
400
401 writel(U300_TIMER_APP_CRC_CLOCK_REQUEST_ENABLE,
402 u300_timer_base + U300_TIMER_APP_CRC);
403 writel(U300_TIMER_APP_ROST_TIMER_RESET,
404 u300_timer_base + U300_TIMER_APP_ROST);
405 writel(U300_TIMER_APP_DOST_TIMER_DISABLE,
406 u300_timer_base + U300_TIMER_APP_DOST);
407 writel(U300_TIMER_APP_RDDT_TIMER_RESET,
408 u300_timer_base + U300_TIMER_APP_RDDT);
409 writel(U300_TIMER_APP_DDDT_TIMER_DISABLE,
410 u300_timer_base + U300_TIMER_APP_DDDT);
411
412
413 writel(U300_TIMER_APP_RGPT1_TIMER_RESET,
414 u300_timer_base + U300_TIMER_APP_RGPT1);
415
416
417 ret = request_irq(irq, u300_timer_interrupt,
418 IRQF_TIMER | IRQF_IRQPOLL, "U300 Timer Tick", NULL);
419 if (ret)
420 return ret;
421
422
423 writel(U300_TIMER_APP_RGPT2_TIMER_RESET,
424 u300_timer_base + U300_TIMER_APP_RGPT2);
425
426 writel(0xFFFFFFFFU, u300_timer_base + U300_TIMER_APP_GPT2TC);
427
428 writel(U300_TIMER_APP_SGPT2M_MODE_CONTINUOUS,
429 u300_timer_base + U300_TIMER_APP_SGPT2M);
430
431 writel(U300_TIMER_APP_GPT2IE_IRQ_DISABLE,
432 u300_timer_base + U300_TIMER_APP_GPT2IE);
433
434 writel(U300_TIMER_APP_EGPT2_TIMER_ENABLE,
435 u300_timer_base + U300_TIMER_APP_EGPT2);
436
437
438 ret = clocksource_mmio_init(u300_timer_base + U300_TIMER_APP_GPT2CC,
439 "GPT2", rate, 300, 32, clocksource_mmio_readl_up);
440 if (ret) {
441 pr_err("timer: failed to initialize U300 clock source\n");
442 return ret;
443 }
444
445
446 clockevents_config_and_register(&u300_clockevent_data.cevd, rate,
447 1, 0xffffffff);
448
449
450
451
452
453 return 0;
454}
455
456TIMER_OF_DECLARE(u300_timer, "stericsson,u300-apptimer",
457 u300_timer_init_of);
458