1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24#include <linux/acpi.h>
25#include "i915_drv.h"
26#include "gvt.h"
27
28
29
30
31
32#define _INTEL_BIOS_PRIVATE
33#include "display/intel_vbt_defs.h"
34
35#define OPREGION_SIGNATURE "IntelGraphicsMem"
36#define MBOX_VBT (1<<3)
37
38
39#define DEVICE_TYPE_CRT 0x01
40#define DEVICE_TYPE_EFP1 0x04
41#define DEVICE_TYPE_EFP2 0x40
42#define DEVICE_TYPE_EFP3 0x20
43#define DEVICE_TYPE_EFP4 0x10
44
45struct opregion_header {
46 u8 signature[16];
47 u32 size;
48 u32 opregion_ver;
49 u8 bios_ver[32];
50 u8 vbios_ver[16];
51 u8 driver_ver[16];
52 u32 mboxes;
53 u32 driver_model;
54 u32 pcon;
55 u8 dver[32];
56 u8 rsvd[124];
57} __packed;
58
59struct bdb_data_header {
60 u8 id;
61 u16 size;
62} __packed;
63
64
65
66
67
68struct efp_child_device_config {
69 u16 handle;
70 u16 device_type;
71 u16 device_class;
72 u8 i2c_speed;
73 u8 dp_onboard_redriver;
74 u8 dp_ondock_redriver;
75 u8 hdmi_level_shifter_value:4;
76 u8 hdmi_max_data_rate:4;
77 u16 dtd_buf_ptr;
78 u8 edidless_efp:1;
79 u8 compression_enable:1;
80 u8 compression_method:1;
81 u8 ganged_edp:1;
82 u8 skip0:4;
83 u8 compression_structure_index:4;
84 u8 skip1:4;
85 u8 slave_port;
86 u8 skip2;
87 u8 dvo_port;
88 u8 i2c_pin;
89 u8 slave_addr;
90 u8 ddc_pin;
91 u16 edid_ptr;
92 u8 dvo_config;
93 u8 efp_docked_port:1;
94 u8 lane_reversal:1;
95 u8 onboard_lspcon:1;
96 u8 iboost_enable:1;
97 u8 hpd_invert:1;
98 u8 slip3:3;
99 u8 hdmi_compat:1;
100 u8 dp_compat:1;
101 u8 tmds_compat:1;
102 u8 skip4:5;
103 u8 aux_channel;
104 u8 dongle_detect;
105 u8 pipe_cap:2;
106 u8 sdvo_stall:1;
107 u8 hpd_status:2;
108 u8 integrated_encoder:1;
109 u8 skip5:2;
110 u8 dvo_wiring;
111 u8 mipi_bridge_type;
112 u16 device_class_ext;
113 u8 dvo_function;
114} __packed;
115
116struct vbt {
117
118 struct vbt_header header;
119 struct bdb_header bdb_header;
120
121 struct bdb_data_header general_features_header;
122 struct bdb_general_features general_features;
123
124 struct bdb_data_header general_definitions_header;
125 struct bdb_general_definitions general_definitions;
126
127 struct efp_child_device_config child0;
128 struct efp_child_device_config child1;
129 struct efp_child_device_config child2;
130 struct efp_child_device_config child3;
131
132 struct bdb_data_header driver_features_header;
133 struct bdb_driver_features driver_features;
134};
135
136static void virt_vbt_generation(struct vbt *v)
137{
138 int num_child;
139
140 memset(v, 0, sizeof(struct vbt));
141
142 v->header.signature[0] = '$';
143 v->header.signature[1] = 'V';
144 v->header.signature[2] = 'B';
145 v->header.signature[3] = 'T';
146
147
148 v->header.version = 155;
149 v->header.header_size = sizeof(v->header);
150 v->header.vbt_size = sizeof(struct vbt);
151 v->header.bdb_offset = offsetof(struct vbt, bdb_header);
152
153 strcpy(&v->bdb_header.signature[0], "BIOS_DATA_BLOCK");
154 v->bdb_header.version = 186;
155 v->bdb_header.header_size = sizeof(v->bdb_header);
156
157 v->bdb_header.bdb_size = sizeof(struct vbt) - sizeof(struct vbt_header);
158
159
160 v->general_features_header.id = BDB_GENERAL_FEATURES;
161 v->general_features_header.size = sizeof(struct bdb_general_features);
162 v->general_features.int_crt_support = 0;
163 v->general_features.int_tv_support = 0;
164
165
166 num_child = 4;
167 v->general_definitions.child_dev_size =
168 sizeof(struct efp_child_device_config);
169 v->general_definitions_header.id = BDB_GENERAL_DEFINITIONS;
170
171 v->general_definitions_header.size =
172 sizeof(struct bdb_general_definitions) +
173 num_child * v->general_definitions.child_dev_size;
174
175
176 v->child0.handle = DEVICE_TYPE_EFP1;
177 v->child0.device_type = DEVICE_TYPE_DP;
178 v->child0.dvo_port = DVO_PORT_DPA;
179 v->child0.aux_channel = DP_AUX_A;
180 v->child0.dp_compat = true;
181 v->child0.integrated_encoder = true;
182
183
184 v->child1.handle = DEVICE_TYPE_EFP2;
185 v->child1.device_type = DEVICE_TYPE_DP;
186 v->child1.dvo_port = DVO_PORT_DPB;
187 v->child1.aux_channel = DP_AUX_B;
188 v->child1.dp_compat = true;
189 v->child1.integrated_encoder = true;
190
191
192 v->child2.handle = DEVICE_TYPE_EFP3;
193 v->child2.device_type = DEVICE_TYPE_DP;
194 v->child2.dvo_port = DVO_PORT_DPC;
195 v->child2.aux_channel = DP_AUX_C;
196 v->child2.dp_compat = true;
197 v->child2.integrated_encoder = true;
198
199
200 v->child3.handle = DEVICE_TYPE_EFP4;
201 v->child3.device_type = DEVICE_TYPE_DP;
202 v->child3.dvo_port = DVO_PORT_DPD;
203 v->child3.aux_channel = DP_AUX_D;
204 v->child3.dp_compat = true;
205 v->child3.integrated_encoder = true;
206
207
208 v->driver_features_header.id = BDB_DRIVER_FEATURES;
209 v->driver_features_header.size = sizeof(struct bdb_driver_features);
210 v->driver_features.lvds_config = BDB_DRIVER_FEATURE_NO_LVDS;
211}
212
213
214
215
216
217
218
219
220int intel_vgpu_init_opregion(struct intel_vgpu *vgpu)
221{
222 u8 *buf;
223 struct opregion_header *header;
224 struct vbt v;
225 const char opregion_signature[16] = OPREGION_SIGNATURE;
226
227 gvt_dbg_core("init vgpu%d opregion\n", vgpu->id);
228 vgpu_opregion(vgpu)->va = (void *)__get_free_pages(GFP_KERNEL |
229 __GFP_ZERO,
230 get_order(INTEL_GVT_OPREGION_SIZE));
231 if (!vgpu_opregion(vgpu)->va) {
232 gvt_err("fail to get memory for vgpu virt opregion\n");
233 return -ENOMEM;
234 }
235
236
237 buf = (u8 *)vgpu_opregion(vgpu)->va;
238 header = (struct opregion_header *)buf;
239 memcpy(header->signature, opregion_signature,
240 sizeof(opregion_signature));
241 header->size = 0x8;
242 header->opregion_ver = 0x02000000;
243 header->mboxes = MBOX_VBT;
244
245
246
247
248
249 buf[INTEL_GVT_OPREGION_CLID] = 0x3;
250
251
252 virt_vbt_generation(&v);
253 memcpy(buf + INTEL_GVT_OPREGION_VBT_OFFSET, &v, sizeof(struct vbt));
254
255 return 0;
256}
257
258static int map_vgpu_opregion(struct intel_vgpu *vgpu, bool map)
259{
260 u64 mfn;
261 int i, ret;
262
263 for (i = 0; i < INTEL_GVT_OPREGION_PAGES; i++) {
264 mfn = intel_gvt_hypervisor_virt_to_mfn(vgpu_opregion(vgpu)->va
265 + i * PAGE_SIZE);
266 if (mfn == INTEL_GVT_INVALID_ADDR) {
267 gvt_vgpu_err("fail to get MFN from VA\n");
268 return -EINVAL;
269 }
270 ret = intel_gvt_hypervisor_map_gfn_to_mfn(vgpu,
271 vgpu_opregion(vgpu)->gfn[i],
272 mfn, 1, map);
273 if (ret) {
274 gvt_vgpu_err("fail to map GFN to MFN, errno: %d\n",
275 ret);
276 return ret;
277 }
278 }
279
280 vgpu_opregion(vgpu)->mapped = map;
281
282 return 0;
283}
284
285
286
287
288
289
290
291
292
293
294int intel_vgpu_opregion_base_write_handler(struct intel_vgpu *vgpu, u32 gpa)
295{
296
297 int i, ret = 0;
298
299 gvt_dbg_core("emulate opregion from kernel\n");
300
301 switch (intel_gvt_host.hypervisor_type) {
302 case INTEL_GVT_HYPERVISOR_KVM:
303 for (i = 0; i < INTEL_GVT_OPREGION_PAGES; i++)
304 vgpu_opregion(vgpu)->gfn[i] = (gpa >> PAGE_SHIFT) + i;
305 break;
306 case INTEL_GVT_HYPERVISOR_XEN:
307
308
309
310
311 if (vgpu_opregion(vgpu)->mapped)
312 map_vgpu_opregion(vgpu, false);
313
314 for (i = 0; i < INTEL_GVT_OPREGION_PAGES; i++)
315 vgpu_opregion(vgpu)->gfn[i] = (gpa >> PAGE_SHIFT) + i;
316
317 ret = map_vgpu_opregion(vgpu, true);
318 break;
319 default:
320 ret = -EINVAL;
321 gvt_vgpu_err("not supported hypervisor\n");
322 }
323
324 return ret;
325}
326
327
328
329
330
331
332void intel_vgpu_clean_opregion(struct intel_vgpu *vgpu)
333{
334 gvt_dbg_core("vgpu%d: clean vgpu opregion\n", vgpu->id);
335
336 if (!vgpu_opregion(vgpu)->va)
337 return;
338
339 if (intel_gvt_host.hypervisor_type == INTEL_GVT_HYPERVISOR_XEN) {
340 if (vgpu_opregion(vgpu)->mapped)
341 map_vgpu_opregion(vgpu, false);
342 } else if (intel_gvt_host.hypervisor_type == INTEL_GVT_HYPERVISOR_KVM) {
343
344 }
345 free_pages((unsigned long)vgpu_opregion(vgpu)->va,
346 get_order(INTEL_GVT_OPREGION_SIZE));
347
348 vgpu_opregion(vgpu)->va = NULL;
349
350}
351
352
353#define GVT_OPREGION_FUNC(scic) \
354 ({ \
355 u32 __ret; \
356 __ret = (scic & OPREGION_SCIC_FUNC_MASK) >> \
357 OPREGION_SCIC_FUNC_SHIFT; \
358 __ret; \
359 })
360
361#define GVT_OPREGION_SUBFUNC(scic) \
362 ({ \
363 u32 __ret; \
364 __ret = (scic & OPREGION_SCIC_SUBFUNC_MASK) >> \
365 OPREGION_SCIC_SUBFUNC_SHIFT; \
366 __ret; \
367 })
368
369static const char *opregion_func_name(u32 func)
370{
371 const char *name = NULL;
372
373 switch (func) {
374 case 0 ... 3:
375 case 5:
376 case 7 ... 15:
377 name = "Reserved";
378 break;
379
380 case 4:
381 name = "Get BIOS Data";
382 break;
383
384 case 6:
385 name = "System BIOS Callbacks";
386 break;
387
388 default:
389 name = "Unknown";
390 break;
391 }
392 return name;
393}
394
395static const char *opregion_subfunc_name(u32 subfunc)
396{
397 const char *name = NULL;
398
399 switch (subfunc) {
400 case 0:
401 name = "Supported Calls";
402 break;
403
404 case 1:
405 name = "Requested Callbacks";
406 break;
407
408 case 2 ... 3:
409 case 8 ... 9:
410 name = "Reserved";
411 break;
412
413 case 5:
414 name = "Boot Display";
415 break;
416
417 case 6:
418 name = "TV-Standard/Video-Connector";
419 break;
420
421 case 7:
422 name = "Internal Graphics";
423 break;
424
425 case 10:
426 name = "Spread Spectrum Clocks";
427 break;
428
429 case 11:
430 name = "Get AKSV";
431 break;
432
433 default:
434 name = "Unknown";
435 break;
436 }
437 return name;
438};
439
440static bool querying_capabilities(u32 scic)
441{
442 u32 func, subfunc;
443
444 func = GVT_OPREGION_FUNC(scic);
445 subfunc = GVT_OPREGION_SUBFUNC(scic);
446
447 if ((func == INTEL_GVT_OPREGION_SCIC_F_GETBIOSDATA &&
448 subfunc == INTEL_GVT_OPREGION_SCIC_SF_SUPPRTEDCALLS)
449 || (func == INTEL_GVT_OPREGION_SCIC_F_GETBIOSDATA &&
450 subfunc == INTEL_GVT_OPREGION_SCIC_SF_REQEUSTEDCALLBACKS)
451 || (func == INTEL_GVT_OPREGION_SCIC_F_GETBIOSCALLBACKS &&
452 subfunc == INTEL_GVT_OPREGION_SCIC_SF_SUPPRTEDCALLS)) {
453 return true;
454 }
455 return false;
456}
457
458
459
460
461
462
463
464
465
466int intel_vgpu_emulate_opregion_request(struct intel_vgpu *vgpu, u32 swsci)
467{
468 u32 scic, parm;
469 u32 func, subfunc;
470 u64 scic_pa = 0, parm_pa = 0;
471 int ret;
472
473 switch (intel_gvt_host.hypervisor_type) {
474 case INTEL_GVT_HYPERVISOR_XEN:
475 scic = *((u32 *)vgpu_opregion(vgpu)->va +
476 INTEL_GVT_OPREGION_SCIC);
477 parm = *((u32 *)vgpu_opregion(vgpu)->va +
478 INTEL_GVT_OPREGION_PARM);
479 break;
480 case INTEL_GVT_HYPERVISOR_KVM:
481 scic_pa = (vgpu_opregion(vgpu)->gfn[0] << PAGE_SHIFT) +
482 INTEL_GVT_OPREGION_SCIC;
483 parm_pa = (vgpu_opregion(vgpu)->gfn[0] << PAGE_SHIFT) +
484 INTEL_GVT_OPREGION_PARM;
485
486 ret = intel_gvt_hypervisor_read_gpa(vgpu, scic_pa,
487 &scic, sizeof(scic));
488 if (ret) {
489 gvt_vgpu_err("guest opregion read error %d, gpa 0x%llx, len %lu\n",
490 ret, scic_pa, sizeof(scic));
491 return ret;
492 }
493
494 ret = intel_gvt_hypervisor_read_gpa(vgpu, parm_pa,
495 &parm, sizeof(parm));
496 if (ret) {
497 gvt_vgpu_err("guest opregion read error %d, gpa 0x%llx, len %lu\n",
498 ret, scic_pa, sizeof(scic));
499 return ret;
500 }
501
502 break;
503 default:
504 gvt_vgpu_err("not supported hypervisor\n");
505 return -EINVAL;
506 }
507
508 if (!(swsci & SWSCI_SCI_SELECT)) {
509 gvt_vgpu_err("requesting SMI service\n");
510 return 0;
511 }
512
513 if ((vgpu_cfg_space(vgpu)[INTEL_GVT_PCI_SWSCI]
514 & SWSCI_SCI_TRIGGER) ||
515 !(swsci & SWSCI_SCI_TRIGGER)) {
516 return 0;
517 }
518
519 func = GVT_OPREGION_FUNC(scic);
520 subfunc = GVT_OPREGION_SUBFUNC(scic);
521 if (!querying_capabilities(scic)) {
522 gvt_vgpu_err("requesting runtime service: func \"%s\","
523 " subfunc \"%s\"\n",
524 opregion_func_name(func),
525 opregion_subfunc_name(subfunc));
526
527
528
529
530 scic &= ~OPREGION_SCIC_EXIT_MASK;
531 goto out;
532 }
533
534 scic = 0;
535 parm = 0;
536
537out:
538 switch (intel_gvt_host.hypervisor_type) {
539 case INTEL_GVT_HYPERVISOR_XEN:
540 *((u32 *)vgpu_opregion(vgpu)->va +
541 INTEL_GVT_OPREGION_SCIC) = scic;
542 *((u32 *)vgpu_opregion(vgpu)->va +
543 INTEL_GVT_OPREGION_PARM) = parm;
544 break;
545 case INTEL_GVT_HYPERVISOR_KVM:
546 ret = intel_gvt_hypervisor_write_gpa(vgpu, scic_pa,
547 &scic, sizeof(scic));
548 if (ret) {
549 gvt_vgpu_err("guest opregion write error %d, gpa 0x%llx, len %lu\n",
550 ret, scic_pa, sizeof(scic));
551 return ret;
552 }
553
554 ret = intel_gvt_hypervisor_write_gpa(vgpu, parm_pa,
555 &parm, sizeof(parm));
556 if (ret) {
557 gvt_vgpu_err("guest opregion write error %d, gpa 0x%llx, len %lu\n",
558 ret, scic_pa, sizeof(scic));
559 return ret;
560 }
561
562 break;
563 default:
564 gvt_vgpu_err("not supported hypervisor\n");
565 return -EINVAL;
566 }
567
568 return 0;
569}
570