linux/drivers/net/ethernet/mellanox/mlxsw/reg.h
<<
>>
Prefs
   1/*
   2 * drivers/net/ethernet/mellanox/mlxsw/reg.h
   3 * Copyright (c) 2015 Mellanox Technologies. All rights reserved.
   4 * Copyright (c) 2015 Ido Schimmel <idosch@mellanox.com>
   5 * Copyright (c) 2015 Elad Raz <eladr@mellanox.com>
   6 * Copyright (c) 2015 Jiri Pirko <jiri@mellanox.com>
   7 *
   8 * Redistribution and use in source and binary forms, with or without
   9 * modification, are permitted provided that the following conditions are met:
  10 *
  11 * 1. Redistributions of source code must retain the above copyright
  12 *    notice, this list of conditions and the following disclaimer.
  13 * 2. Redistributions in binary form must reproduce the above copyright
  14 *    notice, this list of conditions and the following disclaimer in the
  15 *    documentation and/or other materials provided with the distribution.
  16 * 3. Neither the names of the copyright holders nor the names of its
  17 *    contributors may be used to endorse or promote products derived from
  18 *    this software without specific prior written permission.
  19 *
  20 * Alternatively, this software may be distributed under the terms of the
  21 * GNU General Public License ("GPL") version 2 as published by the Free
  22 * Software Foundation.
  23 *
  24 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  25 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  26 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
  27 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
  28 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
  29 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  30 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  31 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
  32 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  33 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
  34 * POSSIBILITY OF SUCH DAMAGE.
  35 */
  36
  37#ifndef _MLXSW_REG_H
  38#define _MLXSW_REG_H
  39
  40#include <linux/string.h>
  41#include <linux/bitops.h>
  42#include <linux/if_vlan.h>
  43
  44#include "item.h"
  45#include "port.h"
  46
  47struct mlxsw_reg_info {
  48        u16 id;
  49        u16 len; /* In u8 */
  50};
  51
  52#define MLXSW_REG(type) (&mlxsw_reg_##type)
  53#define MLXSW_REG_LEN(type) MLXSW_REG(type)->len
  54#define MLXSW_REG_ZERO(type, payload) memset(payload, 0, MLXSW_REG(type)->len)
  55
  56/* SGCR - Switch General Configuration Register
  57 * --------------------------------------------
  58 * This register is used for configuration of the switch capabilities.
  59 */
  60#define MLXSW_REG_SGCR_ID 0x2000
  61#define MLXSW_REG_SGCR_LEN 0x10
  62
  63static const struct mlxsw_reg_info mlxsw_reg_sgcr = {
  64        .id = MLXSW_REG_SGCR_ID,
  65        .len = MLXSW_REG_SGCR_LEN,
  66};
  67
  68/* reg_sgcr_llb
  69 * Link Local Broadcast (Default=0)
  70 * When set, all Link Local packets (224.0.0.X) will be treated as broadcast
  71 * packets and ignore the IGMP snooping entries.
  72 * Access: RW
  73 */
  74MLXSW_ITEM32(reg, sgcr, llb, 0x04, 0, 1);
  75
  76static inline void mlxsw_reg_sgcr_pack(char *payload, bool llb)
  77{
  78        MLXSW_REG_ZERO(sgcr, payload);
  79        mlxsw_reg_sgcr_llb_set(payload, !!llb);
  80}
  81
  82/* SPAD - Switch Physical Address Register
  83 * ---------------------------------------
  84 * The SPAD register configures the switch physical MAC address.
  85 */
  86#define MLXSW_REG_SPAD_ID 0x2002
  87#define MLXSW_REG_SPAD_LEN 0x10
  88
  89static const struct mlxsw_reg_info mlxsw_reg_spad = {
  90        .id = MLXSW_REG_SPAD_ID,
  91        .len = MLXSW_REG_SPAD_LEN,
  92};
  93
  94/* reg_spad_base_mac
  95 * Base MAC address for the switch partitions.
  96 * Per switch partition MAC address is equal to:
  97 * base_mac + swid
  98 * Access: RW
  99 */
 100MLXSW_ITEM_BUF(reg, spad, base_mac, 0x02, 6);
 101
 102/* SMID - Switch Multicast ID
 103 * --------------------------
 104 * The MID record maps from a MID (Multicast ID), which is a unique identifier
 105 * of the multicast group within the stacking domain, into a list of local
 106 * ports into which the packet is replicated.
 107 */
 108#define MLXSW_REG_SMID_ID 0x2007
 109#define MLXSW_REG_SMID_LEN 0x240
 110
 111static const struct mlxsw_reg_info mlxsw_reg_smid = {
 112        .id = MLXSW_REG_SMID_ID,
 113        .len = MLXSW_REG_SMID_LEN,
 114};
 115
 116/* reg_smid_swid
 117 * Switch partition ID.
 118 * Access: Index
 119 */
 120MLXSW_ITEM32(reg, smid, swid, 0x00, 24, 8);
 121
 122/* reg_smid_mid
 123 * Multicast identifier - global identifier that represents the multicast group
 124 * across all devices.
 125 * Access: Index
 126 */
 127MLXSW_ITEM32(reg, smid, mid, 0x00, 0, 16);
 128
 129/* reg_smid_port
 130 * Local port memebership (1 bit per port).
 131 * Access: RW
 132 */
 133MLXSW_ITEM_BIT_ARRAY(reg, smid, port, 0x20, 0x20, 1);
 134
 135/* reg_smid_port_mask
 136 * Local port mask (1 bit per port).
 137 * Access: W
 138 */
 139MLXSW_ITEM_BIT_ARRAY(reg, smid, port_mask, 0x220, 0x20, 1);
 140
 141static inline void mlxsw_reg_smid_pack(char *payload, u16 mid,
 142                                       u8 port, bool set)
 143{
 144        MLXSW_REG_ZERO(smid, payload);
 145        mlxsw_reg_smid_swid_set(payload, 0);
 146        mlxsw_reg_smid_mid_set(payload, mid);
 147        mlxsw_reg_smid_port_set(payload, port, set);
 148        mlxsw_reg_smid_port_mask_set(payload, port, 1);
 149}
 150
 151/* SSPR - Switch System Port Record Register
 152 * -----------------------------------------
 153 * Configures the system port to local port mapping.
 154 */
 155#define MLXSW_REG_SSPR_ID 0x2008
 156#define MLXSW_REG_SSPR_LEN 0x8
 157
 158static const struct mlxsw_reg_info mlxsw_reg_sspr = {
 159        .id = MLXSW_REG_SSPR_ID,
 160        .len = MLXSW_REG_SSPR_LEN,
 161};
 162
 163/* reg_sspr_m
 164 * Master - if set, then the record describes the master system port.
 165 * This is needed in case a local port is mapped into several system ports
 166 * (for multipathing). That number will be reported as the source system
 167 * port when packets are forwarded to the CPU. Only one master port is allowed
 168 * per local port.
 169 *
 170 * Note: Must be set for Spectrum.
 171 * Access: RW
 172 */
 173MLXSW_ITEM32(reg, sspr, m, 0x00, 31, 1);
 174
 175/* reg_sspr_local_port
 176 * Local port number.
 177 *
 178 * Access: RW
 179 */
 180MLXSW_ITEM32(reg, sspr, local_port, 0x00, 16, 8);
 181
 182/* reg_sspr_sub_port
 183 * Virtual port within the physical port.
 184 * Should be set to 0 when virtual ports are not enabled on the port.
 185 *
 186 * Access: RW
 187 */
 188MLXSW_ITEM32(reg, sspr, sub_port, 0x00, 8, 8);
 189
 190/* reg_sspr_system_port
 191 * Unique identifier within the stacking domain that represents all the ports
 192 * that are available in the system (external ports).
 193 *
 194 * Currently, only single-ASIC configurations are supported, so we default to
 195 * 1:1 mapping between system ports and local ports.
 196 * Access: Index
 197 */
 198MLXSW_ITEM32(reg, sspr, system_port, 0x04, 0, 16);
 199
 200static inline void mlxsw_reg_sspr_pack(char *payload, u8 local_port)
 201{
 202        MLXSW_REG_ZERO(sspr, payload);
 203        mlxsw_reg_sspr_m_set(payload, 1);
 204        mlxsw_reg_sspr_local_port_set(payload, local_port);
 205        mlxsw_reg_sspr_sub_port_set(payload, 0);
 206        mlxsw_reg_sspr_system_port_set(payload, local_port);
 207}
 208
 209/* SFDAT - Switch Filtering Database Aging Time
 210 * --------------------------------------------
 211 * Controls the Switch aging time. Aging time is able to be set per Switch
 212 * Partition.
 213 */
 214#define MLXSW_REG_SFDAT_ID 0x2009
 215#define MLXSW_REG_SFDAT_LEN 0x8
 216
 217static const struct mlxsw_reg_info mlxsw_reg_sfdat = {
 218        .id = MLXSW_REG_SFDAT_ID,
 219        .len = MLXSW_REG_SFDAT_LEN,
 220};
 221
 222/* reg_sfdat_swid
 223 * Switch partition ID.
 224 * Access: Index
 225 */
 226MLXSW_ITEM32(reg, sfdat, swid, 0x00, 24, 8);
 227
 228/* reg_sfdat_age_time
 229 * Aging time in seconds
 230 * Min - 10 seconds
 231 * Max - 1,000,000 seconds
 232 * Default is 300 seconds.
 233 * Access: RW
 234 */
 235MLXSW_ITEM32(reg, sfdat, age_time, 0x04, 0, 20);
 236
 237static inline void mlxsw_reg_sfdat_pack(char *payload, u32 age_time)
 238{
 239        MLXSW_REG_ZERO(sfdat, payload);
 240        mlxsw_reg_sfdat_swid_set(payload, 0);
 241        mlxsw_reg_sfdat_age_time_set(payload, age_time);
 242}
 243
 244/* SFD - Switch Filtering Database
 245 * -------------------------------
 246 * The following register defines the access to the filtering database.
 247 * The register supports querying, adding, removing and modifying the database.
 248 * The access is optimized for bulk updates in which case more than one
 249 * FDB record is present in the same command.
 250 */
 251#define MLXSW_REG_SFD_ID 0x200A
 252#define MLXSW_REG_SFD_BASE_LEN 0x10 /* base length, without records */
 253#define MLXSW_REG_SFD_REC_LEN 0x10 /* record length */
 254#define MLXSW_REG_SFD_REC_MAX_COUNT 64
 255#define MLXSW_REG_SFD_LEN (MLXSW_REG_SFD_BASE_LEN +     \
 256                           MLXSW_REG_SFD_REC_LEN * MLXSW_REG_SFD_REC_MAX_COUNT)
 257
 258static const struct mlxsw_reg_info mlxsw_reg_sfd = {
 259        .id = MLXSW_REG_SFD_ID,
 260        .len = MLXSW_REG_SFD_LEN,
 261};
 262
 263/* reg_sfd_swid
 264 * Switch partition ID for queries. Reserved on Write.
 265 * Access: Index
 266 */
 267MLXSW_ITEM32(reg, sfd, swid, 0x00, 24, 8);
 268
 269enum mlxsw_reg_sfd_op {
 270        /* Dump entire FDB a (process according to record_locator) */
 271        MLXSW_REG_SFD_OP_QUERY_DUMP = 0,
 272        /* Query records by {MAC, VID/FID} value */
 273        MLXSW_REG_SFD_OP_QUERY_QUERY = 1,
 274        /* Query and clear activity. Query records by {MAC, VID/FID} value */
 275        MLXSW_REG_SFD_OP_QUERY_QUERY_AND_CLEAR_ACTIVITY = 2,
 276        /* Test. Response indicates if each of the records could be
 277         * added to the FDB.
 278         */
 279        MLXSW_REG_SFD_OP_WRITE_TEST = 0,
 280        /* Add/modify. Aged-out records cannot be added. This command removes
 281         * the learning notification of the {MAC, VID/FID}. Response includes
 282         * the entries that were added to the FDB.
 283         */
 284        MLXSW_REG_SFD_OP_WRITE_EDIT = 1,
 285        /* Remove record by {MAC, VID/FID}. This command also removes
 286         * the learning notification and aged-out notifications
 287         * of the {MAC, VID/FID}. The response provides current (pre-removal)
 288         * entries as non-aged-out.
 289         */
 290        MLXSW_REG_SFD_OP_WRITE_REMOVE = 2,
 291        /* Remove learned notification by {MAC, VID/FID}. The response provides
 292         * the removed learning notification.
 293         */
 294        MLXSW_REG_SFD_OP_WRITE_REMOVE_NOTIFICATION = 2,
 295};
 296
 297/* reg_sfd_op
 298 * Operation.
 299 * Access: OP
 300 */
 301MLXSW_ITEM32(reg, sfd, op, 0x04, 30, 2);
 302
 303/* reg_sfd_record_locator
 304 * Used for querying the FDB. Use record_locator=0 to initiate the
 305 * query. When a record is returned, a new record_locator is
 306 * returned to be used in the subsequent query.
 307 * Reserved for database update.
 308 * Access: Index
 309 */
 310MLXSW_ITEM32(reg, sfd, record_locator, 0x04, 0, 30);
 311
 312/* reg_sfd_num_rec
 313 * Request: Number of records to read/add/modify/remove
 314 * Response: Number of records read/added/replaced/removed
 315 * See above description for more details.
 316 * Ranges 0..64
 317 * Access: RW
 318 */
 319MLXSW_ITEM32(reg, sfd, num_rec, 0x08, 0, 8);
 320
 321static inline void mlxsw_reg_sfd_pack(char *payload, enum mlxsw_reg_sfd_op op,
 322                                      u32 record_locator)
 323{
 324        MLXSW_REG_ZERO(sfd, payload);
 325        mlxsw_reg_sfd_op_set(payload, op);
 326        mlxsw_reg_sfd_record_locator_set(payload, record_locator);
 327}
 328
 329/* reg_sfd_rec_swid
 330 * Switch partition ID.
 331 * Access: Index
 332 */
 333MLXSW_ITEM32_INDEXED(reg, sfd, rec_swid, MLXSW_REG_SFD_BASE_LEN, 24, 8,
 334                     MLXSW_REG_SFD_REC_LEN, 0x00, false);
 335
 336enum mlxsw_reg_sfd_rec_type {
 337        MLXSW_REG_SFD_REC_TYPE_UNICAST = 0x0,
 338        MLXSW_REG_SFD_REC_TYPE_UNICAST_LAG = 0x1,
 339        MLXSW_REG_SFD_REC_TYPE_MULTICAST = 0x2,
 340};
 341
 342/* reg_sfd_rec_type
 343 * FDB record type.
 344 * Access: RW
 345 */
 346MLXSW_ITEM32_INDEXED(reg, sfd, rec_type, MLXSW_REG_SFD_BASE_LEN, 20, 4,
 347                     MLXSW_REG_SFD_REC_LEN, 0x00, false);
 348
 349enum mlxsw_reg_sfd_rec_policy {
 350        /* Replacement disabled, aging disabled. */
 351        MLXSW_REG_SFD_REC_POLICY_STATIC_ENTRY = 0,
 352        /* (mlag remote): Replacement enabled, aging disabled,
 353         * learning notification enabled on this port.
 354         */
 355        MLXSW_REG_SFD_REC_POLICY_DYNAMIC_ENTRY_MLAG = 1,
 356        /* (ingress device): Replacement enabled, aging enabled. */
 357        MLXSW_REG_SFD_REC_POLICY_DYNAMIC_ENTRY_INGRESS = 3,
 358};
 359
 360/* reg_sfd_rec_policy
 361 * Policy.
 362 * Access: RW
 363 */
 364MLXSW_ITEM32_INDEXED(reg, sfd, rec_policy, MLXSW_REG_SFD_BASE_LEN, 18, 2,
 365                     MLXSW_REG_SFD_REC_LEN, 0x00, false);
 366
 367/* reg_sfd_rec_a
 368 * Activity. Set for new static entries. Set for static entries if a frame SMAC
 369 * lookup hits on the entry.
 370 * To clear the a bit, use "query and clear activity" op.
 371 * Access: RO
 372 */
 373MLXSW_ITEM32_INDEXED(reg, sfd, rec_a, MLXSW_REG_SFD_BASE_LEN, 16, 1,
 374                     MLXSW_REG_SFD_REC_LEN, 0x00, false);
 375
 376/* reg_sfd_rec_mac
 377 * MAC address.
 378 * Access: Index
 379 */
 380MLXSW_ITEM_BUF_INDEXED(reg, sfd, rec_mac, MLXSW_REG_SFD_BASE_LEN, 6,
 381                       MLXSW_REG_SFD_REC_LEN, 0x02);
 382
 383enum mlxsw_reg_sfd_rec_action {
 384        /* forward */
 385        MLXSW_REG_SFD_REC_ACTION_NOP = 0,
 386        /* forward and trap, trap_id is FDB_TRAP */
 387        MLXSW_REG_SFD_REC_ACTION_MIRROR_TO_CPU = 1,
 388        /* trap and do not forward, trap_id is FDB_TRAP */
 389        MLXSW_REG_SFD_REC_ACTION_TRAP = 3,
 390        MLXSW_REG_SFD_REC_ACTION_DISCARD_ERROR = 15,
 391};
 392
 393/* reg_sfd_rec_action
 394 * Action to apply on the packet.
 395 * Note: Dynamic entries can only be configured with NOP action.
 396 * Access: RW
 397 */
 398MLXSW_ITEM32_INDEXED(reg, sfd, rec_action, MLXSW_REG_SFD_BASE_LEN, 28, 4,
 399                     MLXSW_REG_SFD_REC_LEN, 0x0C, false);
 400
 401/* reg_sfd_uc_sub_port
 402 * VEPA channel on local port.
 403 * Valid only if local port is a non-stacking port. Must be 0 if multichannel
 404 * VEPA is not enabled.
 405 * Access: RW
 406 */
 407MLXSW_ITEM32_INDEXED(reg, sfd, uc_sub_port, MLXSW_REG_SFD_BASE_LEN, 16, 8,
 408                     MLXSW_REG_SFD_REC_LEN, 0x08, false);
 409
 410/* reg_sfd_uc_fid_vid
 411 * Filtering ID or VLAN ID
 412 * For SwitchX and SwitchX-2:
 413 * - Dynamic entries (policy 2,3) use FID
 414 * - Static entries (policy 0) use VID
 415 * - When independent learning is configured, VID=FID
 416 * For Spectrum: use FID for both Dynamic and Static entries.
 417 * VID should not be used.
 418 * Access: Index
 419 */
 420MLXSW_ITEM32_INDEXED(reg, sfd, uc_fid_vid, MLXSW_REG_SFD_BASE_LEN, 0, 16,
 421                     MLXSW_REG_SFD_REC_LEN, 0x08, false);
 422
 423/* reg_sfd_uc_system_port
 424 * Unique port identifier for the final destination of the packet.
 425 * Access: RW
 426 */
 427MLXSW_ITEM32_INDEXED(reg, sfd, uc_system_port, MLXSW_REG_SFD_BASE_LEN, 0, 16,
 428                     MLXSW_REG_SFD_REC_LEN, 0x0C, false);
 429
 430static inline void mlxsw_reg_sfd_rec_pack(char *payload, int rec_index,
 431                                          enum mlxsw_reg_sfd_rec_type rec_type,
 432                                          const char *mac,
 433                                          enum mlxsw_reg_sfd_rec_action action)
 434{
 435        u8 num_rec = mlxsw_reg_sfd_num_rec_get(payload);
 436
 437        if (rec_index >= num_rec)
 438                mlxsw_reg_sfd_num_rec_set(payload, rec_index + 1);
 439        mlxsw_reg_sfd_rec_swid_set(payload, rec_index, 0);
 440        mlxsw_reg_sfd_rec_type_set(payload, rec_index, rec_type);
 441        mlxsw_reg_sfd_rec_mac_memcpy_to(payload, rec_index, mac);
 442        mlxsw_reg_sfd_rec_action_set(payload, rec_index, action);
 443}
 444
 445static inline void mlxsw_reg_sfd_uc_pack(char *payload, int rec_index,
 446                                         enum mlxsw_reg_sfd_rec_policy policy,
 447                                         const char *mac, u16 fid_vid,
 448                                         enum mlxsw_reg_sfd_rec_action action,
 449                                         u8 local_port)
 450{
 451        mlxsw_reg_sfd_rec_pack(payload, rec_index,
 452                               MLXSW_REG_SFD_REC_TYPE_UNICAST, mac, action);
 453        mlxsw_reg_sfd_rec_policy_set(payload, rec_index, policy);
 454        mlxsw_reg_sfd_uc_sub_port_set(payload, rec_index, 0);
 455        mlxsw_reg_sfd_uc_fid_vid_set(payload, rec_index, fid_vid);
 456        mlxsw_reg_sfd_uc_system_port_set(payload, rec_index, local_port);
 457}
 458
 459static inline void mlxsw_reg_sfd_uc_unpack(char *payload, int rec_index,
 460                                           char *mac, u16 *p_fid_vid,
 461                                           u8 *p_local_port)
 462{
 463        mlxsw_reg_sfd_rec_mac_memcpy_from(payload, rec_index, mac);
 464        *p_fid_vid = mlxsw_reg_sfd_uc_fid_vid_get(payload, rec_index);
 465        *p_local_port = mlxsw_reg_sfd_uc_system_port_get(payload, rec_index);
 466}
 467
 468/* reg_sfd_uc_lag_sub_port
 469 * LAG sub port.
 470 * Must be 0 if multichannel VEPA is not enabled.
 471 * Access: RW
 472 */
 473MLXSW_ITEM32_INDEXED(reg, sfd, uc_lag_sub_port, MLXSW_REG_SFD_BASE_LEN, 16, 8,
 474                     MLXSW_REG_SFD_REC_LEN, 0x08, false);
 475
 476/* reg_sfd_uc_lag_fid_vid
 477 * Filtering ID or VLAN ID
 478 * For SwitchX and SwitchX-2:
 479 * - Dynamic entries (policy 2,3) use FID
 480 * - Static entries (policy 0) use VID
 481 * - When independent learning is configured, VID=FID
 482 * For Spectrum: use FID for both Dynamic and Static entries.
 483 * VID should not be used.
 484 * Access: Index
 485 */
 486MLXSW_ITEM32_INDEXED(reg, sfd, uc_lag_fid_vid, MLXSW_REG_SFD_BASE_LEN, 0, 16,
 487                     MLXSW_REG_SFD_REC_LEN, 0x08, false);
 488
 489/* reg_sfd_uc_lag_lag_vid
 490 * Indicates VID in case of vFIDs. Reserved for FIDs.
 491 * Access: RW
 492 */
 493MLXSW_ITEM32_INDEXED(reg, sfd, uc_lag_lag_vid, MLXSW_REG_SFD_BASE_LEN, 16, 12,
 494                     MLXSW_REG_SFD_REC_LEN, 0x0C, false);
 495
 496/* reg_sfd_uc_lag_lag_id
 497 * LAG Identifier - pointer into the LAG descriptor table.
 498 * Access: RW
 499 */
 500MLXSW_ITEM32_INDEXED(reg, sfd, uc_lag_lag_id, MLXSW_REG_SFD_BASE_LEN, 0, 10,
 501                     MLXSW_REG_SFD_REC_LEN, 0x0C, false);
 502
 503static inline void
 504mlxsw_reg_sfd_uc_lag_pack(char *payload, int rec_index,
 505                          enum mlxsw_reg_sfd_rec_policy policy,
 506                          const char *mac, u16 fid_vid,
 507                          enum mlxsw_reg_sfd_rec_action action, u16 lag_vid,
 508                          u16 lag_id)
 509{
 510        mlxsw_reg_sfd_rec_pack(payload, rec_index,
 511                               MLXSW_REG_SFD_REC_TYPE_UNICAST_LAG,
 512                               mac, action);
 513        mlxsw_reg_sfd_rec_policy_set(payload, rec_index, policy);
 514        mlxsw_reg_sfd_uc_lag_sub_port_set(payload, rec_index, 0);
 515        mlxsw_reg_sfd_uc_lag_fid_vid_set(payload, rec_index, fid_vid);
 516        mlxsw_reg_sfd_uc_lag_lag_vid_set(payload, rec_index, lag_vid);
 517        mlxsw_reg_sfd_uc_lag_lag_id_set(payload, rec_index, lag_id);
 518}
 519
 520static inline void mlxsw_reg_sfd_uc_lag_unpack(char *payload, int rec_index,
 521                                               char *mac, u16 *p_vid,
 522                                               u16 *p_lag_id)
 523{
 524        mlxsw_reg_sfd_rec_mac_memcpy_from(payload, rec_index, mac);
 525        *p_vid = mlxsw_reg_sfd_uc_lag_fid_vid_get(payload, rec_index);
 526        *p_lag_id = mlxsw_reg_sfd_uc_lag_lag_id_get(payload, rec_index);
 527}
 528
 529/* reg_sfd_mc_pgi
 530 *
 531 * Multicast port group index - index into the port group table.
 532 * Value 0x1FFF indicates the pgi should point to the MID entry.
 533 * For Spectrum this value must be set to 0x1FFF
 534 * Access: RW
 535 */
 536MLXSW_ITEM32_INDEXED(reg, sfd, mc_pgi, MLXSW_REG_SFD_BASE_LEN, 16, 13,
 537                     MLXSW_REG_SFD_REC_LEN, 0x08, false);
 538
 539/* reg_sfd_mc_fid_vid
 540 *
 541 * Filtering ID or VLAN ID
 542 * Access: Index
 543 */
 544MLXSW_ITEM32_INDEXED(reg, sfd, mc_fid_vid, MLXSW_REG_SFD_BASE_LEN, 0, 16,
 545                     MLXSW_REG_SFD_REC_LEN, 0x08, false);
 546
 547/* reg_sfd_mc_mid
 548 *
 549 * Multicast identifier - global identifier that represents the multicast
 550 * group across all devices.
 551 * Access: RW
 552 */
 553MLXSW_ITEM32_INDEXED(reg, sfd, mc_mid, MLXSW_REG_SFD_BASE_LEN, 0, 16,
 554                     MLXSW_REG_SFD_REC_LEN, 0x0C, false);
 555
 556static inline void
 557mlxsw_reg_sfd_mc_pack(char *payload, int rec_index,
 558                      const char *mac, u16 fid_vid,
 559                      enum mlxsw_reg_sfd_rec_action action, u16 mid)
 560{
 561        mlxsw_reg_sfd_rec_pack(payload, rec_index,
 562                               MLXSW_REG_SFD_REC_TYPE_MULTICAST, mac, action);
 563        mlxsw_reg_sfd_mc_pgi_set(payload, rec_index, 0x1FFF);
 564        mlxsw_reg_sfd_mc_fid_vid_set(payload, rec_index, fid_vid);
 565        mlxsw_reg_sfd_mc_mid_set(payload, rec_index, mid);
 566}
 567
 568/* SFN - Switch FDB Notification Register
 569 * -------------------------------------------
 570 * The switch provides notifications on newly learned FDB entries and
 571 * aged out entries. The notifications can be polled by software.
 572 */
 573#define MLXSW_REG_SFN_ID 0x200B
 574#define MLXSW_REG_SFN_BASE_LEN 0x10 /* base length, without records */
 575#define MLXSW_REG_SFN_REC_LEN 0x10 /* record length */
 576#define MLXSW_REG_SFN_REC_MAX_COUNT 64
 577#define MLXSW_REG_SFN_LEN (MLXSW_REG_SFN_BASE_LEN +     \
 578                           MLXSW_REG_SFN_REC_LEN * MLXSW_REG_SFN_REC_MAX_COUNT)
 579
 580static const struct mlxsw_reg_info mlxsw_reg_sfn = {
 581        .id = MLXSW_REG_SFN_ID,
 582        .len = MLXSW_REG_SFN_LEN,
 583};
 584
 585/* reg_sfn_swid
 586 * Switch partition ID.
 587 * Access: Index
 588 */
 589MLXSW_ITEM32(reg, sfn, swid, 0x00, 24, 8);
 590
 591/* reg_sfn_num_rec
 592 * Request: Number of learned notifications and aged-out notification
 593 * records requested.
 594 * Response: Number of notification records returned (must be smaller
 595 * than or equal to the value requested)
 596 * Ranges 0..64
 597 * Access: OP
 598 */
 599MLXSW_ITEM32(reg, sfn, num_rec, 0x04, 0, 8);
 600
 601static inline void mlxsw_reg_sfn_pack(char *payload)
 602{
 603        MLXSW_REG_ZERO(sfn, payload);
 604        mlxsw_reg_sfn_swid_set(payload, 0);
 605        mlxsw_reg_sfn_num_rec_set(payload, MLXSW_REG_SFN_REC_MAX_COUNT);
 606}
 607
 608/* reg_sfn_rec_swid
 609 * Switch partition ID.
 610 * Access: RO
 611 */
 612MLXSW_ITEM32_INDEXED(reg, sfn, rec_swid, MLXSW_REG_SFN_BASE_LEN, 24, 8,
 613                     MLXSW_REG_SFN_REC_LEN, 0x00, false);
 614
 615enum mlxsw_reg_sfn_rec_type {
 616        /* MAC addresses learned on a regular port. */
 617        MLXSW_REG_SFN_REC_TYPE_LEARNED_MAC = 0x5,
 618        /* MAC addresses learned on a LAG port. */
 619        MLXSW_REG_SFN_REC_TYPE_LEARNED_MAC_LAG = 0x6,
 620        /* Aged-out MAC address on a regular port. */
 621        MLXSW_REG_SFN_REC_TYPE_AGED_OUT_MAC = 0x7,
 622        /* Aged-out MAC address on a LAG port. */
 623        MLXSW_REG_SFN_REC_TYPE_AGED_OUT_MAC_LAG = 0x8,
 624};
 625
 626/* reg_sfn_rec_type
 627 * Notification record type.
 628 * Access: RO
 629 */
 630MLXSW_ITEM32_INDEXED(reg, sfn, rec_type, MLXSW_REG_SFN_BASE_LEN, 20, 4,
 631                     MLXSW_REG_SFN_REC_LEN, 0x00, false);
 632
 633/* reg_sfn_rec_mac
 634 * MAC address.
 635 * Access: RO
 636 */
 637MLXSW_ITEM_BUF_INDEXED(reg, sfn, rec_mac, MLXSW_REG_SFN_BASE_LEN, 6,
 638                       MLXSW_REG_SFN_REC_LEN, 0x02);
 639
 640/* reg_sfn_mac_sub_port
 641 * VEPA channel on the local port.
 642 * 0 if multichannel VEPA is not enabled.
 643 * Access: RO
 644 */
 645MLXSW_ITEM32_INDEXED(reg, sfn, mac_sub_port, MLXSW_REG_SFN_BASE_LEN, 16, 8,
 646                     MLXSW_REG_SFN_REC_LEN, 0x08, false);
 647
 648/* reg_sfn_mac_fid
 649 * Filtering identifier.
 650 * Access: RO
 651 */
 652MLXSW_ITEM32_INDEXED(reg, sfn, mac_fid, MLXSW_REG_SFN_BASE_LEN, 0, 16,
 653                     MLXSW_REG_SFN_REC_LEN, 0x08, false);
 654
 655/* reg_sfn_mac_system_port
 656 * Unique port identifier for the final destination of the packet.
 657 * Access: RO
 658 */
 659MLXSW_ITEM32_INDEXED(reg, sfn, mac_system_port, MLXSW_REG_SFN_BASE_LEN, 0, 16,
 660                     MLXSW_REG_SFN_REC_LEN, 0x0C, false);
 661
 662static inline void mlxsw_reg_sfn_mac_unpack(char *payload, int rec_index,
 663                                            char *mac, u16 *p_vid,
 664                                            u8 *p_local_port)
 665{
 666        mlxsw_reg_sfn_rec_mac_memcpy_from(payload, rec_index, mac);
 667        *p_vid = mlxsw_reg_sfn_mac_fid_get(payload, rec_index);
 668        *p_local_port = mlxsw_reg_sfn_mac_system_port_get(payload, rec_index);
 669}
 670
 671/* reg_sfn_mac_lag_lag_id
 672 * LAG ID (pointer into the LAG descriptor table).
 673 * Access: RO
 674 */
 675MLXSW_ITEM32_INDEXED(reg, sfn, mac_lag_lag_id, MLXSW_REG_SFN_BASE_LEN, 0, 10,
 676                     MLXSW_REG_SFN_REC_LEN, 0x0C, false);
 677
 678static inline void mlxsw_reg_sfn_mac_lag_unpack(char *payload, int rec_index,
 679                                                char *mac, u16 *p_vid,
 680                                                u16 *p_lag_id)
 681{
 682        mlxsw_reg_sfn_rec_mac_memcpy_from(payload, rec_index, mac);
 683        *p_vid = mlxsw_reg_sfn_mac_fid_get(payload, rec_index);
 684        *p_lag_id = mlxsw_reg_sfn_mac_lag_lag_id_get(payload, rec_index);
 685}
 686
 687/* SPMS - Switch Port MSTP/RSTP State Register
 688 * -------------------------------------------
 689 * Configures the spanning tree state of a physical port.
 690 */
 691#define MLXSW_REG_SPMS_ID 0x200D
 692#define MLXSW_REG_SPMS_LEN 0x404
 693
 694static const struct mlxsw_reg_info mlxsw_reg_spms = {
 695        .id = MLXSW_REG_SPMS_ID,
 696        .len = MLXSW_REG_SPMS_LEN,
 697};
 698
 699/* reg_spms_local_port
 700 * Local port number.
 701 * Access: Index
 702 */
 703MLXSW_ITEM32(reg, spms, local_port, 0x00, 16, 8);
 704
 705enum mlxsw_reg_spms_state {
 706        MLXSW_REG_SPMS_STATE_NO_CHANGE,
 707        MLXSW_REG_SPMS_STATE_DISCARDING,
 708        MLXSW_REG_SPMS_STATE_LEARNING,
 709        MLXSW_REG_SPMS_STATE_FORWARDING,
 710};
 711
 712/* reg_spms_state
 713 * Spanning tree state of each VLAN ID (VID) of the local port.
 714 * 0 - Do not change spanning tree state (used only when writing).
 715 * 1 - Discarding. No learning or forwarding to/from this port (default).
 716 * 2 - Learning. Port is learning, but not forwarding.
 717 * 3 - Forwarding. Port is learning and forwarding.
 718 * Access: RW
 719 */
 720MLXSW_ITEM_BIT_ARRAY(reg, spms, state, 0x04, 0x400, 2);
 721
 722static inline void mlxsw_reg_spms_pack(char *payload, u8 local_port)
 723{
 724        MLXSW_REG_ZERO(spms, payload);
 725        mlxsw_reg_spms_local_port_set(payload, local_port);
 726}
 727
 728static inline void mlxsw_reg_spms_vid_pack(char *payload, u16 vid,
 729                                           enum mlxsw_reg_spms_state state)
 730{
 731        mlxsw_reg_spms_state_set(payload, vid, state);
 732}
 733
 734/* SPVID - Switch Port VID
 735 * -----------------------
 736 * The switch port VID configures the default VID for a port.
 737 */
 738#define MLXSW_REG_SPVID_ID 0x200E
 739#define MLXSW_REG_SPVID_LEN 0x08
 740
 741static const struct mlxsw_reg_info mlxsw_reg_spvid = {
 742        .id = MLXSW_REG_SPVID_ID,
 743        .len = MLXSW_REG_SPVID_LEN,
 744};
 745
 746/* reg_spvid_local_port
 747 * Local port number.
 748 * Access: Index
 749 */
 750MLXSW_ITEM32(reg, spvid, local_port, 0x00, 16, 8);
 751
 752/* reg_spvid_sub_port
 753 * Virtual port within the physical port.
 754 * Should be set to 0 when virtual ports are not enabled on the port.
 755 * Access: Index
 756 */
 757MLXSW_ITEM32(reg, spvid, sub_port, 0x00, 8, 8);
 758
 759/* reg_spvid_pvid
 760 * Port default VID
 761 * Access: RW
 762 */
 763MLXSW_ITEM32(reg, spvid, pvid, 0x04, 0, 12);
 764
 765static inline void mlxsw_reg_spvid_pack(char *payload, u8 local_port, u16 pvid)
 766{
 767        MLXSW_REG_ZERO(spvid, payload);
 768        mlxsw_reg_spvid_local_port_set(payload, local_port);
 769        mlxsw_reg_spvid_pvid_set(payload, pvid);
 770}
 771
 772/* SPVM - Switch Port VLAN Membership
 773 * ----------------------------------
 774 * The Switch Port VLAN Membership register configures the VLAN membership
 775 * of a port in a VLAN denoted by VID. VLAN membership is managed per
 776 * virtual port. The register can be used to add and remove VID(s) from a port.
 777 */
 778#define MLXSW_REG_SPVM_ID 0x200F
 779#define MLXSW_REG_SPVM_BASE_LEN 0x04 /* base length, without records */
 780#define MLXSW_REG_SPVM_REC_LEN 0x04 /* record length */
 781#define MLXSW_REG_SPVM_REC_MAX_COUNT 256
 782#define MLXSW_REG_SPVM_LEN (MLXSW_REG_SPVM_BASE_LEN +   \
 783                    MLXSW_REG_SPVM_REC_LEN * MLXSW_REG_SPVM_REC_MAX_COUNT)
 784
 785static const struct mlxsw_reg_info mlxsw_reg_spvm = {
 786        .id = MLXSW_REG_SPVM_ID,
 787        .len = MLXSW_REG_SPVM_LEN,
 788};
 789
 790/* reg_spvm_pt
 791 * Priority tagged. If this bit is set, packets forwarded to the port with
 792 * untagged VLAN membership (u bit is set) will be tagged with priority tag
 793 * (VID=0)
 794 * Access: RW
 795 */
 796MLXSW_ITEM32(reg, spvm, pt, 0x00, 31, 1);
 797
 798/* reg_spvm_pte
 799 * Priority Tagged Update Enable. On Write operations, if this bit is cleared,
 800 * the pt bit will NOT be updated. To update the pt bit, pte must be set.
 801 * Access: WO
 802 */
 803MLXSW_ITEM32(reg, spvm, pte, 0x00, 30, 1);
 804
 805/* reg_spvm_local_port
 806 * Local port number.
 807 * Access: Index
 808 */
 809MLXSW_ITEM32(reg, spvm, local_port, 0x00, 16, 8);
 810
 811/* reg_spvm_sub_port
 812 * Virtual port within the physical port.
 813 * Should be set to 0 when virtual ports are not enabled on the port.
 814 * Access: Index
 815 */
 816MLXSW_ITEM32(reg, spvm, sub_port, 0x00, 8, 8);
 817
 818/* reg_spvm_num_rec
 819 * Number of records to update. Each record contains: i, e, u, vid.
 820 * Access: OP
 821 */
 822MLXSW_ITEM32(reg, spvm, num_rec, 0x00, 0, 8);
 823
 824/* reg_spvm_rec_i
 825 * Ingress membership in VLAN ID.
 826 * Access: Index
 827 */
 828MLXSW_ITEM32_INDEXED(reg, spvm, rec_i,
 829                     MLXSW_REG_SPVM_BASE_LEN, 14, 1,
 830                     MLXSW_REG_SPVM_REC_LEN, 0, false);
 831
 832/* reg_spvm_rec_e
 833 * Egress membership in VLAN ID.
 834 * Access: Index
 835 */
 836MLXSW_ITEM32_INDEXED(reg, spvm, rec_e,
 837                     MLXSW_REG_SPVM_BASE_LEN, 13, 1,
 838                     MLXSW_REG_SPVM_REC_LEN, 0, false);
 839
 840/* reg_spvm_rec_u
 841 * Untagged - port is an untagged member - egress transmission uses untagged
 842 * frames on VID<n>
 843 * Access: Index
 844 */
 845MLXSW_ITEM32_INDEXED(reg, spvm, rec_u,
 846                     MLXSW_REG_SPVM_BASE_LEN, 12, 1,
 847                     MLXSW_REG_SPVM_REC_LEN, 0, false);
 848
 849/* reg_spvm_rec_vid
 850 * Egress membership in VLAN ID.
 851 * Access: Index
 852 */
 853MLXSW_ITEM32_INDEXED(reg, spvm, rec_vid,
 854                     MLXSW_REG_SPVM_BASE_LEN, 0, 12,
 855                     MLXSW_REG_SPVM_REC_LEN, 0, false);
 856
 857static inline void mlxsw_reg_spvm_pack(char *payload, u8 local_port,
 858                                       u16 vid_begin, u16 vid_end,
 859                                       bool is_member, bool untagged)
 860{
 861        int size = vid_end - vid_begin + 1;
 862        int i;
 863
 864        MLXSW_REG_ZERO(spvm, payload);
 865        mlxsw_reg_spvm_local_port_set(payload, local_port);
 866        mlxsw_reg_spvm_num_rec_set(payload, size);
 867
 868        for (i = 0; i < size; i++) {
 869                mlxsw_reg_spvm_rec_i_set(payload, i, is_member);
 870                mlxsw_reg_spvm_rec_e_set(payload, i, is_member);
 871                mlxsw_reg_spvm_rec_u_set(payload, i, untagged);
 872                mlxsw_reg_spvm_rec_vid_set(payload, i, vid_begin + i);
 873        }
 874}
 875
 876/* SPAFT - Switch Port Acceptable Frame Types
 877 * ------------------------------------------
 878 * The Switch Port Acceptable Frame Types register configures the frame
 879 * admittance of the port.
 880 */
 881#define MLXSW_REG_SPAFT_ID 0x2010
 882#define MLXSW_REG_SPAFT_LEN 0x08
 883
 884static const struct mlxsw_reg_info mlxsw_reg_spaft = {
 885        .id = MLXSW_REG_SPAFT_ID,
 886        .len = MLXSW_REG_SPAFT_LEN,
 887};
 888
 889/* reg_spaft_local_port
 890 * Local port number.
 891 * Access: Index
 892 *
 893 * Note: CPU port is not supported (all tag types are allowed).
 894 */
 895MLXSW_ITEM32(reg, spaft, local_port, 0x00, 16, 8);
 896
 897/* reg_spaft_sub_port
 898 * Virtual port within the physical port.
 899 * Should be set to 0 when virtual ports are not enabled on the port.
 900 * Access: RW
 901 */
 902MLXSW_ITEM32(reg, spaft, sub_port, 0x00, 8, 8);
 903
 904/* reg_spaft_allow_untagged
 905 * When set, untagged frames on the ingress are allowed (default).
 906 * Access: RW
 907 */
 908MLXSW_ITEM32(reg, spaft, allow_untagged, 0x04, 31, 1);
 909
 910/* reg_spaft_allow_prio_tagged
 911 * When set, priority tagged frames on the ingress are allowed (default).
 912 * Access: RW
 913 */
 914MLXSW_ITEM32(reg, spaft, allow_prio_tagged, 0x04, 30, 1);
 915
 916/* reg_spaft_allow_tagged
 917 * When set, tagged frames on the ingress are allowed (default).
 918 * Access: RW
 919 */
 920MLXSW_ITEM32(reg, spaft, allow_tagged, 0x04, 29, 1);
 921
 922static inline void mlxsw_reg_spaft_pack(char *payload, u8 local_port,
 923                                        bool allow_untagged)
 924{
 925        MLXSW_REG_ZERO(spaft, payload);
 926        mlxsw_reg_spaft_local_port_set(payload, local_port);
 927        mlxsw_reg_spaft_allow_untagged_set(payload, allow_untagged);
 928        mlxsw_reg_spaft_allow_prio_tagged_set(payload, true);
 929        mlxsw_reg_spaft_allow_tagged_set(payload, true);
 930}
 931
 932/* SFGC - Switch Flooding Group Configuration
 933 * ------------------------------------------
 934 * The following register controls the association of flooding tables and MIDs
 935 * to packet types used for flooding.
 936 */
 937#define MLXSW_REG_SFGC_ID 0x2011
 938#define MLXSW_REG_SFGC_LEN 0x10
 939
 940static const struct mlxsw_reg_info mlxsw_reg_sfgc = {
 941        .id = MLXSW_REG_SFGC_ID,
 942        .len = MLXSW_REG_SFGC_LEN,
 943};
 944
 945enum mlxsw_reg_sfgc_type {
 946        MLXSW_REG_SFGC_TYPE_BROADCAST,
 947        MLXSW_REG_SFGC_TYPE_UNKNOWN_UNICAST,
 948        MLXSW_REG_SFGC_TYPE_UNREGISTERED_MULTICAST_IPV4,
 949        MLXSW_REG_SFGC_TYPE_UNREGISTERED_MULTICAST_IPV6,
 950        MLXSW_REG_SFGC_TYPE_RESERVED,
 951        MLXSW_REG_SFGC_TYPE_UNREGISTERED_MULTICAST_NON_IP,
 952        MLXSW_REG_SFGC_TYPE_IPV4_LINK_LOCAL,
 953        MLXSW_REG_SFGC_TYPE_IPV6_ALL_HOST,
 954        MLXSW_REG_SFGC_TYPE_MAX,
 955};
 956
 957/* reg_sfgc_type
 958 * The traffic type to reach the flooding table.
 959 * Access: Index
 960 */
 961MLXSW_ITEM32(reg, sfgc, type, 0x00, 0, 4);
 962
 963enum mlxsw_reg_sfgc_bridge_type {
 964        MLXSW_REG_SFGC_BRIDGE_TYPE_1Q_FID = 0,
 965        MLXSW_REG_SFGC_BRIDGE_TYPE_VFID = 1,
 966};
 967
 968/* reg_sfgc_bridge_type
 969 * Access: Index
 970 *
 971 * Note: SwitchX-2 only supports 802.1Q mode.
 972 */
 973MLXSW_ITEM32(reg, sfgc, bridge_type, 0x04, 24, 3);
 974
 975enum mlxsw_flood_table_type {
 976        MLXSW_REG_SFGC_TABLE_TYPE_VID = 1,
 977        MLXSW_REG_SFGC_TABLE_TYPE_SINGLE = 2,
 978        MLXSW_REG_SFGC_TABLE_TYPE_ANY = 0,
 979        MLXSW_REG_SFGC_TABLE_TYPE_FID_OFFEST = 3,
 980        MLXSW_REG_SFGC_TABLE_TYPE_FID = 4,
 981};
 982
 983/* reg_sfgc_table_type
 984 * See mlxsw_flood_table_type
 985 * Access: RW
 986 *
 987 * Note: FID offset and FID types are not supported in SwitchX-2.
 988 */
 989MLXSW_ITEM32(reg, sfgc, table_type, 0x04, 16, 3);
 990
 991/* reg_sfgc_flood_table
 992 * Flooding table index to associate with the specific type on the specific
 993 * switch partition.
 994 * Access: RW
 995 */
 996MLXSW_ITEM32(reg, sfgc, flood_table, 0x04, 0, 6);
 997
 998/* reg_sfgc_mid
 999 * The multicast ID for the swid. Not supported for Spectrum
1000 * Access: RW
1001 */
1002MLXSW_ITEM32(reg, sfgc, mid, 0x08, 0, 16);
1003
1004/* reg_sfgc_counter_set_type
1005 * Counter Set Type for flow counters.
1006 * Access: RW
1007 */
1008MLXSW_ITEM32(reg, sfgc, counter_set_type, 0x0C, 24, 8);
1009
1010/* reg_sfgc_counter_index
1011 * Counter Index for flow counters.
1012 * Access: RW
1013 */
1014MLXSW_ITEM32(reg, sfgc, counter_index, 0x0C, 0, 24);
1015
1016static inline void
1017mlxsw_reg_sfgc_pack(char *payload, enum mlxsw_reg_sfgc_type type,
1018                    enum mlxsw_reg_sfgc_bridge_type bridge_type,
1019                    enum mlxsw_flood_table_type table_type,
1020                    unsigned int flood_table)
1021{
1022        MLXSW_REG_ZERO(sfgc, payload);
1023        mlxsw_reg_sfgc_type_set(payload, type);
1024        mlxsw_reg_sfgc_bridge_type_set(payload, bridge_type);
1025        mlxsw_reg_sfgc_table_type_set(payload, table_type);
1026        mlxsw_reg_sfgc_flood_table_set(payload, flood_table);
1027        mlxsw_reg_sfgc_mid_set(payload, MLXSW_PORT_MID);
1028}
1029
1030/* SFTR - Switch Flooding Table Register
1031 * -------------------------------------
1032 * The switch flooding table is used for flooding packet replication. The table
1033 * defines a bit mask of ports for packet replication.
1034 */
1035#define MLXSW_REG_SFTR_ID 0x2012
1036#define MLXSW_REG_SFTR_LEN 0x420
1037
1038static const struct mlxsw_reg_info mlxsw_reg_sftr = {
1039        .id = MLXSW_REG_SFTR_ID,
1040        .len = MLXSW_REG_SFTR_LEN,
1041};
1042
1043/* reg_sftr_swid
1044 * Switch partition ID with which to associate the port.
1045 * Access: Index
1046 */
1047MLXSW_ITEM32(reg, sftr, swid, 0x00, 24, 8);
1048
1049/* reg_sftr_flood_table
1050 * Flooding table index to associate with the specific type on the specific
1051 * switch partition.
1052 * Access: Index
1053 */
1054MLXSW_ITEM32(reg, sftr, flood_table, 0x00, 16, 6);
1055
1056/* reg_sftr_index
1057 * Index. Used as an index into the Flooding Table in case the table is
1058 * configured to use VID / FID or FID Offset.
1059 * Access: Index
1060 */
1061MLXSW_ITEM32(reg, sftr, index, 0x00, 0, 16);
1062
1063/* reg_sftr_table_type
1064 * See mlxsw_flood_table_type
1065 * Access: RW
1066 */
1067MLXSW_ITEM32(reg, sftr, table_type, 0x04, 16, 3);
1068
1069/* reg_sftr_range
1070 * Range of entries to update
1071 * Access: Index
1072 */
1073MLXSW_ITEM32(reg, sftr, range, 0x04, 0, 16);
1074
1075/* reg_sftr_port
1076 * Local port membership (1 bit per port).
1077 * Access: RW
1078 */
1079MLXSW_ITEM_BIT_ARRAY(reg, sftr, port, 0x20, 0x20, 1);
1080
1081/* reg_sftr_cpu_port_mask
1082 * CPU port mask (1 bit per port).
1083 * Access: W
1084 */
1085MLXSW_ITEM_BIT_ARRAY(reg, sftr, port_mask, 0x220, 0x20, 1);
1086
1087static inline void mlxsw_reg_sftr_pack(char *payload,
1088                                       unsigned int flood_table,
1089                                       unsigned int index,
1090                                       enum mlxsw_flood_table_type table_type,
1091                                       unsigned int range, u8 port, bool set)
1092{
1093        MLXSW_REG_ZERO(sftr, payload);
1094        mlxsw_reg_sftr_swid_set(payload, 0);
1095        mlxsw_reg_sftr_flood_table_set(payload, flood_table);
1096        mlxsw_reg_sftr_index_set(payload, index);
1097        mlxsw_reg_sftr_table_type_set(payload, table_type);
1098        mlxsw_reg_sftr_range_set(payload, range);
1099        mlxsw_reg_sftr_port_set(payload, port, set);
1100        mlxsw_reg_sftr_port_mask_set(payload, port, 1);
1101}
1102
1103/* SFDF - Switch Filtering DB Flush
1104 * --------------------------------
1105 * The switch filtering DB flush register is used to flush the FDB.
1106 * Note that FDB notifications are flushed as well.
1107 */
1108#define MLXSW_REG_SFDF_ID 0x2013
1109#define MLXSW_REG_SFDF_LEN 0x14
1110
1111static const struct mlxsw_reg_info mlxsw_reg_sfdf = {
1112        .id = MLXSW_REG_SFDF_ID,
1113        .len = MLXSW_REG_SFDF_LEN,
1114};
1115
1116/* reg_sfdf_swid
1117 * Switch partition ID.
1118 * Access: Index
1119 */
1120MLXSW_ITEM32(reg, sfdf, swid, 0x00, 24, 8);
1121
1122enum mlxsw_reg_sfdf_flush_type {
1123        MLXSW_REG_SFDF_FLUSH_PER_SWID,
1124        MLXSW_REG_SFDF_FLUSH_PER_FID,
1125        MLXSW_REG_SFDF_FLUSH_PER_PORT,
1126        MLXSW_REG_SFDF_FLUSH_PER_PORT_AND_FID,
1127        MLXSW_REG_SFDF_FLUSH_PER_LAG,
1128        MLXSW_REG_SFDF_FLUSH_PER_LAG_AND_FID,
1129};
1130
1131/* reg_sfdf_flush_type
1132 * Flush type.
1133 * 0 - All SWID dynamic entries are flushed.
1134 * 1 - All FID dynamic entries are flushed.
1135 * 2 - All dynamic entries pointing to port are flushed.
1136 * 3 - All FID dynamic entries pointing to port are flushed.
1137 * 4 - All dynamic entries pointing to LAG are flushed.
1138 * 5 - All FID dynamic entries pointing to LAG are flushed.
1139 * Access: RW
1140 */
1141MLXSW_ITEM32(reg, sfdf, flush_type, 0x04, 28, 4);
1142
1143/* reg_sfdf_flush_static
1144 * Static.
1145 * 0 - Flush only dynamic entries.
1146 * 1 - Flush both dynamic and static entries.
1147 * Access: RW
1148 */
1149MLXSW_ITEM32(reg, sfdf, flush_static, 0x04, 24, 1);
1150
1151static inline void mlxsw_reg_sfdf_pack(char *payload,
1152                                       enum mlxsw_reg_sfdf_flush_type type)
1153{
1154        MLXSW_REG_ZERO(sfdf, payload);
1155        mlxsw_reg_sfdf_flush_type_set(payload, type);
1156        mlxsw_reg_sfdf_flush_static_set(payload, true);
1157}
1158
1159/* reg_sfdf_fid
1160 * FID to flush.
1161 * Access: RW
1162 */
1163MLXSW_ITEM32(reg, sfdf, fid, 0x0C, 0, 16);
1164
1165/* reg_sfdf_system_port
1166 * Port to flush.
1167 * Access: RW
1168 */
1169MLXSW_ITEM32(reg, sfdf, system_port, 0x0C, 0, 16);
1170
1171/* reg_sfdf_port_fid_system_port
1172 * Port to flush, pointed to by FID.
1173 * Access: RW
1174 */
1175MLXSW_ITEM32(reg, sfdf, port_fid_system_port, 0x08, 0, 16);
1176
1177/* reg_sfdf_lag_id
1178 * LAG ID to flush.
1179 * Access: RW
1180 */
1181MLXSW_ITEM32(reg, sfdf, lag_id, 0x0C, 0, 10);
1182
1183/* reg_sfdf_lag_fid_lag_id
1184 * LAG ID to flush, pointed to by FID.
1185 * Access: RW
1186 */
1187MLXSW_ITEM32(reg, sfdf, lag_fid_lag_id, 0x08, 0, 10);
1188
1189/* SLDR - Switch LAG Descriptor Register
1190 * -----------------------------------------
1191 * The switch LAG descriptor register is populated by LAG descriptors.
1192 * Each LAG descriptor is indexed by lag_id. The LAG ID runs from 0 to
1193 * max_lag-1.
1194 */
1195#define MLXSW_REG_SLDR_ID 0x2014
1196#define MLXSW_REG_SLDR_LEN 0x0C /* counting in only one port in list */
1197
1198static const struct mlxsw_reg_info mlxsw_reg_sldr = {
1199        .id = MLXSW_REG_SLDR_ID,
1200        .len = MLXSW_REG_SLDR_LEN,
1201};
1202
1203enum mlxsw_reg_sldr_op {
1204        /* Indicates a creation of a new LAG-ID, lag_id must be valid */
1205        MLXSW_REG_SLDR_OP_LAG_CREATE,
1206        MLXSW_REG_SLDR_OP_LAG_DESTROY,
1207        /* Ports that appear in the list have the Distributor enabled */
1208        MLXSW_REG_SLDR_OP_LAG_ADD_PORT_LIST,
1209        /* Removes ports from the disributor list */
1210        MLXSW_REG_SLDR_OP_LAG_REMOVE_PORT_LIST,
1211};
1212
1213/* reg_sldr_op
1214 * Operation.
1215 * Access: RW
1216 */
1217MLXSW_ITEM32(reg, sldr, op, 0x00, 29, 3);
1218
1219/* reg_sldr_lag_id
1220 * LAG identifier. The lag_id is the index into the LAG descriptor table.
1221 * Access: Index
1222 */
1223MLXSW_ITEM32(reg, sldr, lag_id, 0x00, 0, 10);
1224
1225static inline void mlxsw_reg_sldr_lag_create_pack(char *payload, u8 lag_id)
1226{
1227        MLXSW_REG_ZERO(sldr, payload);
1228        mlxsw_reg_sldr_op_set(payload, MLXSW_REG_SLDR_OP_LAG_CREATE);
1229        mlxsw_reg_sldr_lag_id_set(payload, lag_id);
1230}
1231
1232static inline void mlxsw_reg_sldr_lag_destroy_pack(char *payload, u8 lag_id)
1233{
1234        MLXSW_REG_ZERO(sldr, payload);
1235        mlxsw_reg_sldr_op_set(payload, MLXSW_REG_SLDR_OP_LAG_DESTROY);
1236        mlxsw_reg_sldr_lag_id_set(payload, lag_id);
1237}
1238
1239/* reg_sldr_num_ports
1240 * The number of member ports of the LAG.
1241 * Reserved for Create / Destroy operations
1242 * For Add / Remove operations - indicates the number of ports in the list.
1243 * Access: RW
1244 */
1245MLXSW_ITEM32(reg, sldr, num_ports, 0x04, 24, 8);
1246
1247/* reg_sldr_system_port
1248 * System port.
1249 * Access: RW
1250 */
1251MLXSW_ITEM32_INDEXED(reg, sldr, system_port, 0x08, 0, 16, 4, 0, false);
1252
1253static inline void mlxsw_reg_sldr_lag_add_port_pack(char *payload, u8 lag_id,
1254                                                    u8 local_port)
1255{
1256        MLXSW_REG_ZERO(sldr, payload);
1257        mlxsw_reg_sldr_op_set(payload, MLXSW_REG_SLDR_OP_LAG_ADD_PORT_LIST);
1258        mlxsw_reg_sldr_lag_id_set(payload, lag_id);
1259        mlxsw_reg_sldr_num_ports_set(payload, 1);
1260        mlxsw_reg_sldr_system_port_set(payload, 0, local_port);
1261}
1262
1263static inline void mlxsw_reg_sldr_lag_remove_port_pack(char *payload, u8 lag_id,
1264                                                       u8 local_port)
1265{
1266        MLXSW_REG_ZERO(sldr, payload);
1267        mlxsw_reg_sldr_op_set(payload, MLXSW_REG_SLDR_OP_LAG_REMOVE_PORT_LIST);
1268        mlxsw_reg_sldr_lag_id_set(payload, lag_id);
1269        mlxsw_reg_sldr_num_ports_set(payload, 1);
1270        mlxsw_reg_sldr_system_port_set(payload, 0, local_port);
1271}
1272
1273/* SLCR - Switch LAG Configuration 2 Register
1274 * -------------------------------------------
1275 * The Switch LAG Configuration register is used for configuring the
1276 * LAG properties of the switch.
1277 */
1278#define MLXSW_REG_SLCR_ID 0x2015
1279#define MLXSW_REG_SLCR_LEN 0x10
1280
1281static const struct mlxsw_reg_info mlxsw_reg_slcr = {
1282        .id = MLXSW_REG_SLCR_ID,
1283        .len = MLXSW_REG_SLCR_LEN,
1284};
1285
1286enum mlxsw_reg_slcr_pp {
1287        /* Global Configuration (for all ports) */
1288        MLXSW_REG_SLCR_PP_GLOBAL,
1289        /* Per port configuration, based on local_port field */
1290        MLXSW_REG_SLCR_PP_PER_PORT,
1291};
1292
1293/* reg_slcr_pp
1294 * Per Port Configuration
1295 * Note: Reading at Global mode results in reading port 1 configuration.
1296 * Access: Index
1297 */
1298MLXSW_ITEM32(reg, slcr, pp, 0x00, 24, 1);
1299
1300/* reg_slcr_local_port
1301 * Local port number
1302 * Supported from CPU port
1303 * Not supported from router port
1304 * Reserved when pp = Global Configuration
1305 * Access: Index
1306 */
1307MLXSW_ITEM32(reg, slcr, local_port, 0x00, 16, 8);
1308
1309enum mlxsw_reg_slcr_type {
1310        MLXSW_REG_SLCR_TYPE_CRC, /* default */
1311        MLXSW_REG_SLCR_TYPE_XOR,
1312        MLXSW_REG_SLCR_TYPE_RANDOM,
1313};
1314
1315/* reg_slcr_type
1316 * Hash type
1317 * Access: RW
1318 */
1319MLXSW_ITEM32(reg, slcr, type, 0x00, 0, 4);
1320
1321/* Ingress port */
1322#define MLXSW_REG_SLCR_LAG_HASH_IN_PORT         BIT(0)
1323/* SMAC - for IPv4 and IPv6 packets */
1324#define MLXSW_REG_SLCR_LAG_HASH_SMAC_IP         BIT(1)
1325/* SMAC - for non-IP packets */
1326#define MLXSW_REG_SLCR_LAG_HASH_SMAC_NONIP      BIT(2)
1327#define MLXSW_REG_SLCR_LAG_HASH_SMAC \
1328        (MLXSW_REG_SLCR_LAG_HASH_SMAC_IP | \
1329         MLXSW_REG_SLCR_LAG_HASH_SMAC_NONIP)
1330/* DMAC - for IPv4 and IPv6 packets */
1331#define MLXSW_REG_SLCR_LAG_HASH_DMAC_IP         BIT(3)
1332/* DMAC - for non-IP packets */
1333#define MLXSW_REG_SLCR_LAG_HASH_DMAC_NONIP      BIT(4)
1334#define MLXSW_REG_SLCR_LAG_HASH_DMAC \
1335        (MLXSW_REG_SLCR_LAG_HASH_DMAC_IP | \
1336         MLXSW_REG_SLCR_LAG_HASH_DMAC_NONIP)
1337/* Ethertype - for IPv4 and IPv6 packets */
1338#define MLXSW_REG_SLCR_LAG_HASH_ETHERTYPE_IP    BIT(5)
1339/* Ethertype - for non-IP packets */
1340#define MLXSW_REG_SLCR_LAG_HASH_ETHERTYPE_NONIP BIT(6)
1341#define MLXSW_REG_SLCR_LAG_HASH_ETHERTYPE \
1342        (MLXSW_REG_SLCR_LAG_HASH_ETHERTYPE_IP | \
1343         MLXSW_REG_SLCR_LAG_HASH_ETHERTYPE_NONIP)
1344/* VLAN ID - for IPv4 and IPv6 packets */
1345#define MLXSW_REG_SLCR_LAG_HASH_VLANID_IP       BIT(7)
1346/* VLAN ID - for non-IP packets */
1347#define MLXSW_REG_SLCR_LAG_HASH_VLANID_NONIP    BIT(8)
1348#define MLXSW_REG_SLCR_LAG_HASH_VLANID \
1349        (MLXSW_REG_SLCR_LAG_HASH_VLANID_IP | \
1350         MLXSW_REG_SLCR_LAG_HASH_VLANID_NONIP)
1351/* Source IP address (can be IPv4 or IPv6) */
1352#define MLXSW_REG_SLCR_LAG_HASH_SIP             BIT(9)
1353/* Destination IP address (can be IPv4 or IPv6) */
1354#define MLXSW_REG_SLCR_LAG_HASH_DIP             BIT(10)
1355/* TCP/UDP source port */
1356#define MLXSW_REG_SLCR_LAG_HASH_SPORT           BIT(11)
1357/* TCP/UDP destination port*/
1358#define MLXSW_REG_SLCR_LAG_HASH_DPORT           BIT(12)
1359/* IPv4 Protocol/IPv6 Next Header */
1360#define MLXSW_REG_SLCR_LAG_HASH_IPPROTO         BIT(13)
1361/* IPv6 Flow label */
1362#define MLXSW_REG_SLCR_LAG_HASH_FLOWLABEL       BIT(14)
1363/* SID - FCoE source ID */
1364#define MLXSW_REG_SLCR_LAG_HASH_FCOE_SID        BIT(15)
1365/* DID - FCoE destination ID */
1366#define MLXSW_REG_SLCR_LAG_HASH_FCOE_DID        BIT(16)
1367/* OXID - FCoE originator exchange ID */
1368#define MLXSW_REG_SLCR_LAG_HASH_FCOE_OXID       BIT(17)
1369/* Destination QP number - for RoCE packets */
1370#define MLXSW_REG_SLCR_LAG_HASH_ROCE_DQP        BIT(19)
1371
1372/* reg_slcr_lag_hash
1373 * LAG hashing configuration. This is a bitmask, in which each set
1374 * bit includes the corresponding item in the LAG hash calculation.
1375 * The default lag_hash contains SMAC, DMAC, VLANID and
1376 * Ethertype (for all packet types).
1377 * Access: RW
1378 */
1379MLXSW_ITEM32(reg, slcr, lag_hash, 0x04, 0, 20);
1380
1381static inline void mlxsw_reg_slcr_pack(char *payload, u16 lag_hash)
1382{
1383        MLXSW_REG_ZERO(slcr, payload);
1384        mlxsw_reg_slcr_pp_set(payload, MLXSW_REG_SLCR_PP_GLOBAL);
1385        mlxsw_reg_slcr_type_set(payload, MLXSW_REG_SLCR_TYPE_XOR);
1386        mlxsw_reg_slcr_lag_hash_set(payload, lag_hash);
1387}
1388
1389/* SLCOR - Switch LAG Collector Register
1390 * -------------------------------------
1391 * The Switch LAG Collector register controls the Local Port membership
1392 * in a LAG and enablement of the collector.
1393 */
1394#define MLXSW_REG_SLCOR_ID 0x2016
1395#define MLXSW_REG_SLCOR_LEN 0x10
1396
1397static const struct mlxsw_reg_info mlxsw_reg_slcor = {
1398        .id = MLXSW_REG_SLCOR_ID,
1399        .len = MLXSW_REG_SLCOR_LEN,
1400};
1401
1402enum mlxsw_reg_slcor_col {
1403        /* Port is added with collector disabled */
1404        MLXSW_REG_SLCOR_COL_LAG_ADD_PORT,
1405        MLXSW_REG_SLCOR_COL_LAG_COLLECTOR_ENABLED,
1406        MLXSW_REG_SLCOR_COL_LAG_COLLECTOR_DISABLED,
1407        MLXSW_REG_SLCOR_COL_LAG_REMOVE_PORT,
1408};
1409
1410/* reg_slcor_col
1411 * Collector configuration
1412 * Access: RW
1413 */
1414MLXSW_ITEM32(reg, slcor, col, 0x00, 30, 2);
1415
1416/* reg_slcor_local_port
1417 * Local port number
1418 * Not supported for CPU port
1419 * Access: Index
1420 */
1421MLXSW_ITEM32(reg, slcor, local_port, 0x00, 16, 8);
1422
1423/* reg_slcor_lag_id
1424 * LAG Identifier. Index into the LAG descriptor table.
1425 * Access: Index
1426 */
1427MLXSW_ITEM32(reg, slcor, lag_id, 0x00, 0, 10);
1428
1429/* reg_slcor_port_index
1430 * Port index in the LAG list. Only valid on Add Port to LAG col.
1431 * Valid range is from 0 to cap_max_lag_members-1
1432 * Access: RW
1433 */
1434MLXSW_ITEM32(reg, slcor, port_index, 0x04, 0, 10);
1435
1436static inline void mlxsw_reg_slcor_pack(char *payload,
1437                                        u8 local_port, u16 lag_id,
1438                                        enum mlxsw_reg_slcor_col col)
1439{
1440        MLXSW_REG_ZERO(slcor, payload);
1441        mlxsw_reg_slcor_col_set(payload, col);
1442        mlxsw_reg_slcor_local_port_set(payload, local_port);
1443        mlxsw_reg_slcor_lag_id_set(payload, lag_id);
1444}
1445
1446static inline void mlxsw_reg_slcor_port_add_pack(char *payload,
1447                                                 u8 local_port, u16 lag_id,
1448                                                 u8 port_index)
1449{
1450        mlxsw_reg_slcor_pack(payload, local_port, lag_id,
1451                             MLXSW_REG_SLCOR_COL_LAG_ADD_PORT);
1452        mlxsw_reg_slcor_port_index_set(payload, port_index);
1453}
1454
1455static inline void mlxsw_reg_slcor_port_remove_pack(char *payload,
1456                                                    u8 local_port, u16 lag_id)
1457{
1458        mlxsw_reg_slcor_pack(payload, local_port, lag_id,
1459                             MLXSW_REG_SLCOR_COL_LAG_REMOVE_PORT);
1460}
1461
1462static inline void mlxsw_reg_slcor_col_enable_pack(char *payload,
1463                                                   u8 local_port, u16 lag_id)
1464{
1465        mlxsw_reg_slcor_pack(payload, local_port, lag_id,
1466                             MLXSW_REG_SLCOR_COL_LAG_COLLECTOR_ENABLED);
1467}
1468
1469static inline void mlxsw_reg_slcor_col_disable_pack(char *payload,
1470                                                    u8 local_port, u16 lag_id)
1471{
1472        mlxsw_reg_slcor_pack(payload, local_port, lag_id,
1473                             MLXSW_REG_SLCOR_COL_LAG_COLLECTOR_ENABLED);
1474}
1475
1476/* SPMLR - Switch Port MAC Learning Register
1477 * -----------------------------------------
1478 * Controls the Switch MAC learning policy per port.
1479 */
1480#define MLXSW_REG_SPMLR_ID 0x2018
1481#define MLXSW_REG_SPMLR_LEN 0x8
1482
1483static const struct mlxsw_reg_info mlxsw_reg_spmlr = {
1484        .id = MLXSW_REG_SPMLR_ID,
1485        .len = MLXSW_REG_SPMLR_LEN,
1486};
1487
1488/* reg_spmlr_local_port
1489 * Local port number.
1490 * Access: Index
1491 */
1492MLXSW_ITEM32(reg, spmlr, local_port, 0x00, 16, 8);
1493
1494/* reg_spmlr_sub_port
1495 * Virtual port within the physical port.
1496 * Should be set to 0 when virtual ports are not enabled on the port.
1497 * Access: Index
1498 */
1499MLXSW_ITEM32(reg, spmlr, sub_port, 0x00, 8, 8);
1500
1501enum mlxsw_reg_spmlr_learn_mode {
1502        MLXSW_REG_SPMLR_LEARN_MODE_DISABLE = 0,
1503        MLXSW_REG_SPMLR_LEARN_MODE_ENABLE = 2,
1504        MLXSW_REG_SPMLR_LEARN_MODE_SEC = 3,
1505};
1506
1507/* reg_spmlr_learn_mode
1508 * Learning mode on the port.
1509 * 0 - Learning disabled.
1510 * 2 - Learning enabled.
1511 * 3 - Security mode.
1512 *
1513 * In security mode the switch does not learn MACs on the port, but uses the
1514 * SMAC to see if it exists on another ingress port. If so, the packet is
1515 * classified as a bad packet and is discarded unless the software registers
1516 * to receive port security error packets usign HPKT.
1517 */
1518MLXSW_ITEM32(reg, spmlr, learn_mode, 0x04, 30, 2);
1519
1520static inline void mlxsw_reg_spmlr_pack(char *payload, u8 local_port,
1521                                        enum mlxsw_reg_spmlr_learn_mode mode)
1522{
1523        MLXSW_REG_ZERO(spmlr, payload);
1524        mlxsw_reg_spmlr_local_port_set(payload, local_port);
1525        mlxsw_reg_spmlr_sub_port_set(payload, 0);
1526        mlxsw_reg_spmlr_learn_mode_set(payload, mode);
1527}
1528
1529/* SVFA - Switch VID to FID Allocation Register
1530 * --------------------------------------------
1531 * Controls the VID to FID mapping and {Port, VID} to FID mapping for
1532 * virtualized ports.
1533 */
1534#define MLXSW_REG_SVFA_ID 0x201C
1535#define MLXSW_REG_SVFA_LEN 0x10
1536
1537static const struct mlxsw_reg_info mlxsw_reg_svfa = {
1538        .id = MLXSW_REG_SVFA_ID,
1539        .len = MLXSW_REG_SVFA_LEN,
1540};
1541
1542/* reg_svfa_swid
1543 * Switch partition ID.
1544 * Access: Index
1545 */
1546MLXSW_ITEM32(reg, svfa, swid, 0x00, 24, 8);
1547
1548/* reg_svfa_local_port
1549 * Local port number.
1550 * Access: Index
1551 *
1552 * Note: Reserved for 802.1Q FIDs.
1553 */
1554MLXSW_ITEM32(reg, svfa, local_port, 0x00, 16, 8);
1555
1556enum mlxsw_reg_svfa_mt {
1557        MLXSW_REG_SVFA_MT_VID_TO_FID,
1558        MLXSW_REG_SVFA_MT_PORT_VID_TO_FID,
1559};
1560
1561/* reg_svfa_mapping_table
1562 * Mapping table:
1563 * 0 - VID to FID
1564 * 1 - {Port, VID} to FID
1565 * Access: Index
1566 *
1567 * Note: Reserved for SwitchX-2.
1568 */
1569MLXSW_ITEM32(reg, svfa, mapping_table, 0x00, 8, 3);
1570
1571/* reg_svfa_v
1572 * Valid.
1573 * Valid if set.
1574 * Access: RW
1575 *
1576 * Note: Reserved for SwitchX-2.
1577 */
1578MLXSW_ITEM32(reg, svfa, v, 0x00, 0, 1);
1579
1580/* reg_svfa_fid
1581 * Filtering ID.
1582 * Access: RW
1583 */
1584MLXSW_ITEM32(reg, svfa, fid, 0x04, 16, 16);
1585
1586/* reg_svfa_vid
1587 * VLAN ID.
1588 * Access: Index
1589 */
1590MLXSW_ITEM32(reg, svfa, vid, 0x04, 0, 12);
1591
1592/* reg_svfa_counter_set_type
1593 * Counter set type for flow counters.
1594 * Access: RW
1595 *
1596 * Note: Reserved for SwitchX-2.
1597 */
1598MLXSW_ITEM32(reg, svfa, counter_set_type, 0x08, 24, 8);
1599
1600/* reg_svfa_counter_index
1601 * Counter index for flow counters.
1602 * Access: RW
1603 *
1604 * Note: Reserved for SwitchX-2.
1605 */
1606MLXSW_ITEM32(reg, svfa, counter_index, 0x08, 0, 24);
1607
1608static inline void mlxsw_reg_svfa_pack(char *payload, u8 local_port,
1609                                       enum mlxsw_reg_svfa_mt mt, bool valid,
1610                                       u16 fid, u16 vid)
1611{
1612        MLXSW_REG_ZERO(svfa, payload);
1613        local_port = mt == MLXSW_REG_SVFA_MT_VID_TO_FID ? 0 : local_port;
1614        mlxsw_reg_svfa_swid_set(payload, 0);
1615        mlxsw_reg_svfa_local_port_set(payload, local_port);
1616        mlxsw_reg_svfa_mapping_table_set(payload, mt);
1617        mlxsw_reg_svfa_v_set(payload, valid);
1618        mlxsw_reg_svfa_fid_set(payload, fid);
1619        mlxsw_reg_svfa_vid_set(payload, vid);
1620}
1621
1622/* SVPE - Switch Virtual-Port Enabling Register
1623 * --------------------------------------------
1624 * Enables port virtualization.
1625 */
1626#define MLXSW_REG_SVPE_ID 0x201E
1627#define MLXSW_REG_SVPE_LEN 0x4
1628
1629static const struct mlxsw_reg_info mlxsw_reg_svpe = {
1630        .id = MLXSW_REG_SVPE_ID,
1631        .len = MLXSW_REG_SVPE_LEN,
1632};
1633
1634/* reg_svpe_local_port
1635 * Local port number
1636 * Access: Index
1637 *
1638 * Note: CPU port is not supported (uses VLAN mode only).
1639 */
1640MLXSW_ITEM32(reg, svpe, local_port, 0x00, 16, 8);
1641
1642/* reg_svpe_vp_en
1643 * Virtual port enable.
1644 * 0 - Disable, VLAN mode (VID to FID).
1645 * 1 - Enable, Virtual port mode ({Port, VID} to FID).
1646 * Access: RW
1647 */
1648MLXSW_ITEM32(reg, svpe, vp_en, 0x00, 8, 1);
1649
1650static inline void mlxsw_reg_svpe_pack(char *payload, u8 local_port,
1651                                       bool enable)
1652{
1653        MLXSW_REG_ZERO(svpe, payload);
1654        mlxsw_reg_svpe_local_port_set(payload, local_port);
1655        mlxsw_reg_svpe_vp_en_set(payload, enable);
1656}
1657
1658/* SFMR - Switch FID Management Register
1659 * -------------------------------------
1660 * Creates and configures FIDs.
1661 */
1662#define MLXSW_REG_SFMR_ID 0x201F
1663#define MLXSW_REG_SFMR_LEN 0x18
1664
1665static const struct mlxsw_reg_info mlxsw_reg_sfmr = {
1666        .id = MLXSW_REG_SFMR_ID,
1667        .len = MLXSW_REG_SFMR_LEN,
1668};
1669
1670enum mlxsw_reg_sfmr_op {
1671        MLXSW_REG_SFMR_OP_CREATE_FID,
1672        MLXSW_REG_SFMR_OP_DESTROY_FID,
1673};
1674
1675/* reg_sfmr_op
1676 * Operation.
1677 * 0 - Create or edit FID.
1678 * 1 - Destroy FID.
1679 * Access: WO
1680 */
1681MLXSW_ITEM32(reg, sfmr, op, 0x00, 24, 4);
1682
1683/* reg_sfmr_fid
1684 * Filtering ID.
1685 * Access: Index
1686 */
1687MLXSW_ITEM32(reg, sfmr, fid, 0x00, 0, 16);
1688
1689/* reg_sfmr_fid_offset
1690 * FID offset.
1691 * Used to point into the flooding table selected by SFGC register if
1692 * the table is of type FID-Offset. Otherwise, this field is reserved.
1693 * Access: RW
1694 */
1695MLXSW_ITEM32(reg, sfmr, fid_offset, 0x08, 0, 16);
1696
1697/* reg_sfmr_vtfp
1698 * Valid Tunnel Flood Pointer.
1699 * If not set, then nve_tunnel_flood_ptr is reserved and considered NULL.
1700 * Access: RW
1701 *
1702 * Note: Reserved for 802.1Q FIDs.
1703 */
1704MLXSW_ITEM32(reg, sfmr, vtfp, 0x0C, 31, 1);
1705
1706/* reg_sfmr_nve_tunnel_flood_ptr
1707 * Underlay Flooding and BC Pointer.
1708 * Used as a pointer to the first entry of the group based link lists of
1709 * flooding or BC entries (for NVE tunnels).
1710 * Access: RW
1711 */
1712MLXSW_ITEM32(reg, sfmr, nve_tunnel_flood_ptr, 0x0C, 0, 24);
1713
1714/* reg_sfmr_vv
1715 * VNI Valid.
1716 * If not set, then vni is reserved.
1717 * Access: RW
1718 *
1719 * Note: Reserved for 802.1Q FIDs.
1720 */
1721MLXSW_ITEM32(reg, sfmr, vv, 0x10, 31, 1);
1722
1723/* reg_sfmr_vni
1724 * Virtual Network Identifier.
1725 * Access: RW
1726 *
1727 * Note: A given VNI can only be assigned to one FID.
1728 */
1729MLXSW_ITEM32(reg, sfmr, vni, 0x10, 0, 24);
1730
1731static inline void mlxsw_reg_sfmr_pack(char *payload,
1732                                       enum mlxsw_reg_sfmr_op op, u16 fid,
1733                                       u16 fid_offset)
1734{
1735        MLXSW_REG_ZERO(sfmr, payload);
1736        mlxsw_reg_sfmr_op_set(payload, op);
1737        mlxsw_reg_sfmr_fid_set(payload, fid);
1738        mlxsw_reg_sfmr_fid_offset_set(payload, fid_offset);
1739        mlxsw_reg_sfmr_vtfp_set(payload, false);
1740        mlxsw_reg_sfmr_vv_set(payload, false);
1741}
1742
1743/* SPVMLR - Switch Port VLAN MAC Learning Register
1744 * -----------------------------------------------
1745 * Controls the switch MAC learning policy per {Port, VID}.
1746 */
1747#define MLXSW_REG_SPVMLR_ID 0x2020
1748#define MLXSW_REG_SPVMLR_BASE_LEN 0x04 /* base length, without records */
1749#define MLXSW_REG_SPVMLR_REC_LEN 0x04 /* record length */
1750#define MLXSW_REG_SPVMLR_REC_MAX_COUNT 256
1751#define MLXSW_REG_SPVMLR_LEN (MLXSW_REG_SPVMLR_BASE_LEN + \
1752                              MLXSW_REG_SPVMLR_REC_LEN * \
1753                              MLXSW_REG_SPVMLR_REC_MAX_COUNT)
1754
1755static const struct mlxsw_reg_info mlxsw_reg_spvmlr = {
1756        .id = MLXSW_REG_SPVMLR_ID,
1757        .len = MLXSW_REG_SPVMLR_LEN,
1758};
1759
1760/* reg_spvmlr_local_port
1761 * Local ingress port.
1762 * Access: Index
1763 *
1764 * Note: CPU port is not supported.
1765 */
1766MLXSW_ITEM32(reg, spvmlr, local_port, 0x00, 16, 8);
1767
1768/* reg_spvmlr_num_rec
1769 * Number of records to update.
1770 * Access: OP
1771 */
1772MLXSW_ITEM32(reg, spvmlr, num_rec, 0x00, 0, 8);
1773
1774/* reg_spvmlr_rec_learn_enable
1775 * 0 - Disable learning for {Port, VID}.
1776 * 1 - Enable learning for {Port, VID}.
1777 * Access: RW
1778 */
1779MLXSW_ITEM32_INDEXED(reg, spvmlr, rec_learn_enable, MLXSW_REG_SPVMLR_BASE_LEN,
1780                     31, 1, MLXSW_REG_SPVMLR_REC_LEN, 0x00, false);
1781
1782/* reg_spvmlr_rec_vid
1783 * VLAN ID to be added/removed from port or for querying.
1784 * Access: Index
1785 */
1786MLXSW_ITEM32_INDEXED(reg, spvmlr, rec_vid, MLXSW_REG_SPVMLR_BASE_LEN, 0, 12,
1787                     MLXSW_REG_SPVMLR_REC_LEN, 0x00, false);
1788
1789static inline void mlxsw_reg_spvmlr_pack(char *payload, u8 local_port,
1790                                         u16 vid_begin, u16 vid_end,
1791                                         bool learn_enable)
1792{
1793        int num_rec = vid_end - vid_begin + 1;
1794        int i;
1795
1796        WARN_ON(num_rec < 1 || num_rec > MLXSW_REG_SPVMLR_REC_MAX_COUNT);
1797
1798        MLXSW_REG_ZERO(spvmlr, payload);
1799        mlxsw_reg_spvmlr_local_port_set(payload, local_port);
1800        mlxsw_reg_spvmlr_num_rec_set(payload, num_rec);
1801
1802        for (i = 0; i < num_rec; i++) {
1803                mlxsw_reg_spvmlr_rec_learn_enable_set(payload, i, learn_enable);
1804                mlxsw_reg_spvmlr_rec_vid_set(payload, i, vid_begin + i);
1805        }
1806}
1807
1808/* PMLP - Ports Module to Local Port Register
1809 * ------------------------------------------
1810 * Configures the assignment of modules to local ports.
1811 */
1812#define MLXSW_REG_PMLP_ID 0x5002
1813#define MLXSW_REG_PMLP_LEN 0x40
1814
1815static const struct mlxsw_reg_info mlxsw_reg_pmlp = {
1816        .id = MLXSW_REG_PMLP_ID,
1817        .len = MLXSW_REG_PMLP_LEN,
1818};
1819
1820/* reg_pmlp_rxtx
1821 * 0 - Tx value is used for both Tx and Rx.
1822 * 1 - Rx value is taken from a separte field.
1823 * Access: RW
1824 */
1825MLXSW_ITEM32(reg, pmlp, rxtx, 0x00, 31, 1);
1826
1827/* reg_pmlp_local_port
1828 * Local port number.
1829 * Access: Index
1830 */
1831MLXSW_ITEM32(reg, pmlp, local_port, 0x00, 16, 8);
1832
1833/* reg_pmlp_width
1834 * 0 - Unmap local port.
1835 * 1 - Lane 0 is used.
1836 * 2 - Lanes 0 and 1 are used.
1837 * 4 - Lanes 0, 1, 2 and 3 are used.
1838 * Access: RW
1839 */
1840MLXSW_ITEM32(reg, pmlp, width, 0x00, 0, 8);
1841
1842/* reg_pmlp_module
1843 * Module number.
1844 * Access: RW
1845 */
1846MLXSW_ITEM32_INDEXED(reg, pmlp, module, 0x04, 0, 8, 0x04, 0x00, false);
1847
1848/* reg_pmlp_tx_lane
1849 * Tx Lane. When rxtx field is cleared, this field is used for Rx as well.
1850 * Access: RW
1851 */
1852MLXSW_ITEM32_INDEXED(reg, pmlp, tx_lane, 0x04, 16, 2, 0x04, 0x00, false);
1853
1854/* reg_pmlp_rx_lane
1855 * Rx Lane. When rxtx field is cleared, this field is ignored and Rx lane is
1856 * equal to Tx lane.
1857 * Access: RW
1858 */
1859MLXSW_ITEM32_INDEXED(reg, pmlp, rx_lane, 0x04, 24, 2, 0x04, 0x00, false);
1860
1861static inline void mlxsw_reg_pmlp_pack(char *payload, u8 local_port)
1862{
1863        MLXSW_REG_ZERO(pmlp, payload);
1864        mlxsw_reg_pmlp_local_port_set(payload, local_port);
1865}
1866
1867/* PMTU - Port MTU Register
1868 * ------------------------
1869 * Configures and reports the port MTU.
1870 */
1871#define MLXSW_REG_PMTU_ID 0x5003
1872#define MLXSW_REG_PMTU_LEN 0x10
1873
1874static const struct mlxsw_reg_info mlxsw_reg_pmtu = {
1875        .id = MLXSW_REG_PMTU_ID,
1876        .len = MLXSW_REG_PMTU_LEN,
1877};
1878
1879/* reg_pmtu_local_port
1880 * Local port number.
1881 * Access: Index
1882 */
1883MLXSW_ITEM32(reg, pmtu, local_port, 0x00, 16, 8);
1884
1885/* reg_pmtu_max_mtu
1886 * Maximum MTU.
1887 * When port type (e.g. Ethernet) is configured, the relevant MTU is
1888 * reported, otherwise the minimum between the max_mtu of the different
1889 * types is reported.
1890 * Access: RO
1891 */
1892MLXSW_ITEM32(reg, pmtu, max_mtu, 0x04, 16, 16);
1893
1894/* reg_pmtu_admin_mtu
1895 * MTU value to set port to. Must be smaller or equal to max_mtu.
1896 * Note: If port type is Infiniband, then port must be disabled, when its
1897 * MTU is set.
1898 * Access: RW
1899 */
1900MLXSW_ITEM32(reg, pmtu, admin_mtu, 0x08, 16, 16);
1901
1902/* reg_pmtu_oper_mtu
1903 * The actual MTU configured on the port. Packets exceeding this size
1904 * will be dropped.
1905 * Note: In Ethernet and FC oper_mtu == admin_mtu, however, in Infiniband
1906 * oper_mtu might be smaller than admin_mtu.
1907 * Access: RO
1908 */
1909MLXSW_ITEM32(reg, pmtu, oper_mtu, 0x0C, 16, 16);
1910
1911static inline void mlxsw_reg_pmtu_pack(char *payload, u8 local_port,
1912                                       u16 new_mtu)
1913{
1914        MLXSW_REG_ZERO(pmtu, payload);
1915        mlxsw_reg_pmtu_local_port_set(payload, local_port);
1916        mlxsw_reg_pmtu_max_mtu_set(payload, 0);
1917        mlxsw_reg_pmtu_admin_mtu_set(payload, new_mtu);
1918        mlxsw_reg_pmtu_oper_mtu_set(payload, 0);
1919}
1920
1921/* PTYS - Port Type and Speed Register
1922 * -----------------------------------
1923 * Configures and reports the port speed type.
1924 *
1925 * Note: When set while the link is up, the changes will not take effect
1926 * until the port transitions from down to up state.
1927 */
1928#define MLXSW_REG_PTYS_ID 0x5004
1929#define MLXSW_REG_PTYS_LEN 0x40
1930
1931static const struct mlxsw_reg_info mlxsw_reg_ptys = {
1932        .id = MLXSW_REG_PTYS_ID,
1933        .len = MLXSW_REG_PTYS_LEN,
1934};
1935
1936/* reg_ptys_local_port
1937 * Local port number.
1938 * Access: Index
1939 */
1940MLXSW_ITEM32(reg, ptys, local_port, 0x00, 16, 8);
1941
1942#define MLXSW_REG_PTYS_PROTO_MASK_ETH   BIT(2)
1943
1944/* reg_ptys_proto_mask
1945 * Protocol mask. Indicates which protocol is used.
1946 * 0 - Infiniband.
1947 * 1 - Fibre Channel.
1948 * 2 - Ethernet.
1949 * Access: Index
1950 */
1951MLXSW_ITEM32(reg, ptys, proto_mask, 0x00, 0, 3);
1952
1953#define MLXSW_REG_PTYS_ETH_SPEED_SGMII                  BIT(0)
1954#define MLXSW_REG_PTYS_ETH_SPEED_1000BASE_KX            BIT(1)
1955#define MLXSW_REG_PTYS_ETH_SPEED_10GBASE_CX4            BIT(2)
1956#define MLXSW_REG_PTYS_ETH_SPEED_10GBASE_KX4            BIT(3)
1957#define MLXSW_REG_PTYS_ETH_SPEED_10GBASE_KR             BIT(4)
1958#define MLXSW_REG_PTYS_ETH_SPEED_20GBASE_KR2            BIT(5)
1959#define MLXSW_REG_PTYS_ETH_SPEED_40GBASE_CR4            BIT(6)
1960#define MLXSW_REG_PTYS_ETH_SPEED_40GBASE_KR4            BIT(7)
1961#define MLXSW_REG_PTYS_ETH_SPEED_56GBASE_R4             BIT(8)
1962#define MLXSW_REG_PTYS_ETH_SPEED_10GBASE_CR             BIT(12)
1963#define MLXSW_REG_PTYS_ETH_SPEED_10GBASE_SR             BIT(13)
1964#define MLXSW_REG_PTYS_ETH_SPEED_10GBASE_ER_LR          BIT(14)
1965#define MLXSW_REG_PTYS_ETH_SPEED_40GBASE_SR4            BIT(15)
1966#define MLXSW_REG_PTYS_ETH_SPEED_40GBASE_LR4_ER4        BIT(16)
1967#define MLXSW_REG_PTYS_ETH_SPEED_50GBASE_KR4            BIT(19)
1968#define MLXSW_REG_PTYS_ETH_SPEED_100GBASE_CR4           BIT(20)
1969#define MLXSW_REG_PTYS_ETH_SPEED_100GBASE_SR4           BIT(21)
1970#define MLXSW_REG_PTYS_ETH_SPEED_100GBASE_KR4           BIT(22)
1971#define MLXSW_REG_PTYS_ETH_SPEED_100GBASE_LR4_ER4       BIT(23)
1972#define MLXSW_REG_PTYS_ETH_SPEED_100BASE_TX             BIT(24)
1973#define MLXSW_REG_PTYS_ETH_SPEED_100BASE_T              BIT(25)
1974#define MLXSW_REG_PTYS_ETH_SPEED_10GBASE_T              BIT(26)
1975#define MLXSW_REG_PTYS_ETH_SPEED_25GBASE_CR             BIT(27)
1976#define MLXSW_REG_PTYS_ETH_SPEED_25GBASE_KR             BIT(28)
1977#define MLXSW_REG_PTYS_ETH_SPEED_25GBASE_SR             BIT(29)
1978#define MLXSW_REG_PTYS_ETH_SPEED_50GBASE_CR2            BIT(30)
1979#define MLXSW_REG_PTYS_ETH_SPEED_50GBASE_KR2            BIT(31)
1980
1981/* reg_ptys_eth_proto_cap
1982 * Ethernet port supported speeds and protocols.
1983 * Access: RO
1984 */
1985MLXSW_ITEM32(reg, ptys, eth_proto_cap, 0x0C, 0, 32);
1986
1987/* reg_ptys_eth_proto_admin
1988 * Speed and protocol to set port to.
1989 * Access: RW
1990 */
1991MLXSW_ITEM32(reg, ptys, eth_proto_admin, 0x18, 0, 32);
1992
1993/* reg_ptys_eth_proto_oper
1994 * The current speed and protocol configured for the port.
1995 * Access: RO
1996 */
1997MLXSW_ITEM32(reg, ptys, eth_proto_oper, 0x24, 0, 32);
1998
1999static inline void mlxsw_reg_ptys_pack(char *payload, u8 local_port,
2000                                       u32 proto_admin)
2001{
2002        MLXSW_REG_ZERO(ptys, payload);
2003        mlxsw_reg_ptys_local_port_set(payload, local_port);
2004        mlxsw_reg_ptys_proto_mask_set(payload, MLXSW_REG_PTYS_PROTO_MASK_ETH);
2005        mlxsw_reg_ptys_eth_proto_admin_set(payload, proto_admin);
2006}
2007
2008static inline void mlxsw_reg_ptys_unpack(char *payload, u32 *p_eth_proto_cap,
2009                                         u32 *p_eth_proto_adm,
2010                                         u32 *p_eth_proto_oper)
2011{
2012        if (p_eth_proto_cap)
2013                *p_eth_proto_cap = mlxsw_reg_ptys_eth_proto_cap_get(payload);
2014        if (p_eth_proto_adm)
2015                *p_eth_proto_adm = mlxsw_reg_ptys_eth_proto_admin_get(payload);
2016        if (p_eth_proto_oper)
2017                *p_eth_proto_oper = mlxsw_reg_ptys_eth_proto_oper_get(payload);
2018}
2019
2020/* PPAD - Port Physical Address Register
2021 * -------------------------------------
2022 * The PPAD register configures the per port physical MAC address.
2023 */
2024#define MLXSW_REG_PPAD_ID 0x5005
2025#define MLXSW_REG_PPAD_LEN 0x10
2026
2027static const struct mlxsw_reg_info mlxsw_reg_ppad = {
2028        .id = MLXSW_REG_PPAD_ID,
2029        .len = MLXSW_REG_PPAD_LEN,
2030};
2031
2032/* reg_ppad_single_base_mac
2033 * 0: base_mac, local port should be 0 and mac[7:0] is
2034 * reserved. HW will set incremental
2035 * 1: single_mac - mac of the local_port
2036 * Access: RW
2037 */
2038MLXSW_ITEM32(reg, ppad, single_base_mac, 0x00, 28, 1);
2039
2040/* reg_ppad_local_port
2041 * port number, if single_base_mac = 0 then local_port is reserved
2042 * Access: RW
2043 */
2044MLXSW_ITEM32(reg, ppad, local_port, 0x00, 16, 8);
2045
2046/* reg_ppad_mac
2047 * If single_base_mac = 0 - base MAC address, mac[7:0] is reserved.
2048 * If single_base_mac = 1 - the per port MAC address
2049 * Access: RW
2050 */
2051MLXSW_ITEM_BUF(reg, ppad, mac, 0x02, 6);
2052
2053static inline void mlxsw_reg_ppad_pack(char *payload, bool single_base_mac,
2054                                       u8 local_port)
2055{
2056        MLXSW_REG_ZERO(ppad, payload);
2057        mlxsw_reg_ppad_single_base_mac_set(payload, !!single_base_mac);
2058        mlxsw_reg_ppad_local_port_set(payload, local_port);
2059}
2060
2061/* PAOS - Ports Administrative and Operational Status Register
2062 * -----------------------------------------------------------
2063 * Configures and retrieves per port administrative and operational status.
2064 */
2065#define MLXSW_REG_PAOS_ID 0x5006
2066#define MLXSW_REG_PAOS_LEN 0x10
2067
2068static const struct mlxsw_reg_info mlxsw_reg_paos = {
2069        .id = MLXSW_REG_PAOS_ID,
2070        .len = MLXSW_REG_PAOS_LEN,
2071};
2072
2073/* reg_paos_swid
2074 * Switch partition ID with which to associate the port.
2075 * Note: while external ports uses unique local port numbers (and thus swid is
2076 * redundant), router ports use the same local port number where swid is the
2077 * only indication for the relevant port.
2078 * Access: Index
2079 */
2080MLXSW_ITEM32(reg, paos, swid, 0x00, 24, 8);
2081
2082/* reg_paos_local_port
2083 * Local port number.
2084 * Access: Index
2085 */
2086MLXSW_ITEM32(reg, paos, local_port, 0x00, 16, 8);
2087
2088/* reg_paos_admin_status
2089 * Port administrative state (the desired state of the port):
2090 * 1 - Up.
2091 * 2 - Down.
2092 * 3 - Up once. This means that in case of link failure, the port won't go
2093 *     into polling mode, but will wait to be re-enabled by software.
2094 * 4 - Disabled by system. Can only be set by hardware.
2095 * Access: RW
2096 */
2097MLXSW_ITEM32(reg, paos, admin_status, 0x00, 8, 4);
2098
2099/* reg_paos_oper_status
2100 * Port operational state (the current state):
2101 * 1 - Up.
2102 * 2 - Down.
2103 * 3 - Down by port failure. This means that the device will not let the
2104 *     port up again until explicitly specified by software.
2105 * Access: RO
2106 */
2107MLXSW_ITEM32(reg, paos, oper_status, 0x00, 0, 4);
2108
2109/* reg_paos_ase
2110 * Admin state update enabled.
2111 * Access: WO
2112 */
2113MLXSW_ITEM32(reg, paos, ase, 0x04, 31, 1);
2114
2115/* reg_paos_ee
2116 * Event update enable. If this bit is set, event generation will be
2117 * updated based on the e field.
2118 * Access: WO
2119 */
2120MLXSW_ITEM32(reg, paos, ee, 0x04, 30, 1);
2121
2122/* reg_paos_e
2123 * Event generation on operational state change:
2124 * 0 - Do not generate event.
2125 * 1 - Generate Event.
2126 * 2 - Generate Single Event.
2127 * Access: RW
2128 */
2129MLXSW_ITEM32(reg, paos, e, 0x04, 0, 2);
2130
2131static inline void mlxsw_reg_paos_pack(char *payload, u8 local_port,
2132                                       enum mlxsw_port_admin_status status)
2133{
2134        MLXSW_REG_ZERO(paos, payload);
2135        mlxsw_reg_paos_swid_set(payload, 0);
2136        mlxsw_reg_paos_local_port_set(payload, local_port);
2137        mlxsw_reg_paos_admin_status_set(payload, status);
2138        mlxsw_reg_paos_oper_status_set(payload, 0);
2139        mlxsw_reg_paos_ase_set(payload, 1);
2140        mlxsw_reg_paos_ee_set(payload, 1);
2141        mlxsw_reg_paos_e_set(payload, 1);
2142}
2143
2144/* PPCNT - Ports Performance Counters Register
2145 * -------------------------------------------
2146 * The PPCNT register retrieves per port performance counters.
2147 */
2148#define MLXSW_REG_PPCNT_ID 0x5008
2149#define MLXSW_REG_PPCNT_LEN 0x100
2150
2151static const struct mlxsw_reg_info mlxsw_reg_ppcnt = {
2152        .id = MLXSW_REG_PPCNT_ID,
2153        .len = MLXSW_REG_PPCNT_LEN,
2154};
2155
2156/* reg_ppcnt_swid
2157 * For HCA: must be always 0.
2158 * Switch partition ID to associate port with.
2159 * Switch partitions are numbered from 0 to 7 inclusively.
2160 * Switch partition 254 indicates stacking ports.
2161 * Switch partition 255 indicates all switch partitions.
2162 * Only valid on Set() operation with local_port=255.
2163 * Access: Index
2164 */
2165MLXSW_ITEM32(reg, ppcnt, swid, 0x00, 24, 8);
2166
2167/* reg_ppcnt_local_port
2168 * Local port number.
2169 * 255 indicates all ports on the device, and is only allowed
2170 * for Set() operation.
2171 * Access: Index
2172 */
2173MLXSW_ITEM32(reg, ppcnt, local_port, 0x00, 16, 8);
2174
2175/* reg_ppcnt_pnat
2176 * Port number access type:
2177 * 0 - Local port number
2178 * 1 - IB port number
2179 * Access: Index
2180 */
2181MLXSW_ITEM32(reg, ppcnt, pnat, 0x00, 14, 2);
2182
2183/* reg_ppcnt_grp
2184 * Performance counter group.
2185 * Group 63 indicates all groups. Only valid on Set() operation with
2186 * clr bit set.
2187 * 0x0: IEEE 802.3 Counters
2188 * 0x1: RFC 2863 Counters
2189 * 0x2: RFC 2819 Counters
2190 * 0x3: RFC 3635 Counters
2191 * 0x5: Ethernet Extended Counters
2192 * 0x8: Link Level Retransmission Counters
2193 * 0x10: Per Priority Counters
2194 * 0x11: Per Traffic Class Counters
2195 * 0x12: Physical Layer Counters
2196 * Access: Index
2197 */
2198MLXSW_ITEM32(reg, ppcnt, grp, 0x00, 0, 6);
2199
2200/* reg_ppcnt_clr
2201 * Clear counters. Setting the clr bit will reset the counter value
2202 * for all counters in the counter group. This bit can be set
2203 * for both Set() and Get() operation.
2204 * Access: OP
2205 */
2206MLXSW_ITEM32(reg, ppcnt, clr, 0x04, 31, 1);
2207
2208/* reg_ppcnt_prio_tc
2209 * Priority for counter set that support per priority, valid values: 0-7.
2210 * Traffic class for counter set that support per traffic class,
2211 * valid values: 0- cap_max_tclass-1 .
2212 * For HCA: cap_max_tclass is always 8.
2213 * Otherwise must be 0.
2214 * Access: Index
2215 */
2216MLXSW_ITEM32(reg, ppcnt, prio_tc, 0x04, 0, 5);
2217
2218/* reg_ppcnt_a_frames_transmitted_ok
2219 * Access: RO
2220 */
2221MLXSW_ITEM64(reg, ppcnt, a_frames_transmitted_ok,
2222             0x08 + 0x00, 0, 64);
2223
2224/* reg_ppcnt_a_frames_received_ok
2225 * Access: RO
2226 */
2227MLXSW_ITEM64(reg, ppcnt, a_frames_received_ok,
2228             0x08 + 0x08, 0, 64);
2229
2230/* reg_ppcnt_a_frame_check_sequence_errors
2231 * Access: RO
2232 */
2233MLXSW_ITEM64(reg, ppcnt, a_frame_check_sequence_errors,
2234             0x08 + 0x10, 0, 64);
2235
2236/* reg_ppcnt_a_alignment_errors
2237 * Access: RO
2238 */
2239MLXSW_ITEM64(reg, ppcnt, a_alignment_errors,
2240             0x08 + 0x18, 0, 64);
2241
2242/* reg_ppcnt_a_octets_transmitted_ok
2243 * Access: RO
2244 */
2245MLXSW_ITEM64(reg, ppcnt, a_octets_transmitted_ok,
2246             0x08 + 0x20, 0, 64);
2247
2248/* reg_ppcnt_a_octets_received_ok
2249 * Access: RO
2250 */
2251MLXSW_ITEM64(reg, ppcnt, a_octets_received_ok,
2252             0x08 + 0x28, 0, 64);
2253
2254/* reg_ppcnt_a_multicast_frames_xmitted_ok
2255 * Access: RO
2256 */
2257MLXSW_ITEM64(reg, ppcnt, a_multicast_frames_xmitted_ok,
2258             0x08 + 0x30, 0, 64);
2259
2260/* reg_ppcnt_a_broadcast_frames_xmitted_ok
2261 * Access: RO
2262 */
2263MLXSW_ITEM64(reg, ppcnt, a_broadcast_frames_xmitted_ok,
2264             0x08 + 0x38, 0, 64);
2265
2266/* reg_ppcnt_a_multicast_frames_received_ok
2267 * Access: RO
2268 */
2269MLXSW_ITEM64(reg, ppcnt, a_multicast_frames_received_ok,
2270             0x08 + 0x40, 0, 64);
2271
2272/* reg_ppcnt_a_broadcast_frames_received_ok
2273 * Access: RO
2274 */
2275MLXSW_ITEM64(reg, ppcnt, a_broadcast_frames_received_ok,
2276             0x08 + 0x48, 0, 64);
2277
2278/* reg_ppcnt_a_in_range_length_errors
2279 * Access: RO
2280 */
2281MLXSW_ITEM64(reg, ppcnt, a_in_range_length_errors,
2282             0x08 + 0x50, 0, 64);
2283
2284/* reg_ppcnt_a_out_of_range_length_field
2285 * Access: RO
2286 */
2287MLXSW_ITEM64(reg, ppcnt, a_out_of_range_length_field,
2288             0x08 + 0x58, 0, 64);
2289
2290/* reg_ppcnt_a_frame_too_long_errors
2291 * Access: RO
2292 */
2293MLXSW_ITEM64(reg, ppcnt, a_frame_too_long_errors,
2294             0x08 + 0x60, 0, 64);
2295
2296/* reg_ppcnt_a_symbol_error_during_carrier
2297 * Access: RO
2298 */
2299MLXSW_ITEM64(reg, ppcnt, a_symbol_error_during_carrier,
2300             0x08 + 0x68, 0, 64);
2301
2302/* reg_ppcnt_a_mac_control_frames_transmitted
2303 * Access: RO
2304 */
2305MLXSW_ITEM64(reg, ppcnt, a_mac_control_frames_transmitted,
2306             0x08 + 0x70, 0, 64);
2307
2308/* reg_ppcnt_a_mac_control_frames_received
2309 * Access: RO
2310 */
2311MLXSW_ITEM64(reg, ppcnt, a_mac_control_frames_received,
2312             0x08 + 0x78, 0, 64);
2313
2314/* reg_ppcnt_a_unsupported_opcodes_received
2315 * Access: RO
2316 */
2317MLXSW_ITEM64(reg, ppcnt, a_unsupported_opcodes_received,
2318             0x08 + 0x80, 0, 64);
2319
2320/* reg_ppcnt_a_pause_mac_ctrl_frames_received
2321 * Access: RO
2322 */
2323MLXSW_ITEM64(reg, ppcnt, a_pause_mac_ctrl_frames_received,
2324             0x08 + 0x88, 0, 64);
2325
2326/* reg_ppcnt_a_pause_mac_ctrl_frames_transmitted
2327 * Access: RO
2328 */
2329MLXSW_ITEM64(reg, ppcnt, a_pause_mac_ctrl_frames_transmitted,
2330             0x08 + 0x90, 0, 64);
2331
2332static inline void mlxsw_reg_ppcnt_pack(char *payload, u8 local_port)
2333{
2334        MLXSW_REG_ZERO(ppcnt, payload);
2335        mlxsw_reg_ppcnt_swid_set(payload, 0);
2336        mlxsw_reg_ppcnt_local_port_set(payload, local_port);
2337        mlxsw_reg_ppcnt_pnat_set(payload, 0);
2338        mlxsw_reg_ppcnt_grp_set(payload, 0);
2339        mlxsw_reg_ppcnt_clr_set(payload, 0);
2340        mlxsw_reg_ppcnt_prio_tc_set(payload, 0);
2341}
2342
2343/* PBMC - Port Buffer Management Control Register
2344 * ----------------------------------------------
2345 * The PBMC register configures and retrieves the port packet buffer
2346 * allocation for different Prios, and the Pause threshold management.
2347 */
2348#define MLXSW_REG_PBMC_ID 0x500C
2349#define MLXSW_REG_PBMC_LEN 0x68
2350
2351static const struct mlxsw_reg_info mlxsw_reg_pbmc = {
2352        .id = MLXSW_REG_PBMC_ID,
2353        .len = MLXSW_REG_PBMC_LEN,
2354};
2355
2356/* reg_pbmc_local_port
2357 * Local port number.
2358 * Access: Index
2359 */
2360MLXSW_ITEM32(reg, pbmc, local_port, 0x00, 16, 8);
2361
2362/* reg_pbmc_xoff_timer_value
2363 * When device generates a pause frame, it uses this value as the pause
2364 * timer (time for the peer port to pause in quota-512 bit time).
2365 * Access: RW
2366 */
2367MLXSW_ITEM32(reg, pbmc, xoff_timer_value, 0x04, 16, 16);
2368
2369/* reg_pbmc_xoff_refresh
2370 * The time before a new pause frame should be sent to refresh the pause RW
2371 * state. Using the same units as xoff_timer_value above (in quota-512 bit
2372 * time).
2373 * Access: RW
2374 */
2375MLXSW_ITEM32(reg, pbmc, xoff_refresh, 0x04, 0, 16);
2376
2377/* reg_pbmc_buf_lossy
2378 * The field indicates if the buffer is lossy.
2379 * 0 - Lossless
2380 * 1 - Lossy
2381 * Access: RW
2382 */
2383MLXSW_ITEM32_INDEXED(reg, pbmc, buf_lossy, 0x0C, 25, 1, 0x08, 0x00, false);
2384
2385/* reg_pbmc_buf_epsb
2386 * Eligible for Port Shared buffer.
2387 * If epsb is set, packets assigned to buffer are allowed to insert the port
2388 * shared buffer.
2389 * When buf_lossy is MLXSW_REG_PBMC_LOSSY_LOSSY this field is reserved.
2390 * Access: RW
2391 */
2392MLXSW_ITEM32_INDEXED(reg, pbmc, buf_epsb, 0x0C, 24, 1, 0x08, 0x00, false);
2393
2394/* reg_pbmc_buf_size
2395 * The part of the packet buffer array is allocated for the specific buffer.
2396 * Units are represented in cells.
2397 * Access: RW
2398 */
2399MLXSW_ITEM32_INDEXED(reg, pbmc, buf_size, 0x0C, 0, 16, 0x08, 0x00, false);
2400
2401static inline void mlxsw_reg_pbmc_pack(char *payload, u8 local_port,
2402                                       u16 xoff_timer_value, u16 xoff_refresh)
2403{
2404        MLXSW_REG_ZERO(pbmc, payload);
2405        mlxsw_reg_pbmc_local_port_set(payload, local_port);
2406        mlxsw_reg_pbmc_xoff_timer_value_set(payload, xoff_timer_value);
2407        mlxsw_reg_pbmc_xoff_refresh_set(payload, xoff_refresh);
2408}
2409
2410static inline void mlxsw_reg_pbmc_lossy_buffer_pack(char *payload,
2411                                                    int buf_index,
2412                                                    u16 size)
2413{
2414        mlxsw_reg_pbmc_buf_lossy_set(payload, buf_index, 1);
2415        mlxsw_reg_pbmc_buf_epsb_set(payload, buf_index, 0);
2416        mlxsw_reg_pbmc_buf_size_set(payload, buf_index, size);
2417}
2418
2419/* PSPA - Port Switch Partition Allocation
2420 * ---------------------------------------
2421 * Controls the association of a port with a switch partition and enables
2422 * configuring ports as stacking ports.
2423 */
2424#define MLXSW_REG_PSPA_ID 0x500D
2425#define MLXSW_REG_PSPA_LEN 0x8
2426
2427static const struct mlxsw_reg_info mlxsw_reg_pspa = {
2428        .id = MLXSW_REG_PSPA_ID,
2429        .len = MLXSW_REG_PSPA_LEN,
2430};
2431
2432/* reg_pspa_swid
2433 * Switch partition ID.
2434 * Access: RW
2435 */
2436MLXSW_ITEM32(reg, pspa, swid, 0x00, 24, 8);
2437
2438/* reg_pspa_local_port
2439 * Local port number.
2440 * Access: Index
2441 */
2442MLXSW_ITEM32(reg, pspa, local_port, 0x00, 16, 8);
2443
2444/* reg_pspa_sub_port
2445 * Virtual port within the local port. Set to 0 when virtual ports are
2446 * disabled on the local port.
2447 * Access: Index
2448 */
2449MLXSW_ITEM32(reg, pspa, sub_port, 0x00, 8, 8);
2450
2451static inline void mlxsw_reg_pspa_pack(char *payload, u8 swid, u8 local_port)
2452{
2453        MLXSW_REG_ZERO(pspa, payload);
2454        mlxsw_reg_pspa_swid_set(payload, swid);
2455        mlxsw_reg_pspa_local_port_set(payload, local_port);
2456        mlxsw_reg_pspa_sub_port_set(payload, 0);
2457}
2458
2459/* HTGT - Host Trap Group Table
2460 * ----------------------------
2461 * Configures the properties for forwarding to CPU.
2462 */
2463#define MLXSW_REG_HTGT_ID 0x7002
2464#define MLXSW_REG_HTGT_LEN 0x100
2465
2466static const struct mlxsw_reg_info mlxsw_reg_htgt = {
2467        .id = MLXSW_REG_HTGT_ID,
2468        .len = MLXSW_REG_HTGT_LEN,
2469};
2470
2471/* reg_htgt_swid
2472 * Switch partition ID.
2473 * Access: Index
2474 */
2475MLXSW_ITEM32(reg, htgt, swid, 0x00, 24, 8);
2476
2477#define MLXSW_REG_HTGT_PATH_TYPE_LOCAL 0x0      /* For locally attached CPU */
2478
2479/* reg_htgt_type
2480 * CPU path type.
2481 * Access: RW
2482 */
2483MLXSW_ITEM32(reg, htgt, type, 0x00, 8, 4);
2484
2485enum mlxsw_reg_htgt_trap_group {
2486        MLXSW_REG_HTGT_TRAP_GROUP_EMAD,
2487        MLXSW_REG_HTGT_TRAP_GROUP_RX,
2488        MLXSW_REG_HTGT_TRAP_GROUP_CTRL,
2489};
2490
2491/* reg_htgt_trap_group
2492 * Trap group number. User defined number specifying which trap groups
2493 * should be forwarded to the CPU. The mapping between trap IDs and trap
2494 * groups is configured using HPKT register.
2495 * Access: Index
2496 */
2497MLXSW_ITEM32(reg, htgt, trap_group, 0x00, 0, 8);
2498
2499enum {
2500        MLXSW_REG_HTGT_POLICER_DISABLE,
2501        MLXSW_REG_HTGT_POLICER_ENABLE,
2502};
2503
2504/* reg_htgt_pide
2505 * Enable policer ID specified using 'pid' field.
2506 * Access: RW
2507 */
2508MLXSW_ITEM32(reg, htgt, pide, 0x04, 15, 1);
2509
2510/* reg_htgt_pid
2511 * Policer ID for the trap group.
2512 * Access: RW
2513 */
2514MLXSW_ITEM32(reg, htgt, pid, 0x04, 0, 8);
2515
2516#define MLXSW_REG_HTGT_TRAP_TO_CPU 0x0
2517
2518/* reg_htgt_mirror_action
2519 * Mirror action to use.
2520 * 0 - Trap to CPU.
2521 * 1 - Trap to CPU and mirror to a mirroring agent.
2522 * 2 - Mirror to a mirroring agent and do not trap to CPU.
2523 * Access: RW
2524 *
2525 * Note: Mirroring to a mirroring agent is only supported in Spectrum.
2526 */
2527MLXSW_ITEM32(reg, htgt, mirror_action, 0x08, 8, 2);
2528
2529/* reg_htgt_mirroring_agent
2530 * Mirroring agent.
2531 * Access: RW
2532 */
2533MLXSW_ITEM32(reg, htgt, mirroring_agent, 0x08, 0, 3);
2534
2535/* reg_htgt_priority
2536 * Trap group priority.
2537 * In case a packet matches multiple classification rules, the packet will
2538 * only be trapped once, based on the trap ID associated with the group (via
2539 * register HPKT) with the highest priority.
2540 * Supported values are 0-7, with 7 represnting the highest priority.
2541 * Access: RW
2542 *
2543 * Note: In SwitchX-2 this field is ignored and the priority value is replaced
2544 * by the 'trap_group' field.
2545 */
2546MLXSW_ITEM32(reg, htgt, priority, 0x0C, 0, 4);
2547
2548/* reg_htgt_local_path_cpu_tclass
2549 * CPU ingress traffic class for the trap group.
2550 * Access: RW
2551 */
2552MLXSW_ITEM32(reg, htgt, local_path_cpu_tclass, 0x10, 16, 6);
2553
2554#define MLXSW_REG_HTGT_LOCAL_PATH_RDQ_EMAD      0x15
2555#define MLXSW_REG_HTGT_LOCAL_PATH_RDQ_RX        0x14
2556#define MLXSW_REG_HTGT_LOCAL_PATH_RDQ_CTRL      0x13
2557
2558/* reg_htgt_local_path_rdq
2559 * Receive descriptor queue (RDQ) to use for the trap group.
2560 * Access: RW
2561 */
2562MLXSW_ITEM32(reg, htgt, local_path_rdq, 0x10, 0, 6);
2563
2564static inline void mlxsw_reg_htgt_pack(char *payload,
2565                                       enum mlxsw_reg_htgt_trap_group group)
2566{
2567        u8 swid, rdq;
2568
2569        MLXSW_REG_ZERO(htgt, payload);
2570        switch (group) {
2571        case MLXSW_REG_HTGT_TRAP_GROUP_EMAD:
2572                swid = MLXSW_PORT_SWID_ALL_SWIDS;
2573                rdq = MLXSW_REG_HTGT_LOCAL_PATH_RDQ_EMAD;
2574                break;
2575        case MLXSW_REG_HTGT_TRAP_GROUP_RX:
2576                swid = 0;
2577                rdq = MLXSW_REG_HTGT_LOCAL_PATH_RDQ_RX;
2578                break;
2579        case MLXSW_REG_HTGT_TRAP_GROUP_CTRL:
2580                swid = 0;
2581                rdq = MLXSW_REG_HTGT_LOCAL_PATH_RDQ_CTRL;
2582                break;
2583        }
2584        mlxsw_reg_htgt_swid_set(payload, swid);
2585        mlxsw_reg_htgt_type_set(payload, MLXSW_REG_HTGT_PATH_TYPE_LOCAL);
2586        mlxsw_reg_htgt_trap_group_set(payload, group);
2587        mlxsw_reg_htgt_pide_set(payload, MLXSW_REG_HTGT_POLICER_DISABLE);
2588        mlxsw_reg_htgt_pid_set(payload, 0);
2589        mlxsw_reg_htgt_mirror_action_set(payload, MLXSW_REG_HTGT_TRAP_TO_CPU);
2590        mlxsw_reg_htgt_mirroring_agent_set(payload, 0);
2591        mlxsw_reg_htgt_priority_set(payload, 0);
2592        mlxsw_reg_htgt_local_path_cpu_tclass_set(payload, 7);
2593        mlxsw_reg_htgt_local_path_rdq_set(payload, rdq);
2594}
2595
2596/* HPKT - Host Packet Trap
2597 * -----------------------
2598 * Configures trap IDs inside trap groups.
2599 */
2600#define MLXSW_REG_HPKT_ID 0x7003
2601#define MLXSW_REG_HPKT_LEN 0x10
2602
2603static const struct mlxsw_reg_info mlxsw_reg_hpkt = {
2604        .id = MLXSW_REG_HPKT_ID,
2605        .len = MLXSW_REG_HPKT_LEN,
2606};
2607
2608enum {
2609        MLXSW_REG_HPKT_ACK_NOT_REQUIRED,
2610        MLXSW_REG_HPKT_ACK_REQUIRED,
2611};
2612
2613/* reg_hpkt_ack
2614 * Require acknowledgements from the host for events.
2615 * If set, then the device will wait for the event it sent to be acknowledged
2616 * by the host. This option is only relevant for event trap IDs.
2617 * Access: RW
2618 *
2619 * Note: Currently not supported by firmware.
2620 */
2621MLXSW_ITEM32(reg, hpkt, ack, 0x00, 24, 1);
2622
2623enum mlxsw_reg_hpkt_action {
2624        MLXSW_REG_HPKT_ACTION_FORWARD,
2625        MLXSW_REG_HPKT_ACTION_TRAP_TO_CPU,
2626        MLXSW_REG_HPKT_ACTION_MIRROR_TO_CPU,
2627        MLXSW_REG_HPKT_ACTION_DISCARD,
2628        MLXSW_REG_HPKT_ACTION_SOFT_DISCARD,
2629        MLXSW_REG_HPKT_ACTION_TRAP_AND_SOFT_DISCARD,
2630};
2631
2632/* reg_hpkt_action
2633 * Action to perform on packet when trapped.
2634 * 0 - No action. Forward to CPU based on switching rules.
2635 * 1 - Trap to CPU (CPU receives sole copy).
2636 * 2 - Mirror to CPU (CPU receives a replica of the packet).
2637 * 3 - Discard.
2638 * 4 - Soft discard (allow other traps to act on the packet).
2639 * 5 - Trap and soft discard (allow other traps to overwrite this trap).
2640 * Access: RW
2641 *
2642 * Note: Must be set to 0 (forward) for event trap IDs, as they are already
2643 * addressed to the CPU.
2644 */
2645MLXSW_ITEM32(reg, hpkt, action, 0x00, 20, 3);
2646
2647/* reg_hpkt_trap_group
2648 * Trap group to associate the trap with.
2649 * Access: RW
2650 */
2651MLXSW_ITEM32(reg, hpkt, trap_group, 0x00, 12, 6);
2652
2653/* reg_hpkt_trap_id
2654 * Trap ID.
2655 * Access: Index
2656 *
2657 * Note: A trap ID can only be associated with a single trap group. The device
2658 * will associate the trap ID with the last trap group configured.
2659 */
2660MLXSW_ITEM32(reg, hpkt, trap_id, 0x00, 0, 9);
2661
2662enum {
2663        MLXSW_REG_HPKT_CTRL_PACKET_DEFAULT,
2664        MLXSW_REG_HPKT_CTRL_PACKET_NO_BUFFER,
2665        MLXSW_REG_HPKT_CTRL_PACKET_USE_BUFFER,
2666};
2667
2668/* reg_hpkt_ctrl
2669 * Configure dedicated buffer resources for control packets.
2670 * 0 - Keep factory defaults.
2671 * 1 - Do not use control buffer for this trap ID.
2672 * 2 - Use control buffer for this trap ID.
2673 * Access: RW
2674 */
2675MLXSW_ITEM32(reg, hpkt, ctrl, 0x04, 16, 2);
2676
2677static inline void mlxsw_reg_hpkt_pack(char *payload, u8 action, u16 trap_id)
2678{
2679        enum mlxsw_reg_htgt_trap_group trap_group;
2680
2681        MLXSW_REG_ZERO(hpkt, payload);
2682        mlxsw_reg_hpkt_ack_set(payload, MLXSW_REG_HPKT_ACK_NOT_REQUIRED);
2683        mlxsw_reg_hpkt_action_set(payload, action);
2684        switch (trap_id) {
2685        case MLXSW_TRAP_ID_ETHEMAD:
2686        case MLXSW_TRAP_ID_PUDE:
2687                trap_group = MLXSW_REG_HTGT_TRAP_GROUP_EMAD;
2688                break;
2689        default:
2690                trap_group = MLXSW_REG_HTGT_TRAP_GROUP_RX;
2691                break;
2692        }
2693        mlxsw_reg_hpkt_trap_group_set(payload, trap_group);
2694        mlxsw_reg_hpkt_trap_id_set(payload, trap_id);
2695        mlxsw_reg_hpkt_ctrl_set(payload, MLXSW_REG_HPKT_CTRL_PACKET_DEFAULT);
2696}
2697
2698/* MFCR - Management Fan Control Register
2699 * --------------------------------------
2700 * This register controls the settings of the Fan Speed PWM mechanism.
2701 */
2702#define MLXSW_REG_MFCR_ID 0x9001
2703#define MLXSW_REG_MFCR_LEN 0x08
2704
2705static const struct mlxsw_reg_info mlxsw_reg_mfcr = {
2706        .id = MLXSW_REG_MFCR_ID,
2707        .len = MLXSW_REG_MFCR_LEN,
2708};
2709
2710enum mlxsw_reg_mfcr_pwm_frequency {
2711        MLXSW_REG_MFCR_PWM_FEQ_11HZ = 0x00,
2712        MLXSW_REG_MFCR_PWM_FEQ_14_7HZ = 0x01,
2713        MLXSW_REG_MFCR_PWM_FEQ_22_1HZ = 0x02,
2714        MLXSW_REG_MFCR_PWM_FEQ_1_4KHZ = 0x40,
2715        MLXSW_REG_MFCR_PWM_FEQ_5KHZ = 0x41,
2716        MLXSW_REG_MFCR_PWM_FEQ_20KHZ = 0x42,
2717        MLXSW_REG_MFCR_PWM_FEQ_22_5KHZ = 0x43,
2718        MLXSW_REG_MFCR_PWM_FEQ_25KHZ = 0x44,
2719};
2720
2721/* reg_mfcr_pwm_frequency
2722 * Controls the frequency of the PWM signal.
2723 * Access: RW
2724 */
2725MLXSW_ITEM32(reg, mfcr, pwm_frequency, 0x00, 0, 6);
2726
2727#define MLXSW_MFCR_TACHOS_MAX 10
2728
2729/* reg_mfcr_tacho_active
2730 * Indicates which of the tachometer is active (bit per tachometer).
2731 * Access: RO
2732 */
2733MLXSW_ITEM32(reg, mfcr, tacho_active, 0x04, 16, MLXSW_MFCR_TACHOS_MAX);
2734
2735#define MLXSW_MFCR_PWMS_MAX 5
2736
2737/* reg_mfcr_pwm_active
2738 * Indicates which of the PWM control is active (bit per PWM).
2739 * Access: RO
2740 */
2741MLXSW_ITEM32(reg, mfcr, pwm_active, 0x04, 0, MLXSW_MFCR_PWMS_MAX);
2742
2743static inline void
2744mlxsw_reg_mfcr_pack(char *payload,
2745                    enum mlxsw_reg_mfcr_pwm_frequency pwm_frequency)
2746{
2747        MLXSW_REG_ZERO(mfcr, payload);
2748        mlxsw_reg_mfcr_pwm_frequency_set(payload, pwm_frequency);
2749}
2750
2751static inline void
2752mlxsw_reg_mfcr_unpack(char *payload,
2753                      enum mlxsw_reg_mfcr_pwm_frequency *p_pwm_frequency,
2754                      u16 *p_tacho_active, u8 *p_pwm_active)
2755{
2756        *p_pwm_frequency = mlxsw_reg_mfcr_pwm_frequency_get(payload);
2757        *p_tacho_active = mlxsw_reg_mfcr_tacho_active_get(payload);
2758        *p_pwm_active = mlxsw_reg_mfcr_pwm_active_get(payload);
2759}
2760
2761/* MFSC - Management Fan Speed Control Register
2762 * --------------------------------------------
2763 * This register controls the settings of the Fan Speed PWM mechanism.
2764 */
2765#define MLXSW_REG_MFSC_ID 0x9002
2766#define MLXSW_REG_MFSC_LEN 0x08
2767
2768static const struct mlxsw_reg_info mlxsw_reg_mfsc = {
2769        .id = MLXSW_REG_MFSC_ID,
2770        .len = MLXSW_REG_MFSC_LEN,
2771};
2772
2773/* reg_mfsc_pwm
2774 * Fan pwm to control / monitor.
2775 * Access: Index
2776 */
2777MLXSW_ITEM32(reg, mfsc, pwm, 0x00, 24, 3);
2778
2779/* reg_mfsc_pwm_duty_cycle
2780 * Controls the duty cycle of the PWM. Value range from 0..255 to
2781 * represent duty cycle of 0%...100%.
2782 * Access: RW
2783 */
2784MLXSW_ITEM32(reg, mfsc, pwm_duty_cycle, 0x04, 0, 8);
2785
2786static inline void mlxsw_reg_mfsc_pack(char *payload, u8 pwm,
2787                                       u8 pwm_duty_cycle)
2788{
2789        MLXSW_REG_ZERO(mfsc, payload);
2790        mlxsw_reg_mfsc_pwm_set(payload, pwm);
2791        mlxsw_reg_mfsc_pwm_duty_cycle_set(payload, pwm_duty_cycle);
2792}
2793
2794/* MFSM - Management Fan Speed Measurement
2795 * ---------------------------------------
2796 * This register controls the settings of the Tacho measurements and
2797 * enables reading the Tachometer measurements.
2798 */
2799#define MLXSW_REG_MFSM_ID 0x9003
2800#define MLXSW_REG_MFSM_LEN 0x08
2801
2802static const struct mlxsw_reg_info mlxsw_reg_mfsm = {
2803        .id = MLXSW_REG_MFSM_ID,
2804        .len = MLXSW_REG_MFSM_LEN,
2805};
2806
2807/* reg_mfsm_tacho
2808 * Fan tachometer index.
2809 * Access: Index
2810 */
2811MLXSW_ITEM32(reg, mfsm, tacho, 0x00, 24, 4);
2812
2813/* reg_mfsm_rpm
2814 * Fan speed (round per minute).
2815 * Access: RO
2816 */
2817MLXSW_ITEM32(reg, mfsm, rpm, 0x04, 0, 16);
2818
2819static inline void mlxsw_reg_mfsm_pack(char *payload, u8 tacho)
2820{
2821        MLXSW_REG_ZERO(mfsm, payload);
2822        mlxsw_reg_mfsm_tacho_set(payload, tacho);
2823}
2824
2825/* MTCAP - Management Temperature Capabilities
2826 * -------------------------------------------
2827 * This register exposes the capabilities of the device and
2828 * system temperature sensing.
2829 */
2830#define MLXSW_REG_MTCAP_ID 0x9009
2831#define MLXSW_REG_MTCAP_LEN 0x08
2832
2833static const struct mlxsw_reg_info mlxsw_reg_mtcap = {
2834        .id = MLXSW_REG_MTCAP_ID,
2835        .len = MLXSW_REG_MTCAP_LEN,
2836};
2837
2838/* reg_mtcap_sensor_count
2839 * Number of sensors supported by the device.
2840 * This includes the QSFP module sensors (if exists in the QSFP module).
2841 * Access: RO
2842 */
2843MLXSW_ITEM32(reg, mtcap, sensor_count, 0x00, 0, 7);
2844
2845/* MTMP - Management Temperature
2846 * -----------------------------
2847 * This register controls the settings of the temperature measurements
2848 * and enables reading the temperature measurements. Note that temperature
2849 * is in 0.125 degrees Celsius.
2850 */
2851#define MLXSW_REG_MTMP_ID 0x900A
2852#define MLXSW_REG_MTMP_LEN 0x20
2853
2854static const struct mlxsw_reg_info mlxsw_reg_mtmp = {
2855        .id = MLXSW_REG_MTMP_ID,
2856        .len = MLXSW_REG_MTMP_LEN,
2857};
2858
2859/* reg_mtmp_sensor_index
2860 * Sensors index to access.
2861 * 64-127 of sensor_index are mapped to the SFP+/QSFP modules sequentially
2862 * (module 0 is mapped to sensor_index 64).
2863 * Access: Index
2864 */
2865MLXSW_ITEM32(reg, mtmp, sensor_index, 0x00, 0, 7);
2866
2867/* Convert to milli degrees Celsius */
2868#define MLXSW_REG_MTMP_TEMP_TO_MC(val) (val * 125)
2869
2870/* reg_mtmp_temperature
2871 * Temperature reading from the sensor. Reading is in 0.125 Celsius
2872 * degrees units.
2873 * Access: RO
2874 */
2875MLXSW_ITEM32(reg, mtmp, temperature, 0x04, 0, 16);
2876
2877/* reg_mtmp_mte
2878 * Max Temperature Enable - enables measuring the max temperature on a sensor.
2879 * Access: RW
2880 */
2881MLXSW_ITEM32(reg, mtmp, mte, 0x08, 31, 1);
2882
2883/* reg_mtmp_mtr
2884 * Max Temperature Reset - clears the value of the max temperature register.
2885 * Access: WO
2886 */
2887MLXSW_ITEM32(reg, mtmp, mtr, 0x08, 30, 1);
2888
2889/* reg_mtmp_max_temperature
2890 * The highest measured temperature from the sensor.
2891 * When the bit mte is cleared, the field max_temperature is reserved.
2892 * Access: RO
2893 */
2894MLXSW_ITEM32(reg, mtmp, max_temperature, 0x08, 0, 16);
2895
2896#define MLXSW_REG_MTMP_SENSOR_NAME_SIZE 8
2897
2898/* reg_mtmp_sensor_name
2899 * Sensor Name
2900 * Access: RO
2901 */
2902MLXSW_ITEM_BUF(reg, mtmp, sensor_name, 0x18, MLXSW_REG_MTMP_SENSOR_NAME_SIZE);
2903
2904static inline void mlxsw_reg_mtmp_pack(char *payload, u8 sensor_index,
2905                                       bool max_temp_enable,
2906                                       bool max_temp_reset)
2907{
2908        MLXSW_REG_ZERO(mtmp, payload);
2909        mlxsw_reg_mtmp_sensor_index_set(payload, sensor_index);
2910        mlxsw_reg_mtmp_mte_set(payload, max_temp_enable);
2911        mlxsw_reg_mtmp_mtr_set(payload, max_temp_reset);
2912}
2913
2914static inline void mlxsw_reg_mtmp_unpack(char *payload, unsigned int *p_temp,
2915                                         unsigned int *p_max_temp,
2916                                         char *sensor_name)
2917{
2918        u16 temp;
2919
2920        if (p_temp) {
2921                temp = mlxsw_reg_mtmp_temperature_get(payload);
2922                *p_temp = MLXSW_REG_MTMP_TEMP_TO_MC(temp);
2923        }
2924        if (p_max_temp) {
2925                temp = mlxsw_reg_mtmp_max_temperature_get(payload);
2926                *p_max_temp = MLXSW_REG_MTMP_TEMP_TO_MC(temp);
2927        }
2928        if (sensor_name)
2929                mlxsw_reg_mtmp_sensor_name_memcpy_from(payload, sensor_name);
2930}
2931
2932/* MLCR - Management LED Control Register
2933 * --------------------------------------
2934 * Controls the system LEDs.
2935 */
2936#define MLXSW_REG_MLCR_ID 0x902B
2937#define MLXSW_REG_MLCR_LEN 0x0C
2938
2939static const struct mlxsw_reg_info mlxsw_reg_mlcr = {
2940        .id = MLXSW_REG_MLCR_ID,
2941        .len = MLXSW_REG_MLCR_LEN,
2942};
2943
2944/* reg_mlcr_local_port
2945 * Local port number.
2946 * Access: RW
2947 */
2948MLXSW_ITEM32(reg, mlcr, local_port, 0x00, 16, 8);
2949
2950#define MLXSW_REG_MLCR_DURATION_MAX 0xFFFF
2951
2952/* reg_mlcr_beacon_duration
2953 * Duration of the beacon to be active, in seconds.
2954 * 0x0 - Will turn off the beacon.
2955 * 0xFFFF - Will turn on the beacon until explicitly turned off.
2956 * Access: RW
2957 */
2958MLXSW_ITEM32(reg, mlcr, beacon_duration, 0x04, 0, 16);
2959
2960/* reg_mlcr_beacon_remain
2961 * Remaining duration of the beacon, in seconds.
2962 * 0xFFFF indicates an infinite amount of time.
2963 * Access: RO
2964 */
2965MLXSW_ITEM32(reg, mlcr, beacon_remain, 0x08, 0, 16);
2966
2967static inline void mlxsw_reg_mlcr_pack(char *payload, u8 local_port,
2968                                       bool active)
2969{
2970        MLXSW_REG_ZERO(mlcr, payload);
2971        mlxsw_reg_mlcr_local_port_set(payload, local_port);
2972        mlxsw_reg_mlcr_beacon_duration_set(payload, active ?
2973                                           MLXSW_REG_MLCR_DURATION_MAX : 0);
2974}
2975
2976/* SBPR - Shared Buffer Pools Register
2977 * -----------------------------------
2978 * The SBPR configures and retrieves the shared buffer pools and configuration.
2979 */
2980#define MLXSW_REG_SBPR_ID 0xB001
2981#define MLXSW_REG_SBPR_LEN 0x14
2982
2983static const struct mlxsw_reg_info mlxsw_reg_sbpr = {
2984        .id = MLXSW_REG_SBPR_ID,
2985        .len = MLXSW_REG_SBPR_LEN,
2986};
2987
2988enum mlxsw_reg_sbpr_dir {
2989        MLXSW_REG_SBPR_DIR_INGRESS,
2990        MLXSW_REG_SBPR_DIR_EGRESS,
2991};
2992
2993/* reg_sbpr_dir
2994 * Direction.
2995 * Access: Index
2996 */
2997MLXSW_ITEM32(reg, sbpr, dir, 0x00, 24, 2);
2998
2999/* reg_sbpr_pool
3000 * Pool index.
3001 * Access: Index
3002 */
3003MLXSW_ITEM32(reg, sbpr, pool, 0x00, 0, 4);
3004
3005/* reg_sbpr_size
3006 * Pool size in buffer cells.
3007 * Access: RW
3008 */
3009MLXSW_ITEM32(reg, sbpr, size, 0x04, 0, 24);
3010
3011enum mlxsw_reg_sbpr_mode {
3012        MLXSW_REG_SBPR_MODE_STATIC,
3013        MLXSW_REG_SBPR_MODE_DYNAMIC,
3014};
3015
3016/* reg_sbpr_mode
3017 * Pool quota calculation mode.
3018 * Access: RW
3019 */
3020MLXSW_ITEM32(reg, sbpr, mode, 0x08, 0, 4);
3021
3022static inline void mlxsw_reg_sbpr_pack(char *payload, u8 pool,
3023                                       enum mlxsw_reg_sbpr_dir dir,
3024                                       enum mlxsw_reg_sbpr_mode mode, u32 size)
3025{
3026        MLXSW_REG_ZERO(sbpr, payload);
3027        mlxsw_reg_sbpr_pool_set(payload, pool);
3028        mlxsw_reg_sbpr_dir_set(payload, dir);
3029        mlxsw_reg_sbpr_mode_set(payload, mode);
3030        mlxsw_reg_sbpr_size_set(payload, size);
3031}
3032
3033/* SBCM - Shared Buffer Class Management Register
3034 * ----------------------------------------------
3035 * The SBCM register configures and retrieves the shared buffer allocation
3036 * and configuration according to Port-PG, including the binding to pool
3037 * and definition of the associated quota.
3038 */
3039#define MLXSW_REG_SBCM_ID 0xB002
3040#define MLXSW_REG_SBCM_LEN 0x28
3041
3042static const struct mlxsw_reg_info mlxsw_reg_sbcm = {
3043        .id = MLXSW_REG_SBCM_ID,
3044        .len = MLXSW_REG_SBCM_LEN,
3045};
3046
3047/* reg_sbcm_local_port
3048 * Local port number.
3049 * For Ingress: excludes CPU port and Router port
3050 * For Egress: excludes IP Router
3051 * Access: Index
3052 */
3053MLXSW_ITEM32(reg, sbcm, local_port, 0x00, 16, 8);
3054
3055/* reg_sbcm_pg_buff
3056 * PG buffer - Port PG (dir=ingress) / traffic class (dir=egress)
3057 * For PG buffer: range is 0..cap_max_pg_buffers - 1
3058 * For traffic class: range is 0..cap_max_tclass - 1
3059 * Note that when traffic class is in MC aware mode then the traffic
3060 * classes which are MC aware cannot be configured.
3061 * Access: Index
3062 */
3063MLXSW_ITEM32(reg, sbcm, pg_buff, 0x00, 8, 6);
3064
3065enum mlxsw_reg_sbcm_dir {
3066        MLXSW_REG_SBCM_DIR_INGRESS,
3067        MLXSW_REG_SBCM_DIR_EGRESS,
3068};
3069
3070/* reg_sbcm_dir
3071 * Direction.
3072 * Access: Index
3073 */
3074MLXSW_ITEM32(reg, sbcm, dir, 0x00, 0, 2);
3075
3076/* reg_sbcm_min_buff
3077 * Minimum buffer size for the limiter, in cells.
3078 * Access: RW
3079 */
3080MLXSW_ITEM32(reg, sbcm, min_buff, 0x18, 0, 24);
3081
3082/* reg_sbcm_max_buff
3083 * When the pool associated to the port-pg/tclass is configured to
3084 * static, Maximum buffer size for the limiter configured in cells.
3085 * When the pool associated to the port-pg/tclass is configured to
3086 * dynamic, the max_buff holds the "alpha" parameter, supporting
3087 * the following values:
3088 * 0: 0
3089 * i: (1/128)*2^(i-1), for i=1..14
3090 * 0xFF: Infinity
3091 * Access: RW
3092 */
3093MLXSW_ITEM32(reg, sbcm, max_buff, 0x1C, 0, 24);
3094
3095/* reg_sbcm_pool
3096 * Association of the port-priority to a pool.
3097 * Access: RW
3098 */
3099MLXSW_ITEM32(reg, sbcm, pool, 0x24, 0, 4);
3100
3101static inline void mlxsw_reg_sbcm_pack(char *payload, u8 local_port, u8 pg_buff,
3102                                       enum mlxsw_reg_sbcm_dir dir,
3103                                       u32 min_buff, u32 max_buff, u8 pool)
3104{
3105        MLXSW_REG_ZERO(sbcm, payload);
3106        mlxsw_reg_sbcm_local_port_set(payload, local_port);
3107        mlxsw_reg_sbcm_pg_buff_set(payload, pg_buff);
3108        mlxsw_reg_sbcm_dir_set(payload, dir);
3109        mlxsw_reg_sbcm_min_buff_set(payload, min_buff);
3110        mlxsw_reg_sbcm_max_buff_set(payload, max_buff);
3111        mlxsw_reg_sbcm_pool_set(payload, pool);
3112}
3113
3114/* SBPM - Shared Buffer Class Management Register
3115 * ----------------------------------------------
3116 * The SBPM register configures and retrieves the shared buffer allocation
3117 * and configuration according to Port-Pool, including the definition
3118 * of the associated quota.
3119 */
3120#define MLXSW_REG_SBPM_ID 0xB003
3121#define MLXSW_REG_SBPM_LEN 0x28
3122
3123static const struct mlxsw_reg_info mlxsw_reg_sbpm = {
3124        .id = MLXSW_REG_SBPM_ID,
3125        .len = MLXSW_REG_SBPM_LEN,
3126};
3127
3128/* reg_sbpm_local_port
3129 * Local port number.
3130 * For Ingress: excludes CPU port and Router port
3131 * For Egress: excludes IP Router
3132 * Access: Index
3133 */
3134MLXSW_ITEM32(reg, sbpm, local_port, 0x00, 16, 8);
3135
3136/* reg_sbpm_pool
3137 * The pool associated to quota counting on the local_port.
3138 * Access: Index
3139 */
3140MLXSW_ITEM32(reg, sbpm, pool, 0x00, 8, 4);
3141
3142enum mlxsw_reg_sbpm_dir {
3143        MLXSW_REG_SBPM_DIR_INGRESS,
3144        MLXSW_REG_SBPM_DIR_EGRESS,
3145};
3146
3147/* reg_sbpm_dir
3148 * Direction.
3149 * Access: Index
3150 */
3151MLXSW_ITEM32(reg, sbpm, dir, 0x00, 0, 2);
3152
3153/* reg_sbpm_min_buff
3154 * Minimum buffer size for the limiter, in cells.
3155 * Access: RW
3156 */
3157MLXSW_ITEM32(reg, sbpm, min_buff, 0x18, 0, 24);
3158
3159/* reg_sbpm_max_buff
3160 * When the pool associated to the port-pg/tclass is configured to
3161 * static, Maximum buffer size for the limiter configured in cells.
3162 * When the pool associated to the port-pg/tclass is configured to
3163 * dynamic, the max_buff holds the "alpha" parameter, supporting
3164 * the following values:
3165 * 0: 0
3166 * i: (1/128)*2^(i-1), for i=1..14
3167 * 0xFF: Infinity
3168 * Access: RW
3169 */
3170MLXSW_ITEM32(reg, sbpm, max_buff, 0x1C, 0, 24);
3171
3172static inline void mlxsw_reg_sbpm_pack(char *payload, u8 local_port, u8 pool,
3173                                       enum mlxsw_reg_sbpm_dir dir,
3174                                       u32 min_buff, u32 max_buff)
3175{
3176        MLXSW_REG_ZERO(sbpm, payload);
3177        mlxsw_reg_sbpm_local_port_set(payload, local_port);
3178        mlxsw_reg_sbpm_pool_set(payload, pool);
3179        mlxsw_reg_sbpm_dir_set(payload, dir);
3180        mlxsw_reg_sbpm_min_buff_set(payload, min_buff);
3181        mlxsw_reg_sbpm_max_buff_set(payload, max_buff);
3182}
3183
3184/* SBMM - Shared Buffer Multicast Management Register
3185 * --------------------------------------------------
3186 * The SBMM register configures and retrieves the shared buffer allocation
3187 * and configuration for MC packets according to Switch-Priority, including
3188 * the binding to pool and definition of the associated quota.
3189 */
3190#define MLXSW_REG_SBMM_ID 0xB004
3191#define MLXSW_REG_SBMM_LEN 0x28
3192
3193static const struct mlxsw_reg_info mlxsw_reg_sbmm = {
3194        .id = MLXSW_REG_SBMM_ID,
3195        .len = MLXSW_REG_SBMM_LEN,
3196};
3197
3198/* reg_sbmm_prio
3199 * Switch Priority.
3200 * Access: Index
3201 */
3202MLXSW_ITEM32(reg, sbmm, prio, 0x00, 8, 4);
3203
3204/* reg_sbmm_min_buff
3205 * Minimum buffer size for the limiter, in cells.
3206 * Access: RW
3207 */
3208MLXSW_ITEM32(reg, sbmm, min_buff, 0x18, 0, 24);
3209
3210/* reg_sbmm_max_buff
3211 * When the pool associated to the port-pg/tclass is configured to
3212 * static, Maximum buffer size for the limiter configured in cells.
3213 * When the pool associated to the port-pg/tclass is configured to
3214 * dynamic, the max_buff holds the "alpha" parameter, supporting
3215 * the following values:
3216 * 0: 0
3217 * i: (1/128)*2^(i-1), for i=1..14
3218 * 0xFF: Infinity
3219 * Access: RW
3220 */
3221MLXSW_ITEM32(reg, sbmm, max_buff, 0x1C, 0, 24);
3222
3223/* reg_sbmm_pool
3224 * Association of the port-priority to a pool.
3225 * Access: RW
3226 */
3227MLXSW_ITEM32(reg, sbmm, pool, 0x24, 0, 4);
3228
3229static inline void mlxsw_reg_sbmm_pack(char *payload, u8 prio, u32 min_buff,
3230                                       u32 max_buff, u8 pool)
3231{
3232        MLXSW_REG_ZERO(sbmm, payload);
3233        mlxsw_reg_sbmm_prio_set(payload, prio);
3234        mlxsw_reg_sbmm_min_buff_set(payload, min_buff);
3235        mlxsw_reg_sbmm_max_buff_set(payload, max_buff);
3236        mlxsw_reg_sbmm_pool_set(payload, pool);
3237}
3238
3239static inline const char *mlxsw_reg_id_str(u16 reg_id)
3240{
3241        switch (reg_id) {
3242        case MLXSW_REG_SGCR_ID:
3243                return "SGCR";
3244        case MLXSW_REG_SPAD_ID:
3245                return "SPAD";
3246        case MLXSW_REG_SMID_ID:
3247                return "SMID";
3248        case MLXSW_REG_SSPR_ID:
3249                return "SSPR";
3250        case MLXSW_REG_SFDAT_ID:
3251                return "SFDAT";
3252        case MLXSW_REG_SFD_ID:
3253                return "SFD";
3254        case MLXSW_REG_SFN_ID:
3255                return "SFN";
3256        case MLXSW_REG_SPMS_ID:
3257                return "SPMS";
3258        case MLXSW_REG_SPVID_ID:
3259                return "SPVID";
3260        case MLXSW_REG_SPVM_ID:
3261                return "SPVM";
3262        case MLXSW_REG_SPAFT_ID:
3263                return "SPAFT";
3264        case MLXSW_REG_SFGC_ID:
3265                return "SFGC";
3266        case MLXSW_REG_SFTR_ID:
3267                return "SFTR";
3268        case MLXSW_REG_SFDF_ID:
3269                return "SFDF";
3270        case MLXSW_REG_SLDR_ID:
3271                return "SLDR";
3272        case MLXSW_REG_SLCR_ID:
3273                return "SLCR";
3274        case MLXSW_REG_SLCOR_ID:
3275                return "SLCOR";
3276        case MLXSW_REG_SPMLR_ID:
3277                return "SPMLR";
3278        case MLXSW_REG_SVFA_ID:
3279                return "SVFA";
3280        case MLXSW_REG_SVPE_ID:
3281                return "SVPE";
3282        case MLXSW_REG_SFMR_ID:
3283                return "SFMR";
3284        case MLXSW_REG_SPVMLR_ID:
3285                return "SPVMLR";
3286        case MLXSW_REG_PMLP_ID:
3287                return "PMLP";
3288        case MLXSW_REG_PMTU_ID:
3289                return "PMTU";
3290        case MLXSW_REG_PTYS_ID:
3291                return "PTYS";
3292        case MLXSW_REG_PPAD_ID:
3293                return "PPAD";
3294        case MLXSW_REG_PAOS_ID:
3295                return "PAOS";
3296        case MLXSW_REG_PPCNT_ID:
3297                return "PPCNT";
3298        case MLXSW_REG_PBMC_ID:
3299                return "PBMC";
3300        case MLXSW_REG_PSPA_ID:
3301                return "PSPA";
3302        case MLXSW_REG_HTGT_ID:
3303                return "HTGT";
3304        case MLXSW_REG_HPKT_ID:
3305                return "HPKT";
3306        case MLXSW_REG_MFCR_ID:
3307                return "MFCR";
3308        case MLXSW_REG_MFSC_ID:
3309                return "MFSC";
3310        case MLXSW_REG_MFSM_ID:
3311                return "MFSM";
3312        case MLXSW_REG_MTCAP_ID:
3313                return "MTCAP";
3314        case MLXSW_REG_MTMP_ID:
3315                return "MTMP";
3316        case MLXSW_REG_MLCR_ID:
3317                return "MLCR";
3318        case MLXSW_REG_SBPR_ID:
3319                return "SBPR";
3320        case MLXSW_REG_SBCM_ID:
3321                return "SBCM";
3322        case MLXSW_REG_SBPM_ID:
3323                return "SBPM";
3324        case MLXSW_REG_SBMM_ID:
3325                return "SBMM";
3326        default:
3327                return "*UNKNOWN*";
3328        }
3329}
3330
3331/* PUDE - Port Up / Down Event
3332 * ---------------------------
3333 * Reports the operational state change of a port.
3334 */
3335#define MLXSW_REG_PUDE_LEN 0x10
3336
3337/* reg_pude_swid
3338 * Switch partition ID with which to associate the port.
3339 * Access: Index
3340 */
3341MLXSW_ITEM32(reg, pude, swid, 0x00, 24, 8);
3342
3343/* reg_pude_local_port
3344 * Local port number.
3345 * Access: Index
3346 */
3347MLXSW_ITEM32(reg, pude, local_port, 0x00, 16, 8);
3348
3349/* reg_pude_admin_status
3350 * Port administrative state (the desired state).
3351 * 1 - Up.
3352 * 2 - Down.
3353 * 3 - Up once. This means that in case of link failure, the port won't go
3354 *     into polling mode, but will wait to be re-enabled by software.
3355 * 4 - Disabled by system. Can only be set by hardware.
3356 * Access: RO
3357 */
3358MLXSW_ITEM32(reg, pude, admin_status, 0x00, 8, 4);
3359
3360/* reg_pude_oper_status
3361 * Port operatioanl state.
3362 * 1 - Up.
3363 * 2 - Down.
3364 * 3 - Down by port failure. This means that the device will not let the
3365 *     port up again until explicitly specified by software.
3366 * Access: RO
3367 */
3368MLXSW_ITEM32(reg, pude, oper_status, 0x00, 0, 4);
3369
3370#endif
3371