1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35#include <rdma/ib_mad.h>
36#include <rdma/ib_user_verbs.h>
37#include <linux/io.h>
38#include <linux/module.h>
39#include <linux/utsname.h>
40#include <linux/rculist.h>
41#include <linux/mm.h>
42#include <linux/random.h>
43#include <linux/vmalloc.h>
44#include <rdma/rdma_vt.h>
45
46#include "qib.h"
47#include "qib_common.h"
48
49static unsigned int ib_qib_qp_table_size = 256;
50module_param_named(qp_table_size, ib_qib_qp_table_size, uint, S_IRUGO);
51MODULE_PARM_DESC(qp_table_size, "QP table size");
52
53static unsigned int qib_lkey_table_size = 16;
54module_param_named(lkey_table_size, qib_lkey_table_size, uint,
55 S_IRUGO);
56MODULE_PARM_DESC(lkey_table_size,
57 "LKEY table size in bits (2^n, 1 <= n <= 23)");
58
59static unsigned int ib_qib_max_pds = 0xFFFF;
60module_param_named(max_pds, ib_qib_max_pds, uint, S_IRUGO);
61MODULE_PARM_DESC(max_pds,
62 "Maximum number of protection domains to support");
63
64static unsigned int ib_qib_max_ahs = 0xFFFF;
65module_param_named(max_ahs, ib_qib_max_ahs, uint, S_IRUGO);
66MODULE_PARM_DESC(max_ahs, "Maximum number of address handles to support");
67
68unsigned int ib_qib_max_cqes = 0x2FFFF;
69module_param_named(max_cqes, ib_qib_max_cqes, uint, S_IRUGO);
70MODULE_PARM_DESC(max_cqes,
71 "Maximum number of completion queue entries to support");
72
73unsigned int ib_qib_max_cqs = 0x1FFFF;
74module_param_named(max_cqs, ib_qib_max_cqs, uint, S_IRUGO);
75MODULE_PARM_DESC(max_cqs, "Maximum number of completion queues to support");
76
77unsigned int ib_qib_max_qp_wrs = 0x3FFF;
78module_param_named(max_qp_wrs, ib_qib_max_qp_wrs, uint, S_IRUGO);
79MODULE_PARM_DESC(max_qp_wrs, "Maximum number of QP WRs to support");
80
81unsigned int ib_qib_max_qps = 16384;
82module_param_named(max_qps, ib_qib_max_qps, uint, S_IRUGO);
83MODULE_PARM_DESC(max_qps, "Maximum number of QPs to support");
84
85unsigned int ib_qib_max_sges = 0x60;
86module_param_named(max_sges, ib_qib_max_sges, uint, S_IRUGO);
87MODULE_PARM_DESC(max_sges, "Maximum number of SGEs to support");
88
89unsigned int ib_qib_max_mcast_grps = 16384;
90module_param_named(max_mcast_grps, ib_qib_max_mcast_grps, uint, S_IRUGO);
91MODULE_PARM_DESC(max_mcast_grps,
92 "Maximum number of multicast groups to support");
93
94unsigned int ib_qib_max_mcast_qp_attached = 16;
95module_param_named(max_mcast_qp_attached, ib_qib_max_mcast_qp_attached,
96 uint, S_IRUGO);
97MODULE_PARM_DESC(max_mcast_qp_attached,
98 "Maximum number of attached QPs to support");
99
100unsigned int ib_qib_max_srqs = 1024;
101module_param_named(max_srqs, ib_qib_max_srqs, uint, S_IRUGO);
102MODULE_PARM_DESC(max_srqs, "Maximum number of SRQs to support");
103
104unsigned int ib_qib_max_srq_sges = 128;
105module_param_named(max_srq_sges, ib_qib_max_srq_sges, uint, S_IRUGO);
106MODULE_PARM_DESC(max_srq_sges, "Maximum number of SRQ SGEs to support");
107
108unsigned int ib_qib_max_srq_wrs = 0x1FFFF;
109module_param_named(max_srq_wrs, ib_qib_max_srq_wrs, uint, S_IRUGO);
110MODULE_PARM_DESC(max_srq_wrs, "Maximum number of SRQ WRs support");
111
112static unsigned int ib_qib_disable_sma;
113module_param_named(disable_sma, ib_qib_disable_sma, uint, S_IWUSR | S_IRUGO);
114MODULE_PARM_DESC(disable_sma, "Disable the SMA");
115
116
117
118
119const enum ib_wc_opcode ib_qib_wc_opcode[] = {
120 [IB_WR_RDMA_WRITE] = IB_WC_RDMA_WRITE,
121 [IB_WR_RDMA_WRITE_WITH_IMM] = IB_WC_RDMA_WRITE,
122 [IB_WR_SEND] = IB_WC_SEND,
123 [IB_WR_SEND_WITH_IMM] = IB_WC_SEND,
124 [IB_WR_RDMA_READ] = IB_WC_RDMA_READ,
125 [IB_WR_ATOMIC_CMP_AND_SWP] = IB_WC_COMP_SWAP,
126 [IB_WR_ATOMIC_FETCH_AND_ADD] = IB_WC_FETCH_ADD
127};
128
129
130
131
132__be64 ib_qib_sys_image_guid;
133
134
135
136
137
138
139
140void qib_copy_sge(struct rvt_sge_state *ss, void *data, u32 length, int release)
141{
142 struct rvt_sge *sge = &ss->sge;
143
144 while (length) {
145 u32 len = sge->length;
146
147 if (len > length)
148 len = length;
149 if (len > sge->sge_length)
150 len = sge->sge_length;
151 BUG_ON(len == 0);
152 memcpy(sge->vaddr, data, len);
153 sge->vaddr += len;
154 sge->length -= len;
155 sge->sge_length -= len;
156 if (sge->sge_length == 0) {
157 if (release)
158 rvt_put_mr(sge->mr);
159 if (--ss->num_sge)
160 *sge = *ss->sg_list++;
161 } else if (sge->length == 0 && sge->mr->lkey) {
162 if (++sge->n >= RVT_SEGSZ) {
163 if (++sge->m >= sge->mr->mapsz)
164 break;
165 sge->n = 0;
166 }
167 sge->vaddr =
168 sge->mr->map[sge->m]->segs[sge->n].vaddr;
169 sge->length =
170 sge->mr->map[sge->m]->segs[sge->n].length;
171 }
172 data += len;
173 length -= len;
174 }
175}
176
177
178
179
180
181
182void qib_skip_sge(struct rvt_sge_state *ss, u32 length, int release)
183{
184 struct rvt_sge *sge = &ss->sge;
185
186 while (length) {
187 u32 len = sge->length;
188
189 if (len > length)
190 len = length;
191 if (len > sge->sge_length)
192 len = sge->sge_length;
193 BUG_ON(len == 0);
194 sge->vaddr += len;
195 sge->length -= len;
196 sge->sge_length -= len;
197 if (sge->sge_length == 0) {
198 if (release)
199 rvt_put_mr(sge->mr);
200 if (--ss->num_sge)
201 *sge = *ss->sg_list++;
202 } else if (sge->length == 0 && sge->mr->lkey) {
203 if (++sge->n >= RVT_SEGSZ) {
204 if (++sge->m >= sge->mr->mapsz)
205 break;
206 sge->n = 0;
207 }
208 sge->vaddr =
209 sge->mr->map[sge->m]->segs[sge->n].vaddr;
210 sge->length =
211 sge->mr->map[sge->m]->segs[sge->n].length;
212 }
213 length -= len;
214 }
215}
216
217
218
219
220
221
222static u32 qib_count_sge(struct rvt_sge_state *ss, u32 length)
223{
224 struct rvt_sge *sg_list = ss->sg_list;
225 struct rvt_sge sge = ss->sge;
226 u8 num_sge = ss->num_sge;
227 u32 ndesc = 1;
228
229 while (length) {
230 u32 len = sge.length;
231
232 if (len > length)
233 len = length;
234 if (len > sge.sge_length)
235 len = sge.sge_length;
236 BUG_ON(len == 0);
237 if (((long) sge.vaddr & (sizeof(u32) - 1)) ||
238 (len != length && (len & (sizeof(u32) - 1)))) {
239 ndesc = 0;
240 break;
241 }
242 ndesc++;
243 sge.vaddr += len;
244 sge.length -= len;
245 sge.sge_length -= len;
246 if (sge.sge_length == 0) {
247 if (--num_sge)
248 sge = *sg_list++;
249 } else if (sge.length == 0 && sge.mr->lkey) {
250 if (++sge.n >= RVT_SEGSZ) {
251 if (++sge.m >= sge.mr->mapsz)
252 break;
253 sge.n = 0;
254 }
255 sge.vaddr =
256 sge.mr->map[sge.m]->segs[sge.n].vaddr;
257 sge.length =
258 sge.mr->map[sge.m]->segs[sge.n].length;
259 }
260 length -= len;
261 }
262 return ndesc;
263}
264
265
266
267
268static void qib_copy_from_sge(void *data, struct rvt_sge_state *ss, u32 length)
269{
270 struct rvt_sge *sge = &ss->sge;
271
272 while (length) {
273 u32 len = sge->length;
274
275 if (len > length)
276 len = length;
277 if (len > sge->sge_length)
278 len = sge->sge_length;
279 BUG_ON(len == 0);
280 memcpy(data, sge->vaddr, len);
281 sge->vaddr += len;
282 sge->length -= len;
283 sge->sge_length -= len;
284 if (sge->sge_length == 0) {
285 if (--ss->num_sge)
286 *sge = *ss->sg_list++;
287 } else if (sge->length == 0 && sge->mr->lkey) {
288 if (++sge->n >= RVT_SEGSZ) {
289 if (++sge->m >= sge->mr->mapsz)
290 break;
291 sge->n = 0;
292 }
293 sge->vaddr =
294 sge->mr->map[sge->m]->segs[sge->n].vaddr;
295 sge->length =
296 sge->mr->map[sge->m]->segs[sge->n].length;
297 }
298 data += len;
299 length -= len;
300 }
301}
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316static void qib_qp_rcv(struct qib_ctxtdata *rcd, struct ib_header *hdr,
317 int has_grh, void *data, u32 tlen, struct rvt_qp *qp)
318{
319 struct qib_ibport *ibp = &rcd->ppd->ibport_data;
320
321 spin_lock(&qp->r_lock);
322
323
324 if (!(ib_rvt_state_ops[qp->state] & RVT_PROCESS_RECV_OK)) {
325 ibp->rvp.n_pkt_drops++;
326 goto unlock;
327 }
328
329 switch (qp->ibqp.qp_type) {
330 case IB_QPT_SMI:
331 case IB_QPT_GSI:
332 if (ib_qib_disable_sma)
333 break;
334
335 case IB_QPT_UD:
336 qib_ud_rcv(ibp, hdr, has_grh, data, tlen, qp);
337 break;
338
339 case IB_QPT_RC:
340 qib_rc_rcv(rcd, hdr, has_grh, data, tlen, qp);
341 break;
342
343 case IB_QPT_UC:
344 qib_uc_rcv(ibp, hdr, has_grh, data, tlen, qp);
345 break;
346
347 default:
348 break;
349 }
350
351unlock:
352 spin_unlock(&qp->r_lock);
353}
354
355
356
357
358
359
360
361
362
363
364
365void qib_ib_rcv(struct qib_ctxtdata *rcd, void *rhdr, void *data, u32 tlen)
366{
367 struct qib_pportdata *ppd = rcd->ppd;
368 struct qib_ibport *ibp = &ppd->ibport_data;
369 struct ib_header *hdr = rhdr;
370 struct qib_devdata *dd = ppd->dd;
371 struct rvt_dev_info *rdi = &dd->verbs_dev.rdi;
372 struct ib_other_headers *ohdr;
373 struct rvt_qp *qp;
374 u32 qp_num;
375 int lnh;
376 u8 opcode;
377 u16 lid;
378
379
380 if (unlikely(tlen < 24))
381 goto drop;
382
383
384 lid = be16_to_cpu(hdr->lrh[1]);
385 if (lid < be16_to_cpu(IB_MULTICAST_LID_BASE)) {
386 lid &= ~((1 << ppd->lmc) - 1);
387 if (unlikely(lid != ppd->lid))
388 goto drop;
389 }
390
391
392 lnh = be16_to_cpu(hdr->lrh[0]) & 3;
393 if (lnh == QIB_LRH_BTH)
394 ohdr = &hdr->u.oth;
395 else if (lnh == QIB_LRH_GRH) {
396 u32 vtf;
397
398 ohdr = &hdr->u.l.oth;
399 if (hdr->u.l.grh.next_hdr != IB_GRH_NEXT_HDR)
400 goto drop;
401 vtf = be32_to_cpu(hdr->u.l.grh.version_tclass_flow);
402 if ((vtf >> IB_GRH_VERSION_SHIFT) != IB_GRH_VERSION)
403 goto drop;
404 } else
405 goto drop;
406
407 opcode = (be32_to_cpu(ohdr->bth[0]) >> 24) & 0x7f;
408#ifdef CONFIG_DEBUG_FS
409 rcd->opstats->stats[opcode].n_bytes += tlen;
410 rcd->opstats->stats[opcode].n_packets++;
411#endif
412
413
414 qp_num = be32_to_cpu(ohdr->bth[1]) & RVT_QPN_MASK;
415 if (qp_num == QIB_MULTICAST_QPN) {
416 struct rvt_mcast *mcast;
417 struct rvt_mcast_qp *p;
418
419 if (lnh != QIB_LRH_GRH)
420 goto drop;
421 mcast = rvt_mcast_find(&ibp->rvp, &hdr->u.l.grh.dgid);
422 if (mcast == NULL)
423 goto drop;
424 this_cpu_inc(ibp->pmastats->n_multicast_rcv);
425 list_for_each_entry_rcu(p, &mcast->qp_list, list)
426 qib_qp_rcv(rcd, hdr, 1, data, tlen, p->qp);
427
428
429
430
431 if (atomic_dec_return(&mcast->refcount) <= 1)
432 wake_up(&mcast->wait);
433 } else {
434 rcu_read_lock();
435 qp = rvt_lookup_qpn(rdi, &ibp->rvp, qp_num);
436 if (!qp) {
437 rcu_read_unlock();
438 goto drop;
439 }
440 this_cpu_inc(ibp->pmastats->n_unicast_rcv);
441 qib_qp_rcv(rcd, hdr, lnh == QIB_LRH_GRH, data, tlen, qp);
442 rcu_read_unlock();
443 }
444 return;
445
446drop:
447 ibp->rvp.n_pkt_drops++;
448}
449
450
451
452
453
454static void mem_timer(unsigned long data)
455{
456 struct qib_ibdev *dev = (struct qib_ibdev *) data;
457 struct list_head *list = &dev->memwait;
458 struct rvt_qp *qp = NULL;
459 struct qib_qp_priv *priv = NULL;
460 unsigned long flags;
461
462 spin_lock_irqsave(&dev->rdi.pending_lock, flags);
463 if (!list_empty(list)) {
464 priv = list_entry(list->next, struct qib_qp_priv, iowait);
465 qp = priv->owner;
466 list_del_init(&priv->iowait);
467 atomic_inc(&qp->refcount);
468 if (!list_empty(list))
469 mod_timer(&dev->mem_timer, jiffies + 1);
470 }
471 spin_unlock_irqrestore(&dev->rdi.pending_lock, flags);
472
473 if (qp) {
474 spin_lock_irqsave(&qp->s_lock, flags);
475 if (qp->s_flags & RVT_S_WAIT_KMEM) {
476 qp->s_flags &= ~RVT_S_WAIT_KMEM;
477 qib_schedule_send(qp);
478 }
479 spin_unlock_irqrestore(&qp->s_lock, flags);
480 if (atomic_dec_and_test(&qp->refcount))
481 wake_up(&qp->wait);
482 }
483}
484
485static void update_sge(struct rvt_sge_state *ss, u32 length)
486{
487 struct rvt_sge *sge = &ss->sge;
488
489 sge->vaddr += length;
490 sge->length -= length;
491 sge->sge_length -= length;
492 if (sge->sge_length == 0) {
493 if (--ss->num_sge)
494 *sge = *ss->sg_list++;
495 } else if (sge->length == 0 && sge->mr->lkey) {
496 if (++sge->n >= RVT_SEGSZ) {
497 if (++sge->m >= sge->mr->mapsz)
498 return;
499 sge->n = 0;
500 }
501 sge->vaddr = sge->mr->map[sge->m]->segs[sge->n].vaddr;
502 sge->length = sge->mr->map[sge->m]->segs[sge->n].length;
503 }
504}
505
506#ifdef __LITTLE_ENDIAN
507static inline u32 get_upper_bits(u32 data, u32 shift)
508{
509 return data >> shift;
510}
511
512static inline u32 set_upper_bits(u32 data, u32 shift)
513{
514 return data << shift;
515}
516
517static inline u32 clear_upper_bytes(u32 data, u32 n, u32 off)
518{
519 data <<= ((sizeof(u32) - n) * BITS_PER_BYTE);
520 data >>= ((sizeof(u32) - n - off) * BITS_PER_BYTE);
521 return data;
522}
523#else
524static inline u32 get_upper_bits(u32 data, u32 shift)
525{
526 return data << shift;
527}
528
529static inline u32 set_upper_bits(u32 data, u32 shift)
530{
531 return data >> shift;
532}
533
534static inline u32 clear_upper_bytes(u32 data, u32 n, u32 off)
535{
536 data >>= ((sizeof(u32) - n) * BITS_PER_BYTE);
537 data <<= ((sizeof(u32) - n - off) * BITS_PER_BYTE);
538 return data;
539}
540#endif
541
542static void copy_io(u32 __iomem *piobuf, struct rvt_sge_state *ss,
543 u32 length, unsigned flush_wc)
544{
545 u32 extra = 0;
546 u32 data = 0;
547 u32 last;
548
549 while (1) {
550 u32 len = ss->sge.length;
551 u32 off;
552
553 if (len > length)
554 len = length;
555 if (len > ss->sge.sge_length)
556 len = ss->sge.sge_length;
557 BUG_ON(len == 0);
558
559 off = (unsigned long)ss->sge.vaddr & (sizeof(u32) - 1);
560 if (off) {
561 u32 *addr = (u32 *)((unsigned long)ss->sge.vaddr &
562 ~(sizeof(u32) - 1));
563 u32 v = get_upper_bits(*addr, off * BITS_PER_BYTE);
564 u32 y;
565
566 y = sizeof(u32) - off;
567 if (len > y)
568 len = y;
569 if (len + extra >= sizeof(u32)) {
570 data |= set_upper_bits(v, extra *
571 BITS_PER_BYTE);
572 len = sizeof(u32) - extra;
573 if (len == length) {
574 last = data;
575 break;
576 }
577 __raw_writel(data, piobuf);
578 piobuf++;
579 extra = 0;
580 data = 0;
581 } else {
582
583 data |= clear_upper_bytes(v, len, extra);
584 if (len == length) {
585 last = data;
586 break;
587 }
588 extra += len;
589 }
590 } else if (extra) {
591
592 u32 *addr = (u32 *) ss->sge.vaddr;
593 int shift = extra * BITS_PER_BYTE;
594 int ushift = 32 - shift;
595 u32 l = len;
596
597 while (l >= sizeof(u32)) {
598 u32 v = *addr;
599
600 data |= set_upper_bits(v, shift);
601 __raw_writel(data, piobuf);
602 data = get_upper_bits(v, ushift);
603 piobuf++;
604 addr++;
605 l -= sizeof(u32);
606 }
607
608
609
610 if (l) {
611 u32 v = *addr;
612
613 if (l + extra >= sizeof(u32)) {
614 data |= set_upper_bits(v, shift);
615 len -= l + extra - sizeof(u32);
616 if (len == length) {
617 last = data;
618 break;
619 }
620 __raw_writel(data, piobuf);
621 piobuf++;
622 extra = 0;
623 data = 0;
624 } else {
625
626 data |= clear_upper_bytes(v, l, extra);
627 if (len == length) {
628 last = data;
629 break;
630 }
631 extra += l;
632 }
633 } else if (len == length) {
634 last = data;
635 break;
636 }
637 } else if (len == length) {
638 u32 w;
639
640
641
642
643
644 w = (len + 3) >> 2;
645 qib_pio_copy(piobuf, ss->sge.vaddr, w - 1);
646 piobuf += w - 1;
647 last = ((u32 *) ss->sge.vaddr)[w - 1];
648 break;
649 } else {
650 u32 w = len >> 2;
651
652 qib_pio_copy(piobuf, ss->sge.vaddr, w);
653 piobuf += w;
654
655 extra = len & (sizeof(u32) - 1);
656 if (extra) {
657 u32 v = ((u32 *) ss->sge.vaddr)[w];
658
659
660 data = clear_upper_bytes(v, extra, 0);
661 }
662 }
663 update_sge(ss, len);
664 length -= len;
665 }
666
667 update_sge(ss, length);
668 if (flush_wc) {
669
670 qib_flush_wc();
671 __raw_writel(last, piobuf);
672
673 qib_flush_wc();
674 } else
675 __raw_writel(last, piobuf);
676}
677
678static noinline struct qib_verbs_txreq *__get_txreq(struct qib_ibdev *dev,
679 struct rvt_qp *qp)
680{
681 struct qib_qp_priv *priv = qp->priv;
682 struct qib_verbs_txreq *tx;
683 unsigned long flags;
684
685 spin_lock_irqsave(&qp->s_lock, flags);
686 spin_lock(&dev->rdi.pending_lock);
687
688 if (!list_empty(&dev->txreq_free)) {
689 struct list_head *l = dev->txreq_free.next;
690
691 list_del(l);
692 spin_unlock(&dev->rdi.pending_lock);
693 spin_unlock_irqrestore(&qp->s_lock, flags);
694 tx = list_entry(l, struct qib_verbs_txreq, txreq.list);
695 } else {
696 if (ib_rvt_state_ops[qp->state] & RVT_PROCESS_RECV_OK &&
697 list_empty(&priv->iowait)) {
698 dev->n_txwait++;
699 qp->s_flags |= RVT_S_WAIT_TX;
700 list_add_tail(&priv->iowait, &dev->txwait);
701 }
702 qp->s_flags &= ~RVT_S_BUSY;
703 spin_unlock(&dev->rdi.pending_lock);
704 spin_unlock_irqrestore(&qp->s_lock, flags);
705 tx = ERR_PTR(-EBUSY);
706 }
707 return tx;
708}
709
710static inline struct qib_verbs_txreq *get_txreq(struct qib_ibdev *dev,
711 struct rvt_qp *qp)
712{
713 struct qib_verbs_txreq *tx;
714 unsigned long flags;
715
716 spin_lock_irqsave(&dev->rdi.pending_lock, flags);
717
718 if (likely(!list_empty(&dev->txreq_free))) {
719 struct list_head *l = dev->txreq_free.next;
720
721 list_del(l);
722 spin_unlock_irqrestore(&dev->rdi.pending_lock, flags);
723 tx = list_entry(l, struct qib_verbs_txreq, txreq.list);
724 } else {
725
726 spin_unlock_irqrestore(&dev->rdi.pending_lock, flags);
727 tx = __get_txreq(dev, qp);
728 }
729 return tx;
730}
731
732void qib_put_txreq(struct qib_verbs_txreq *tx)
733{
734 struct qib_ibdev *dev;
735 struct rvt_qp *qp;
736 struct qib_qp_priv *priv;
737 unsigned long flags;
738
739 qp = tx->qp;
740 dev = to_idev(qp->ibqp.device);
741
742 if (tx->mr) {
743 rvt_put_mr(tx->mr);
744 tx->mr = NULL;
745 }
746 if (tx->txreq.flags & QIB_SDMA_TXREQ_F_FREEBUF) {
747 tx->txreq.flags &= ~QIB_SDMA_TXREQ_F_FREEBUF;
748 dma_unmap_single(&dd_from_dev(dev)->pcidev->dev,
749 tx->txreq.addr, tx->hdr_dwords << 2,
750 DMA_TO_DEVICE);
751 kfree(tx->align_buf);
752 }
753
754 spin_lock_irqsave(&dev->rdi.pending_lock, flags);
755
756
757 list_add(&tx->txreq.list, &dev->txreq_free);
758
759 if (!list_empty(&dev->txwait)) {
760
761 priv = list_entry(dev->txwait.next, struct qib_qp_priv,
762 iowait);
763 qp = priv->owner;
764 list_del_init(&priv->iowait);
765 atomic_inc(&qp->refcount);
766 spin_unlock_irqrestore(&dev->rdi.pending_lock, flags);
767
768 spin_lock_irqsave(&qp->s_lock, flags);
769 if (qp->s_flags & RVT_S_WAIT_TX) {
770 qp->s_flags &= ~RVT_S_WAIT_TX;
771 qib_schedule_send(qp);
772 }
773 spin_unlock_irqrestore(&qp->s_lock, flags);
774
775 if (atomic_dec_and_test(&qp->refcount))
776 wake_up(&qp->wait);
777 } else
778 spin_unlock_irqrestore(&dev->rdi.pending_lock, flags);
779}
780
781
782
783
784
785
786
787void qib_verbs_sdma_desc_avail(struct qib_pportdata *ppd, unsigned avail)
788{
789 struct rvt_qp *qp, *nqp;
790 struct qib_qp_priv *qpp, *nqpp;
791 struct rvt_qp *qps[20];
792 struct qib_ibdev *dev;
793 unsigned i, n;
794
795 n = 0;
796 dev = &ppd->dd->verbs_dev;
797 spin_lock(&dev->rdi.pending_lock);
798
799
800 list_for_each_entry_safe(qpp, nqpp, &dev->dmawait, iowait) {
801 qp = qpp->owner;
802 nqp = nqpp->owner;
803 if (qp->port_num != ppd->port)
804 continue;
805 if (n == ARRAY_SIZE(qps))
806 break;
807 if (qpp->s_tx->txreq.sg_count > avail)
808 break;
809 avail -= qpp->s_tx->txreq.sg_count;
810 list_del_init(&qpp->iowait);
811 atomic_inc(&qp->refcount);
812 qps[n++] = qp;
813 }
814
815 spin_unlock(&dev->rdi.pending_lock);
816
817 for (i = 0; i < n; i++) {
818 qp = qps[i];
819 spin_lock(&qp->s_lock);
820 if (qp->s_flags & RVT_S_WAIT_DMA_DESC) {
821 qp->s_flags &= ~RVT_S_WAIT_DMA_DESC;
822 qib_schedule_send(qp);
823 }
824 spin_unlock(&qp->s_lock);
825 if (atomic_dec_and_test(&qp->refcount))
826 wake_up(&qp->wait);
827 }
828}
829
830
831
832
833static void sdma_complete(struct qib_sdma_txreq *cookie, int status)
834{
835 struct qib_verbs_txreq *tx =
836 container_of(cookie, struct qib_verbs_txreq, txreq);
837 struct rvt_qp *qp = tx->qp;
838 struct qib_qp_priv *priv = qp->priv;
839
840 spin_lock(&qp->s_lock);
841 if (tx->wqe)
842 qib_send_complete(qp, tx->wqe, IB_WC_SUCCESS);
843 else if (qp->ibqp.qp_type == IB_QPT_RC) {
844 struct ib_header *hdr;
845
846 if (tx->txreq.flags & QIB_SDMA_TXREQ_F_FREEBUF)
847 hdr = &tx->align_buf->hdr;
848 else {
849 struct qib_ibdev *dev = to_idev(qp->ibqp.device);
850
851 hdr = &dev->pio_hdrs[tx->hdr_inx].hdr;
852 }
853 qib_rc_send_complete(qp, hdr);
854 }
855 if (atomic_dec_and_test(&priv->s_dma_busy)) {
856 if (qp->state == IB_QPS_RESET)
857 wake_up(&priv->wait_dma);
858 else if (qp->s_flags & RVT_S_WAIT_DMA) {
859 qp->s_flags &= ~RVT_S_WAIT_DMA;
860 qib_schedule_send(qp);
861 }
862 }
863 spin_unlock(&qp->s_lock);
864
865 qib_put_txreq(tx);
866}
867
868static int wait_kmem(struct qib_ibdev *dev, struct rvt_qp *qp)
869{
870 struct qib_qp_priv *priv = qp->priv;
871 unsigned long flags;
872 int ret = 0;
873
874 spin_lock_irqsave(&qp->s_lock, flags);
875 if (ib_rvt_state_ops[qp->state] & RVT_PROCESS_RECV_OK) {
876 spin_lock(&dev->rdi.pending_lock);
877 if (list_empty(&priv->iowait)) {
878 if (list_empty(&dev->memwait))
879 mod_timer(&dev->mem_timer, jiffies + 1);
880 qp->s_flags |= RVT_S_WAIT_KMEM;
881 list_add_tail(&priv->iowait, &dev->memwait);
882 }
883 spin_unlock(&dev->rdi.pending_lock);
884 qp->s_flags &= ~RVT_S_BUSY;
885 ret = -EBUSY;
886 }
887 spin_unlock_irqrestore(&qp->s_lock, flags);
888
889 return ret;
890}
891
892static int qib_verbs_send_dma(struct rvt_qp *qp, struct ib_header *hdr,
893 u32 hdrwords, struct rvt_sge_state *ss, u32 len,
894 u32 plen, u32 dwords)
895{
896 struct qib_qp_priv *priv = qp->priv;
897 struct qib_ibdev *dev = to_idev(qp->ibqp.device);
898 struct qib_devdata *dd = dd_from_dev(dev);
899 struct qib_ibport *ibp = to_iport(qp->ibqp.device, qp->port_num);
900 struct qib_pportdata *ppd = ppd_from_ibp(ibp);
901 struct qib_verbs_txreq *tx;
902 struct qib_pio_header *phdr;
903 u32 control;
904 u32 ndesc;
905 int ret;
906
907 tx = priv->s_tx;
908 if (tx) {
909 priv->s_tx = NULL;
910
911 ret = qib_sdma_verbs_send(ppd, tx->ss, tx->dwords, tx);
912 goto bail;
913 }
914
915 tx = get_txreq(dev, qp);
916 if (IS_ERR(tx))
917 goto bail_tx;
918
919 control = dd->f_setpbc_control(ppd, plen, qp->s_srate,
920 be16_to_cpu(hdr->lrh[0]) >> 12);
921 tx->qp = qp;
922 tx->wqe = qp->s_wqe;
923 tx->mr = qp->s_rdma_mr;
924 if (qp->s_rdma_mr)
925 qp->s_rdma_mr = NULL;
926 tx->txreq.callback = sdma_complete;
927 if (dd->flags & QIB_HAS_SDMA_TIMEOUT)
928 tx->txreq.flags = QIB_SDMA_TXREQ_F_HEADTOHOST;
929 else
930 tx->txreq.flags = QIB_SDMA_TXREQ_F_INTREQ;
931 if (plen + 1 > dd->piosize2kmax_dwords)
932 tx->txreq.flags |= QIB_SDMA_TXREQ_F_USELARGEBUF;
933
934 if (len) {
935
936
937
938
939 ndesc = qib_count_sge(ss, len);
940 if (ndesc >= ppd->sdma_descq_cnt)
941 ndesc = 0;
942 } else
943 ndesc = 1;
944 if (ndesc) {
945 phdr = &dev->pio_hdrs[tx->hdr_inx];
946 phdr->pbc[0] = cpu_to_le32(plen);
947 phdr->pbc[1] = cpu_to_le32(control);
948 memcpy(&phdr->hdr, hdr, hdrwords << 2);
949 tx->txreq.flags |= QIB_SDMA_TXREQ_F_FREEDESC;
950 tx->txreq.sg_count = ndesc;
951 tx->txreq.addr = dev->pio_hdrs_phys +
952 tx->hdr_inx * sizeof(struct qib_pio_header);
953 tx->hdr_dwords = hdrwords + 2;
954 ret = qib_sdma_verbs_send(ppd, ss, dwords, tx);
955 goto bail;
956 }
957
958
959 tx->hdr_dwords = plen + 1;
960 phdr = kmalloc(tx->hdr_dwords << 2, GFP_ATOMIC);
961 if (!phdr)
962 goto err_tx;
963 phdr->pbc[0] = cpu_to_le32(plen);
964 phdr->pbc[1] = cpu_to_le32(control);
965 memcpy(&phdr->hdr, hdr, hdrwords << 2);
966 qib_copy_from_sge((u32 *) &phdr->hdr + hdrwords, ss, len);
967
968 tx->txreq.addr = dma_map_single(&dd->pcidev->dev, phdr,
969 tx->hdr_dwords << 2, DMA_TO_DEVICE);
970 if (dma_mapping_error(&dd->pcidev->dev, tx->txreq.addr))
971 goto map_err;
972 tx->align_buf = phdr;
973 tx->txreq.flags |= QIB_SDMA_TXREQ_F_FREEBUF;
974 tx->txreq.sg_count = 1;
975 ret = qib_sdma_verbs_send(ppd, NULL, 0, tx);
976 goto unaligned;
977
978map_err:
979 kfree(phdr);
980err_tx:
981 qib_put_txreq(tx);
982 ret = wait_kmem(dev, qp);
983unaligned:
984 ibp->rvp.n_unaligned++;
985bail:
986 return ret;
987bail_tx:
988 ret = PTR_ERR(tx);
989 goto bail;
990}
991
992
993
994
995
996static int no_bufs_available(struct rvt_qp *qp)
997{
998 struct qib_qp_priv *priv = qp->priv;
999 struct qib_ibdev *dev = to_idev(qp->ibqp.device);
1000 struct qib_devdata *dd;
1001 unsigned long flags;
1002 int ret = 0;
1003
1004
1005
1006
1007
1008
1009
1010 spin_lock_irqsave(&qp->s_lock, flags);
1011 if (ib_rvt_state_ops[qp->state] & RVT_PROCESS_RECV_OK) {
1012 spin_lock(&dev->rdi.pending_lock);
1013 if (list_empty(&priv->iowait)) {
1014 dev->n_piowait++;
1015 qp->s_flags |= RVT_S_WAIT_PIO;
1016 list_add_tail(&priv->iowait, &dev->piowait);
1017 dd = dd_from_dev(dev);
1018 dd->f_wantpiobuf_intr(dd, 1);
1019 }
1020 spin_unlock(&dev->rdi.pending_lock);
1021 qp->s_flags &= ~RVT_S_BUSY;
1022 ret = -EBUSY;
1023 }
1024 spin_unlock_irqrestore(&qp->s_lock, flags);
1025 return ret;
1026}
1027
1028static int qib_verbs_send_pio(struct rvt_qp *qp, struct ib_header *ibhdr,
1029 u32 hdrwords, struct rvt_sge_state *ss, u32 len,
1030 u32 plen, u32 dwords)
1031{
1032 struct qib_devdata *dd = dd_from_ibdev(qp->ibqp.device);
1033 struct qib_pportdata *ppd = dd->pport + qp->port_num - 1;
1034 u32 *hdr = (u32 *) ibhdr;
1035 u32 __iomem *piobuf_orig;
1036 u32 __iomem *piobuf;
1037 u64 pbc;
1038 unsigned long flags;
1039 unsigned flush_wc;
1040 u32 control;
1041 u32 pbufn;
1042
1043 control = dd->f_setpbc_control(ppd, plen, qp->s_srate,
1044 be16_to_cpu(ibhdr->lrh[0]) >> 12);
1045 pbc = ((u64) control << 32) | plen;
1046 piobuf = dd->f_getsendbuf(ppd, pbc, &pbufn);
1047 if (unlikely(piobuf == NULL))
1048 return no_bufs_available(qp);
1049
1050
1051
1052
1053
1054
1055 writeq(pbc, piobuf);
1056 piobuf_orig = piobuf;
1057 piobuf += 2;
1058
1059 flush_wc = dd->flags & QIB_PIO_FLUSH_WC;
1060 if (len == 0) {
1061
1062
1063
1064
1065
1066 if (flush_wc) {
1067 qib_flush_wc();
1068 qib_pio_copy(piobuf, hdr, hdrwords - 1);
1069 qib_flush_wc();
1070 __raw_writel(hdr[hdrwords - 1], piobuf + hdrwords - 1);
1071 qib_flush_wc();
1072 } else
1073 qib_pio_copy(piobuf, hdr, hdrwords);
1074 goto done;
1075 }
1076
1077 if (flush_wc)
1078 qib_flush_wc();
1079 qib_pio_copy(piobuf, hdr, hdrwords);
1080 piobuf += hdrwords;
1081
1082
1083 if (likely(ss->num_sge == 1 && len <= ss->sge.length &&
1084 !((unsigned long)ss->sge.vaddr & (sizeof(u32) - 1)))) {
1085 u32 *addr = (u32 *) ss->sge.vaddr;
1086
1087
1088 update_sge(ss, len);
1089 if (flush_wc) {
1090 qib_pio_copy(piobuf, addr, dwords - 1);
1091
1092 qib_flush_wc();
1093 __raw_writel(addr[dwords - 1], piobuf + dwords - 1);
1094
1095 qib_flush_wc();
1096 } else
1097 qib_pio_copy(piobuf, addr, dwords);
1098 goto done;
1099 }
1100 copy_io(piobuf, ss, len, flush_wc);
1101done:
1102 if (dd->flags & QIB_USE_SPCL_TRIG) {
1103 u32 spcl_off = (pbufn >= dd->piobcnt2k) ? 2047 : 1023;
1104
1105 qib_flush_wc();
1106 __raw_writel(0xaebecede, piobuf_orig + spcl_off);
1107 }
1108 qib_sendbuf_done(dd, pbufn);
1109 if (qp->s_rdma_mr) {
1110 rvt_put_mr(qp->s_rdma_mr);
1111 qp->s_rdma_mr = NULL;
1112 }
1113 if (qp->s_wqe) {
1114 spin_lock_irqsave(&qp->s_lock, flags);
1115 qib_send_complete(qp, qp->s_wqe, IB_WC_SUCCESS);
1116 spin_unlock_irqrestore(&qp->s_lock, flags);
1117 } else if (qp->ibqp.qp_type == IB_QPT_RC) {
1118 spin_lock_irqsave(&qp->s_lock, flags);
1119 qib_rc_send_complete(qp, ibhdr);
1120 spin_unlock_irqrestore(&qp->s_lock, flags);
1121 }
1122 return 0;
1123}
1124
1125
1126
1127
1128
1129
1130
1131
1132
1133
1134
1135
1136int qib_verbs_send(struct rvt_qp *qp, struct ib_header *hdr,
1137 u32 hdrwords, struct rvt_sge_state *ss, u32 len)
1138{
1139 struct qib_devdata *dd = dd_from_ibdev(qp->ibqp.device);
1140 u32 plen;
1141 int ret;
1142 u32 dwords = (len + 3) >> 2;
1143
1144
1145
1146
1147
1148 plen = hdrwords + dwords + 1;
1149
1150
1151
1152
1153
1154
1155 if (qp->ibqp.qp_type == IB_QPT_SMI ||
1156 !(dd->flags & QIB_HAS_SEND_DMA))
1157 ret = qib_verbs_send_pio(qp, hdr, hdrwords, ss, len,
1158 plen, dwords);
1159 else
1160 ret = qib_verbs_send_dma(qp, hdr, hdrwords, ss, len,
1161 plen, dwords);
1162
1163 return ret;
1164}
1165
1166int qib_snapshot_counters(struct qib_pportdata *ppd, u64 *swords,
1167 u64 *rwords, u64 *spkts, u64 *rpkts,
1168 u64 *xmit_wait)
1169{
1170 int ret;
1171 struct qib_devdata *dd = ppd->dd;
1172
1173 if (!(dd->flags & QIB_PRESENT)) {
1174
1175 ret = -EINVAL;
1176 goto bail;
1177 }
1178 *swords = dd->f_portcntr(ppd, QIBPORTCNTR_WORDSEND);
1179 *rwords = dd->f_portcntr(ppd, QIBPORTCNTR_WORDRCV);
1180 *spkts = dd->f_portcntr(ppd, QIBPORTCNTR_PKTSEND);
1181 *rpkts = dd->f_portcntr(ppd, QIBPORTCNTR_PKTRCV);
1182 *xmit_wait = dd->f_portcntr(ppd, QIBPORTCNTR_SENDSTALL);
1183
1184 ret = 0;
1185
1186bail:
1187 return ret;
1188}
1189
1190
1191
1192
1193
1194
1195
1196
1197int qib_get_counters(struct qib_pportdata *ppd,
1198 struct qib_verbs_counters *cntrs)
1199{
1200 int ret;
1201
1202 if (!(ppd->dd->flags & QIB_PRESENT)) {
1203
1204 ret = -EINVAL;
1205 goto bail;
1206 }
1207 cntrs->symbol_error_counter =
1208 ppd->dd->f_portcntr(ppd, QIBPORTCNTR_IBSYMBOLERR);
1209 cntrs->link_error_recovery_counter =
1210 ppd->dd->f_portcntr(ppd, QIBPORTCNTR_IBLINKERRRECOV);
1211
1212
1213
1214
1215
1216 cntrs->link_downed_counter =
1217 ppd->dd->f_portcntr(ppd, QIBPORTCNTR_IBLINKDOWN);
1218 cntrs->port_rcv_errors =
1219 ppd->dd->f_portcntr(ppd, QIBPORTCNTR_RXDROPPKT) +
1220 ppd->dd->f_portcntr(ppd, QIBPORTCNTR_RCVOVFL) +
1221 ppd->dd->f_portcntr(ppd, QIBPORTCNTR_ERR_RLEN) +
1222 ppd->dd->f_portcntr(ppd, QIBPORTCNTR_INVALIDRLEN) +
1223 ppd->dd->f_portcntr(ppd, QIBPORTCNTR_ERRLINK) +
1224 ppd->dd->f_portcntr(ppd, QIBPORTCNTR_ERRICRC) +
1225 ppd->dd->f_portcntr(ppd, QIBPORTCNTR_ERRVCRC) +
1226 ppd->dd->f_portcntr(ppd, QIBPORTCNTR_ERRLPCRC) +
1227 ppd->dd->f_portcntr(ppd, QIBPORTCNTR_BADFORMAT);
1228 cntrs->port_rcv_errors +=
1229 ppd->dd->f_portcntr(ppd, QIBPORTCNTR_RXLOCALPHYERR);
1230 cntrs->port_rcv_errors +=
1231 ppd->dd->f_portcntr(ppd, QIBPORTCNTR_RXVLERR);
1232 cntrs->port_rcv_remphys_errors =
1233 ppd->dd->f_portcntr(ppd, QIBPORTCNTR_RCVEBP);
1234 cntrs->port_xmit_discards =
1235 ppd->dd->f_portcntr(ppd, QIBPORTCNTR_UNSUPVL);
1236 cntrs->port_xmit_data = ppd->dd->f_portcntr(ppd,
1237 QIBPORTCNTR_WORDSEND);
1238 cntrs->port_rcv_data = ppd->dd->f_portcntr(ppd,
1239 QIBPORTCNTR_WORDRCV);
1240 cntrs->port_xmit_packets = ppd->dd->f_portcntr(ppd,
1241 QIBPORTCNTR_PKTSEND);
1242 cntrs->port_rcv_packets = ppd->dd->f_portcntr(ppd,
1243 QIBPORTCNTR_PKTRCV);
1244 cntrs->local_link_integrity_errors =
1245 ppd->dd->f_portcntr(ppd, QIBPORTCNTR_LLI);
1246 cntrs->excessive_buffer_overrun_errors =
1247 ppd->dd->f_portcntr(ppd, QIBPORTCNTR_EXCESSBUFOVFL);
1248 cntrs->vl15_dropped =
1249 ppd->dd->f_portcntr(ppd, QIBPORTCNTR_VL15PKTDROP);
1250
1251 ret = 0;
1252
1253bail:
1254 return ret;
1255}
1256
1257
1258
1259
1260
1261
1262
1263
1264
1265void qib_ib_piobufavail(struct qib_devdata *dd)
1266{
1267 struct qib_ibdev *dev = &dd->verbs_dev;
1268 struct list_head *list;
1269 struct rvt_qp *qps[5];
1270 struct rvt_qp *qp;
1271 unsigned long flags;
1272 unsigned i, n;
1273 struct qib_qp_priv *priv;
1274
1275 list = &dev->piowait;
1276 n = 0;
1277
1278
1279
1280
1281
1282
1283
1284 spin_lock_irqsave(&dev->rdi.pending_lock, flags);
1285 while (!list_empty(list)) {
1286 if (n == ARRAY_SIZE(qps))
1287 goto full;
1288 priv = list_entry(list->next, struct qib_qp_priv, iowait);
1289 qp = priv->owner;
1290 list_del_init(&priv->iowait);
1291 atomic_inc(&qp->refcount);
1292 qps[n++] = qp;
1293 }
1294 dd->f_wantpiobuf_intr(dd, 0);
1295full:
1296 spin_unlock_irqrestore(&dev->rdi.pending_lock, flags);
1297
1298 for (i = 0; i < n; i++) {
1299 qp = qps[i];
1300
1301 spin_lock_irqsave(&qp->s_lock, flags);
1302 if (qp->s_flags & RVT_S_WAIT_PIO) {
1303 qp->s_flags &= ~RVT_S_WAIT_PIO;
1304 qib_schedule_send(qp);
1305 }
1306 spin_unlock_irqrestore(&qp->s_lock, flags);
1307
1308
1309 if (atomic_dec_and_test(&qp->refcount))
1310 wake_up(&qp->wait);
1311 }
1312}
1313
1314static int qib_query_port(struct rvt_dev_info *rdi, u8 port_num,
1315 struct ib_port_attr *props)
1316{
1317 struct qib_ibdev *ibdev = container_of(rdi, struct qib_ibdev, rdi);
1318 struct qib_devdata *dd = dd_from_dev(ibdev);
1319 struct qib_pportdata *ppd = &dd->pport[port_num - 1];
1320 enum ib_mtu mtu;
1321 u16 lid = ppd->lid;
1322
1323 props->lid = lid ? lid : be16_to_cpu(IB_LID_PERMISSIVE);
1324 props->lmc = ppd->lmc;
1325 props->state = dd->f_iblink_state(ppd->lastibcstat);
1326 props->phys_state = dd->f_ibphys_portstate(ppd->lastibcstat);
1327 props->gid_tbl_len = QIB_GUIDS_PER_PORT;
1328 props->active_width = ppd->link_width_active;
1329
1330 props->active_speed = ppd->link_speed_active;
1331 props->max_vl_num = qib_num_vls(ppd->vls_supported);
1332
1333 props->max_mtu = qib_ibmtu ? qib_ibmtu : IB_MTU_4096;
1334 switch (ppd->ibmtu) {
1335 case 4096:
1336 mtu = IB_MTU_4096;
1337 break;
1338 case 2048:
1339 mtu = IB_MTU_2048;
1340 break;
1341 case 1024:
1342 mtu = IB_MTU_1024;
1343 break;
1344 case 512:
1345 mtu = IB_MTU_512;
1346 break;
1347 case 256:
1348 mtu = IB_MTU_256;
1349 break;
1350 default:
1351 mtu = IB_MTU_2048;
1352 }
1353 props->active_mtu = mtu;
1354
1355 return 0;
1356}
1357
1358static int qib_modify_device(struct ib_device *device,
1359 int device_modify_mask,
1360 struct ib_device_modify *device_modify)
1361{
1362 struct qib_devdata *dd = dd_from_ibdev(device);
1363 unsigned i;
1364 int ret;
1365
1366 if (device_modify_mask & ~(IB_DEVICE_MODIFY_SYS_IMAGE_GUID |
1367 IB_DEVICE_MODIFY_NODE_DESC)) {
1368 ret = -EOPNOTSUPP;
1369 goto bail;
1370 }
1371
1372 if (device_modify_mask & IB_DEVICE_MODIFY_NODE_DESC) {
1373 memcpy(device->node_desc, device_modify->node_desc,
1374 IB_DEVICE_NODE_DESC_MAX);
1375 for (i = 0; i < dd->num_pports; i++) {
1376 struct qib_ibport *ibp = &dd->pport[i].ibport_data;
1377
1378 qib_node_desc_chg(ibp);
1379 }
1380 }
1381
1382 if (device_modify_mask & IB_DEVICE_MODIFY_SYS_IMAGE_GUID) {
1383 ib_qib_sys_image_guid =
1384 cpu_to_be64(device_modify->sys_image_guid);
1385 for (i = 0; i < dd->num_pports; i++) {
1386 struct qib_ibport *ibp = &dd->pport[i].ibport_data;
1387
1388 qib_sys_guid_chg(ibp);
1389 }
1390 }
1391
1392 ret = 0;
1393
1394bail:
1395 return ret;
1396}
1397
1398static int qib_shut_down_port(struct rvt_dev_info *rdi, u8 port_num)
1399{
1400 struct qib_ibdev *ibdev = container_of(rdi, struct qib_ibdev, rdi);
1401 struct qib_devdata *dd = dd_from_dev(ibdev);
1402 struct qib_pportdata *ppd = &dd->pport[port_num - 1];
1403
1404 qib_set_linkstate(ppd, QIB_IB_LINKDOWN);
1405
1406 return 0;
1407}
1408
1409static int qib_get_guid_be(struct rvt_dev_info *rdi, struct rvt_ibport *rvp,
1410 int guid_index, __be64 *guid)
1411{
1412 struct qib_ibport *ibp = container_of(rvp, struct qib_ibport, rvp);
1413 struct qib_pportdata *ppd = ppd_from_ibp(ibp);
1414
1415 if (guid_index == 0)
1416 *guid = ppd->guid;
1417 else if (guid_index < QIB_GUIDS_PER_PORT)
1418 *guid = ibp->guids[guid_index - 1];
1419 else
1420 return -EINVAL;
1421
1422 return 0;
1423}
1424
1425int qib_check_ah(struct ib_device *ibdev, struct ib_ah_attr *ah_attr)
1426{
1427 if (ah_attr->sl > 15)
1428 return -EINVAL;
1429
1430 return 0;
1431}
1432
1433static void qib_notify_new_ah(struct ib_device *ibdev,
1434 struct ib_ah_attr *ah_attr,
1435 struct rvt_ah *ah)
1436{
1437 struct qib_ibport *ibp;
1438 struct qib_pportdata *ppd;
1439
1440
1441
1442
1443
1444
1445 ibp = to_iport(ibdev, ah_attr->port_num);
1446 ppd = ppd_from_ibp(ibp);
1447 ah->vl = ibp->sl_to_vl[ah->attr.sl];
1448 ah->log_pmtu = ilog2(ppd->ibmtu);
1449}
1450
1451struct ib_ah *qib_create_qp0_ah(struct qib_ibport *ibp, u16 dlid)
1452{
1453 struct ib_ah_attr attr;
1454 struct ib_ah *ah = ERR_PTR(-EINVAL);
1455 struct rvt_qp *qp0;
1456
1457 memset(&attr, 0, sizeof(attr));
1458 attr.dlid = dlid;
1459 attr.port_num = ppd_from_ibp(ibp)->port;
1460 rcu_read_lock();
1461 qp0 = rcu_dereference(ibp->rvp.qp[0]);
1462 if (qp0)
1463 ah = ib_create_ah(qp0->ibqp.pd, &attr);
1464 rcu_read_unlock();
1465 return ah;
1466}
1467
1468
1469
1470
1471
1472unsigned qib_get_npkeys(struct qib_devdata *dd)
1473{
1474 return ARRAY_SIZE(dd->rcd[0]->pkeys);
1475}
1476
1477
1478
1479
1480
1481unsigned qib_get_pkey(struct qib_ibport *ibp, unsigned index)
1482{
1483 struct qib_pportdata *ppd = ppd_from_ibp(ibp);
1484 struct qib_devdata *dd = ppd->dd;
1485 unsigned ctxt = ppd->hw_pidx;
1486 unsigned ret;
1487
1488
1489 if (!dd->rcd || index >= ARRAY_SIZE(dd->rcd[ctxt]->pkeys))
1490 ret = 0;
1491 else
1492 ret = dd->rcd[ctxt]->pkeys[index];
1493
1494 return ret;
1495}
1496
1497static void init_ibport(struct qib_pportdata *ppd)
1498{
1499 struct qib_verbs_counters cntrs;
1500 struct qib_ibport *ibp = &ppd->ibport_data;
1501
1502 spin_lock_init(&ibp->rvp.lock);
1503
1504 ibp->rvp.gid_prefix = IB_DEFAULT_GID_PREFIX;
1505 ibp->rvp.sm_lid = be16_to_cpu(IB_LID_PERMISSIVE);
1506 ibp->rvp.port_cap_flags = IB_PORT_SYS_IMAGE_GUID_SUP |
1507 IB_PORT_CLIENT_REG_SUP | IB_PORT_SL_MAP_SUP |
1508 IB_PORT_TRAP_SUP | IB_PORT_AUTO_MIGR_SUP |
1509 IB_PORT_DR_NOTICE_SUP | IB_PORT_CAP_MASK_NOTICE_SUP |
1510 IB_PORT_OTHER_LOCAL_CHANGES_SUP;
1511 if (ppd->dd->flags & QIB_HAS_LINK_LATENCY)
1512 ibp->rvp.port_cap_flags |= IB_PORT_LINK_LATENCY_SUP;
1513 ibp->rvp.pma_counter_select[0] = IB_PMA_PORT_XMIT_DATA;
1514 ibp->rvp.pma_counter_select[1] = IB_PMA_PORT_RCV_DATA;
1515 ibp->rvp.pma_counter_select[2] = IB_PMA_PORT_XMIT_PKTS;
1516 ibp->rvp.pma_counter_select[3] = IB_PMA_PORT_RCV_PKTS;
1517 ibp->rvp.pma_counter_select[4] = IB_PMA_PORT_XMIT_WAIT;
1518
1519
1520 qib_get_counters(ppd, &cntrs);
1521 ibp->z_symbol_error_counter = cntrs.symbol_error_counter;
1522 ibp->z_link_error_recovery_counter =
1523 cntrs.link_error_recovery_counter;
1524 ibp->z_link_downed_counter = cntrs.link_downed_counter;
1525 ibp->z_port_rcv_errors = cntrs.port_rcv_errors;
1526 ibp->z_port_rcv_remphys_errors = cntrs.port_rcv_remphys_errors;
1527 ibp->z_port_xmit_discards = cntrs.port_xmit_discards;
1528 ibp->z_port_xmit_data = cntrs.port_xmit_data;
1529 ibp->z_port_rcv_data = cntrs.port_rcv_data;
1530 ibp->z_port_xmit_packets = cntrs.port_xmit_packets;
1531 ibp->z_port_rcv_packets = cntrs.port_rcv_packets;
1532 ibp->z_local_link_integrity_errors =
1533 cntrs.local_link_integrity_errors;
1534 ibp->z_excessive_buffer_overrun_errors =
1535 cntrs.excessive_buffer_overrun_errors;
1536 ibp->z_vl15_dropped = cntrs.vl15_dropped;
1537 RCU_INIT_POINTER(ibp->rvp.qp[0], NULL);
1538 RCU_INIT_POINTER(ibp->rvp.qp[1], NULL);
1539}
1540
1541
1542
1543
1544
1545static void qib_fill_device_attr(struct qib_devdata *dd)
1546{
1547 struct rvt_dev_info *rdi = &dd->verbs_dev.rdi;
1548
1549 memset(&rdi->dparms.props, 0, sizeof(rdi->dparms.props));
1550
1551 rdi->dparms.props.max_pd = ib_qib_max_pds;
1552 rdi->dparms.props.max_ah = ib_qib_max_ahs;
1553 rdi->dparms.props.device_cap_flags = IB_DEVICE_BAD_PKEY_CNTR |
1554 IB_DEVICE_BAD_QKEY_CNTR | IB_DEVICE_SHUTDOWN_PORT |
1555 IB_DEVICE_SYS_IMAGE_GUID | IB_DEVICE_RC_RNR_NAK_GEN |
1556 IB_DEVICE_PORT_ACTIVE_EVENT | IB_DEVICE_SRQ_RESIZE;
1557 rdi->dparms.props.page_size_cap = PAGE_SIZE;
1558 rdi->dparms.props.vendor_id =
1559 QIB_SRC_OUI_1 << 16 | QIB_SRC_OUI_2 << 8 | QIB_SRC_OUI_3;
1560 rdi->dparms.props.vendor_part_id = dd->deviceid;
1561 rdi->dparms.props.hw_ver = dd->minrev;
1562 rdi->dparms.props.sys_image_guid = ib_qib_sys_image_guid;
1563 rdi->dparms.props.max_mr_size = ~0ULL;
1564 rdi->dparms.props.max_qp = ib_qib_max_qps;
1565 rdi->dparms.props.max_qp_wr = ib_qib_max_qp_wrs;
1566 rdi->dparms.props.max_sge = ib_qib_max_sges;
1567 rdi->dparms.props.max_sge_rd = ib_qib_max_sges;
1568 rdi->dparms.props.max_cq = ib_qib_max_cqs;
1569 rdi->dparms.props.max_cqe = ib_qib_max_cqes;
1570 rdi->dparms.props.max_ah = ib_qib_max_ahs;
1571 rdi->dparms.props.max_mr = rdi->lkey_table.max;
1572 rdi->dparms.props.max_fmr = rdi->lkey_table.max;
1573 rdi->dparms.props.max_map_per_fmr = 32767;
1574 rdi->dparms.props.max_qp_rd_atom = QIB_MAX_RDMA_ATOMIC;
1575 rdi->dparms.props.max_qp_init_rd_atom = 255;
1576 rdi->dparms.props.max_srq = ib_qib_max_srqs;
1577 rdi->dparms.props.max_srq_wr = ib_qib_max_srq_wrs;
1578 rdi->dparms.props.max_srq_sge = ib_qib_max_srq_sges;
1579 rdi->dparms.props.atomic_cap = IB_ATOMIC_GLOB;
1580 rdi->dparms.props.max_pkeys = qib_get_npkeys(dd);
1581 rdi->dparms.props.max_mcast_grp = ib_qib_max_mcast_grps;
1582 rdi->dparms.props.max_mcast_qp_attach = ib_qib_max_mcast_qp_attached;
1583 rdi->dparms.props.max_total_mcast_qp_attach =
1584 rdi->dparms.props.max_mcast_qp_attach *
1585 rdi->dparms.props.max_mcast_grp;
1586
1587 dd->verbs_dev.rdi.post_parms = qib_post_parms;
1588}
1589
1590
1591
1592
1593
1594
1595int qib_register_ib_device(struct qib_devdata *dd)
1596{
1597 struct qib_ibdev *dev = &dd->verbs_dev;
1598 struct ib_device *ibdev = &dev->rdi.ibdev;
1599 struct qib_pportdata *ppd = dd->pport;
1600 unsigned i, ctxt;
1601 int ret;
1602
1603 get_random_bytes(&dev->qp_rnd, sizeof(dev->qp_rnd));
1604 for (i = 0; i < dd->num_pports; i++)
1605 init_ibport(ppd + i);
1606
1607
1608 setup_timer(&dev->mem_timer, mem_timer, (unsigned long)dev);
1609
1610 INIT_LIST_HEAD(&dev->piowait);
1611 INIT_LIST_HEAD(&dev->dmawait);
1612 INIT_LIST_HEAD(&dev->txwait);
1613 INIT_LIST_HEAD(&dev->memwait);
1614 INIT_LIST_HEAD(&dev->txreq_free);
1615
1616 if (ppd->sdma_descq_cnt) {
1617 dev->pio_hdrs = dma_alloc_coherent(&dd->pcidev->dev,
1618 ppd->sdma_descq_cnt *
1619 sizeof(struct qib_pio_header),
1620 &dev->pio_hdrs_phys,
1621 GFP_KERNEL);
1622 if (!dev->pio_hdrs) {
1623 ret = -ENOMEM;
1624 goto err_hdrs;
1625 }
1626 }
1627
1628 for (i = 0; i < ppd->sdma_descq_cnt; i++) {
1629 struct qib_verbs_txreq *tx;
1630
1631 tx = kzalloc(sizeof(*tx), GFP_KERNEL);
1632 if (!tx) {
1633 ret = -ENOMEM;
1634 goto err_tx;
1635 }
1636 tx->hdr_inx = i;
1637 list_add(&tx->txreq.list, &dev->txreq_free);
1638 }
1639
1640
1641
1642
1643
1644
1645 if (!ib_qib_sys_image_guid)
1646 ib_qib_sys_image_guid = ppd->guid;
1647
1648 strlcpy(ibdev->name, "qib%d", IB_DEVICE_NAME_MAX);
1649 ibdev->owner = THIS_MODULE;
1650 ibdev->node_guid = ppd->guid;
1651 ibdev->phys_port_cnt = dd->num_pports;
1652 ibdev->dma_device = &dd->pcidev->dev;
1653 ibdev->modify_device = qib_modify_device;
1654 ibdev->process_mad = qib_process_mad;
1655
1656 snprintf(ibdev->node_desc, sizeof(ibdev->node_desc),
1657 "Intel Infiniband HCA %s", init_utsname()->nodename);
1658
1659
1660
1661
1662 dd->verbs_dev.rdi.driver_f.port_callback = qib_create_port_files;
1663 dd->verbs_dev.rdi.driver_f.get_card_name = qib_get_card_name;
1664 dd->verbs_dev.rdi.driver_f.get_pci_dev = qib_get_pci_dev;
1665 dd->verbs_dev.rdi.driver_f.check_ah = qib_check_ah;
1666 dd->verbs_dev.rdi.driver_f.check_send_wqe = qib_check_send_wqe;
1667 dd->verbs_dev.rdi.driver_f.notify_new_ah = qib_notify_new_ah;
1668 dd->verbs_dev.rdi.driver_f.alloc_qpn = qib_alloc_qpn;
1669 dd->verbs_dev.rdi.driver_f.qp_priv_alloc = qib_qp_priv_alloc;
1670 dd->verbs_dev.rdi.driver_f.qp_priv_free = qib_qp_priv_free;
1671 dd->verbs_dev.rdi.driver_f.free_all_qps = qib_free_all_qps;
1672 dd->verbs_dev.rdi.driver_f.notify_qp_reset = qib_notify_qp_reset;
1673 dd->verbs_dev.rdi.driver_f.do_send = qib_do_send;
1674 dd->verbs_dev.rdi.driver_f.schedule_send = qib_schedule_send;
1675 dd->verbs_dev.rdi.driver_f.quiesce_qp = qib_quiesce_qp;
1676 dd->verbs_dev.rdi.driver_f.stop_send_queue = qib_stop_send_queue;
1677 dd->verbs_dev.rdi.driver_f.flush_qp_waiters = qib_flush_qp_waiters;
1678 dd->verbs_dev.rdi.driver_f.notify_error_qp = qib_notify_error_qp;
1679 dd->verbs_dev.rdi.driver_f.mtu_to_path_mtu = qib_mtu_to_path_mtu;
1680 dd->verbs_dev.rdi.driver_f.mtu_from_qp = qib_mtu_from_qp;
1681 dd->verbs_dev.rdi.driver_f.get_pmtu_from_attr = qib_get_pmtu_from_attr;
1682 dd->verbs_dev.rdi.driver_f.schedule_send_no_lock = _qib_schedule_send;
1683 dd->verbs_dev.rdi.driver_f.query_port_state = qib_query_port;
1684 dd->verbs_dev.rdi.driver_f.shut_down_port = qib_shut_down_port;
1685 dd->verbs_dev.rdi.driver_f.cap_mask_chg = qib_cap_mask_chg;
1686 dd->verbs_dev.rdi.driver_f.notify_create_mad_agent =
1687 qib_notify_create_mad_agent;
1688 dd->verbs_dev.rdi.driver_f.notify_free_mad_agent =
1689 qib_notify_free_mad_agent;
1690
1691 dd->verbs_dev.rdi.dparms.max_rdma_atomic = QIB_MAX_RDMA_ATOMIC;
1692 dd->verbs_dev.rdi.driver_f.get_guid_be = qib_get_guid_be;
1693 dd->verbs_dev.rdi.dparms.lkey_table_size = qib_lkey_table_size;
1694 dd->verbs_dev.rdi.dparms.qp_table_size = ib_qib_qp_table_size;
1695 dd->verbs_dev.rdi.dparms.qpn_start = 1;
1696 dd->verbs_dev.rdi.dparms.qpn_res_start = QIB_KD_QP;
1697 dd->verbs_dev.rdi.dparms.qpn_res_end = QIB_KD_QP;
1698 dd->verbs_dev.rdi.dparms.qpn_inc = 1;
1699 dd->verbs_dev.rdi.dparms.qos_shift = 1;
1700 dd->verbs_dev.rdi.dparms.psn_mask = QIB_PSN_MASK;
1701 dd->verbs_dev.rdi.dparms.psn_shift = QIB_PSN_SHIFT;
1702 dd->verbs_dev.rdi.dparms.psn_modify_mask = QIB_PSN_MASK;
1703 dd->verbs_dev.rdi.dparms.nports = dd->num_pports;
1704 dd->verbs_dev.rdi.dparms.npkeys = qib_get_npkeys(dd);
1705 dd->verbs_dev.rdi.dparms.node = dd->assigned_node_id;
1706 dd->verbs_dev.rdi.dparms.core_cap_flags = RDMA_CORE_PORT_IBA_IB;
1707 dd->verbs_dev.rdi.dparms.max_mad_size = IB_MGMT_MAD_SIZE;
1708
1709 snprintf(dd->verbs_dev.rdi.dparms.cq_name,
1710 sizeof(dd->verbs_dev.rdi.dparms.cq_name),
1711 "qib_cq%d", dd->unit);
1712
1713 qib_fill_device_attr(dd);
1714
1715 ppd = dd->pport;
1716 for (i = 0; i < dd->num_pports; i++, ppd++) {
1717 ctxt = ppd->hw_pidx;
1718 rvt_init_port(&dd->verbs_dev.rdi,
1719 &ppd->ibport_data.rvp,
1720 i,
1721 dd->rcd[ctxt]->pkeys);
1722 }
1723
1724 ret = rvt_register_device(&dd->verbs_dev.rdi);
1725 if (ret)
1726 goto err_tx;
1727
1728 ret = qib_verbs_register_sysfs(dd);
1729 if (ret)
1730 goto err_class;
1731
1732 return ret;
1733
1734err_class:
1735 rvt_unregister_device(&dd->verbs_dev.rdi);
1736err_tx:
1737 while (!list_empty(&dev->txreq_free)) {
1738 struct list_head *l = dev->txreq_free.next;
1739 struct qib_verbs_txreq *tx;
1740
1741 list_del(l);
1742 tx = list_entry(l, struct qib_verbs_txreq, txreq.list);
1743 kfree(tx);
1744 }
1745 if (ppd->sdma_descq_cnt)
1746 dma_free_coherent(&dd->pcidev->dev,
1747 ppd->sdma_descq_cnt *
1748 sizeof(struct qib_pio_header),
1749 dev->pio_hdrs, dev->pio_hdrs_phys);
1750err_hdrs:
1751 qib_dev_err(dd, "cannot register verbs: %d!\n", -ret);
1752 return ret;
1753}
1754
1755void qib_unregister_ib_device(struct qib_devdata *dd)
1756{
1757 struct qib_ibdev *dev = &dd->verbs_dev;
1758
1759 qib_verbs_unregister_sysfs(dd);
1760
1761 rvt_unregister_device(&dd->verbs_dev.rdi);
1762
1763 if (!list_empty(&dev->piowait))
1764 qib_dev_err(dd, "piowait list not empty!\n");
1765 if (!list_empty(&dev->dmawait))
1766 qib_dev_err(dd, "dmawait list not empty!\n");
1767 if (!list_empty(&dev->txwait))
1768 qib_dev_err(dd, "txwait list not empty!\n");
1769 if (!list_empty(&dev->memwait))
1770 qib_dev_err(dd, "memwait list not empty!\n");
1771
1772 del_timer_sync(&dev->mem_timer);
1773 while (!list_empty(&dev->txreq_free)) {
1774 struct list_head *l = dev->txreq_free.next;
1775 struct qib_verbs_txreq *tx;
1776
1777 list_del(l);
1778 tx = list_entry(l, struct qib_verbs_txreq, txreq.list);
1779 kfree(tx);
1780 }
1781 if (dd->pport->sdma_descq_cnt)
1782 dma_free_coherent(&dd->pcidev->dev,
1783 dd->pport->sdma_descq_cnt *
1784 sizeof(struct qib_pio_header),
1785 dev->pio_hdrs, dev->pio_hdrs_phys);
1786}
1787
1788
1789
1790
1791
1792
1793
1794
1795
1796
1797void _qib_schedule_send(struct rvt_qp *qp)
1798{
1799 struct qib_ibport *ibp =
1800 to_iport(qp->ibqp.device, qp->port_num);
1801 struct qib_pportdata *ppd = ppd_from_ibp(ibp);
1802 struct qib_qp_priv *priv = qp->priv;
1803
1804 queue_work(ppd->qib_wq, &priv->s_work);
1805}
1806
1807
1808
1809
1810
1811
1812
1813
1814void qib_schedule_send(struct rvt_qp *qp)
1815{
1816 if (qib_send_ok(qp))
1817 _qib_schedule_send(qp);
1818}
1819