linux/drivers/net/wireless/broadcom/b43/phy_common.h
<<
>>
Prefs
   1#ifndef LINUX_B43_PHY_COMMON_H_
   2#define LINUX_B43_PHY_COMMON_H_
   3
   4#include <linux/types.h>
   5#include <linux/nl80211.h>
   6
   7struct b43_wldev;
   8
   9/* Complex number using 2 32-bit signed integers */
  10struct b43_c32 { s32 i, q; };
  11
  12#define CORDIC_CONVERT(value)   (((value) >= 0) ? \
  13                                 ((((value) >> 15) + 1) >> 1) : \
  14                                 -((((-(value)) >> 15) + 1) >> 1))
  15
  16/* PHY register routing bits */
  17#define B43_PHYROUTE                    0x0C00 /* PHY register routing bits mask */
  18#define  B43_PHYROUTE_BASE              0x0000 /* Base registers */
  19#define  B43_PHYROUTE_OFDM_GPHY         0x0400 /* OFDM register routing for G-PHYs */
  20#define  B43_PHYROUTE_EXT_GPHY          0x0800 /* Extended G-PHY registers */
  21#define  B43_PHYROUTE_N_BMODE           0x0C00 /* N-PHY BMODE registers */
  22
  23/* CCK (B-PHY) registers. */
  24#define B43_PHY_CCK(reg)                ((reg) | B43_PHYROUTE_BASE)
  25/* N-PHY registers. */
  26#define B43_PHY_N(reg)                  ((reg) | B43_PHYROUTE_BASE)
  27/* N-PHY BMODE registers. */
  28#define B43_PHY_N_BMODE(reg)            ((reg) | B43_PHYROUTE_N_BMODE)
  29/* OFDM (A-PHY) registers. */
  30#define B43_PHY_OFDM(reg)               ((reg) | B43_PHYROUTE_OFDM_GPHY)
  31/* Extended G-PHY registers. */
  32#define B43_PHY_EXTG(reg)               ((reg) | B43_PHYROUTE_EXT_GPHY)
  33
  34
  35/* Masks for the PHY versioning registers. */
  36#define B43_PHYVER_ANALOG               0xF000
  37#define B43_PHYVER_ANALOG_SHIFT         12
  38#define B43_PHYVER_TYPE                 0x0F00
  39#define B43_PHYVER_TYPE_SHIFT           8
  40#define B43_PHYVER_VERSION              0x00FF
  41
  42/* PHY writes need to be flushed if we reach limit */
  43#define B43_MAX_WRITES_IN_ROW           24
  44
  45/**
  46 * enum b43_interference_mitigation - Interference Mitigation mode
  47 *
  48 * @B43_INTERFMODE_NONE:        Disabled
  49 * @B43_INTERFMODE_NONWLAN:     Non-WLAN Interference Mitigation
  50 * @B43_INTERFMODE_MANUALWLAN:  WLAN Interference Mitigation
  51 * @B43_INTERFMODE_AUTOWLAN:    Automatic WLAN Interference Mitigation
  52 */
  53enum b43_interference_mitigation {
  54        B43_INTERFMODE_NONE,
  55        B43_INTERFMODE_NONWLAN,
  56        B43_INTERFMODE_MANUALWLAN,
  57        B43_INTERFMODE_AUTOWLAN,
  58};
  59
  60/* Antenna identifiers */
  61enum {
  62        B43_ANTENNA0 = 0,       /* Antenna 0 */
  63        B43_ANTENNA1 = 1,       /* Antenna 1 */
  64        B43_ANTENNA_AUTO0 = 2,  /* Automatic, starting with antenna 0 */
  65        B43_ANTENNA_AUTO1 = 3,  /* Automatic, starting with antenna 1 */
  66        B43_ANTENNA2 = 4,
  67        B43_ANTENNA3 = 8,
  68
  69        B43_ANTENNA_AUTO = B43_ANTENNA_AUTO0,
  70        B43_ANTENNA_DEFAULT = B43_ANTENNA_AUTO,
  71};
  72
  73/**
  74 * enum b43_txpwr_result - Return value for the recalc_txpower PHY op.
  75 *
  76 * @B43_TXPWR_RES_NEED_ADJUST:  Values changed. Hardware adjustment is needed.
  77 * @B43_TXPWR_RES_DONE:         No more work to do. Everything is done.
  78 */
  79enum b43_txpwr_result {
  80        B43_TXPWR_RES_NEED_ADJUST,
  81        B43_TXPWR_RES_DONE,
  82};
  83
  84/**
  85 * struct b43_phy_operations - Function pointers for PHY ops.
  86 *
  87 * @allocate:           Allocate and initialise the PHY data structures.
  88 *                      Must not be NULL.
  89 * @free:               Destroy and free the PHY data structures.
  90 *                      Must not be NULL.
  91 *
  92 * @prepare_structs:    Prepare the PHY data structures.
  93 *                      The data structures allocated in @allocate are
  94 *                      initialized here.
  95 *                      Must not be NULL.
  96 * @prepare_hardware:   Prepare the PHY. This is called before b43_chip_init to
  97 *                      do some early early PHY hardware init.
  98 *                      Can be NULL, if not required.
  99 * @init:               Initialize the PHY.
 100 *                      Must not be NULL.
 101 * @exit:               Shutdown the PHY.
 102 *                      Can be NULL, if not required.
 103 *
 104 * @phy_read:           Read from a PHY register.
 105 *                      Must not be NULL.
 106 * @phy_write:          Write to a PHY register.
 107 *                      Must not be NULL.
 108 * @phy_maskset:        Maskset a PHY register, taking shortcuts.
 109 *                      If it is NULL, a generic algorithm is used.
 110 * @radio_read:         Read from a Radio register.
 111 *                      Must not be NULL.
 112 * @radio_write:        Write to a Radio register.
 113 *                      Must not be NULL.
 114 *
 115 * @supports_hwpctl:    Returns a boolean whether Hardware Power Control
 116 *                      is supported or not.
 117 *                      If NULL, hwpctl is assumed to be never supported.
 118 * @software_rfkill:    Turn the radio ON or OFF.
 119 *                      Possible state values are
 120 *                      RFKILL_STATE_SOFT_BLOCKED or
 121 *                      RFKILL_STATE_UNBLOCKED
 122 *                      Must not be NULL.
 123 * @switch_analog:      Turn the Analog on/off.
 124 *                      Must not be NULL.
 125 * @switch_channel:     Switch the radio to another channel.
 126 *                      Must not be NULL.
 127 * @get_default_chan:   Just returns the default channel number.
 128 *                      Must not be NULL.
 129 * @set_rx_antenna:     Set the antenna used for RX.
 130 *                      Can be NULL, if not supported.
 131 * @interf_mitigation:  Switch the Interference Mitigation mode.
 132 *                      Can be NULL, if not supported.
 133 *
 134 * @recalc_txpower:     Recalculate the transmission power parameters.
 135 *                      This callback has to recalculate the TX power settings,
 136 *                      but does not need to write them to the hardware, yet.
 137 *                      Returns enum b43_txpwr_result to indicate whether the hardware
 138 *                      needs to be adjusted.
 139 *                      If B43_TXPWR_NEED_ADJUST is returned, @adjust_txpower
 140 *                      will be called later.
 141 *                      If the parameter "ignore_tssi" is true, the TSSI values should
 142 *                      be ignored and a recalculation of the power settings should be
 143 *                      done even if the TSSI values did not change.
 144 *                      This function may sleep, but should not.
 145 *                      Must not be NULL.
 146 * @adjust_txpower:     Write the previously calculated TX power settings
 147 *                      (from @recalc_txpower) to the hardware.
 148 *                      This function may sleep.
 149 *                      Can be NULL, if (and ONLY if) @recalc_txpower _always_
 150 *                      returns B43_TXPWR_RES_DONE.
 151 *
 152 * @pwork_15sec:        Periodic work. Called every 15 seconds.
 153 *                      Can be NULL, if not required.
 154 * @pwork_60sec:        Periodic work. Called every 60 seconds.
 155 *                      Can be NULL, if not required.
 156 */
 157struct b43_phy_operations {
 158        /* Initialisation */
 159        int (*allocate)(struct b43_wldev *dev);
 160        void (*free)(struct b43_wldev *dev);
 161        void (*prepare_structs)(struct b43_wldev *dev);
 162        int (*prepare_hardware)(struct b43_wldev *dev);
 163        int (*init)(struct b43_wldev *dev);
 164        void (*exit)(struct b43_wldev *dev);
 165
 166        /* Register access */
 167        u16 (*phy_read)(struct b43_wldev *dev, u16 reg);
 168        void (*phy_write)(struct b43_wldev *dev, u16 reg, u16 value);
 169        void (*phy_maskset)(struct b43_wldev *dev, u16 reg, u16 mask, u16 set);
 170        u16 (*radio_read)(struct b43_wldev *dev, u16 reg);
 171        void (*radio_write)(struct b43_wldev *dev, u16 reg, u16 value);
 172
 173        /* Radio */
 174        bool (*supports_hwpctl)(struct b43_wldev *dev);
 175        void (*software_rfkill)(struct b43_wldev *dev, bool blocked);
 176        void (*switch_analog)(struct b43_wldev *dev, bool on);
 177        int (*switch_channel)(struct b43_wldev *dev, unsigned int new_channel);
 178        unsigned int (*get_default_chan)(struct b43_wldev *dev);
 179        void (*set_rx_antenna)(struct b43_wldev *dev, int antenna);
 180        int (*interf_mitigation)(struct b43_wldev *dev,
 181                                 enum b43_interference_mitigation new_mode);
 182
 183        /* Transmission power adjustment */
 184        enum b43_txpwr_result (*recalc_txpower)(struct b43_wldev *dev,
 185                                                bool ignore_tssi);
 186        void (*adjust_txpower)(struct b43_wldev *dev);
 187
 188        /* Misc */
 189        void (*pwork_15sec)(struct b43_wldev *dev);
 190        void (*pwork_60sec)(struct b43_wldev *dev);
 191};
 192
 193struct b43_phy_g;
 194struct b43_phy_n;
 195struct b43_phy_lp;
 196struct b43_phy_ht;
 197struct b43_phy_lcn;
 198
 199struct b43_phy {
 200        /* Hardware operation callbacks. */
 201        const struct b43_phy_operations *ops;
 202
 203        /* Most hardware context information is stored in the standard-
 204         * specific data structures pointed to by the pointers below.
 205         * Only one of them is valid (the currently enabled PHY). */
 206#ifdef CONFIG_B43_DEBUG
 207        /* No union for debug build to force NULL derefs in buggy code. */
 208        struct {
 209#else
 210        union {
 211#endif
 212                /* G-PHY specific information */
 213                struct b43_phy_g *g;
 214                /* N-PHY specific information */
 215                struct b43_phy_n *n;
 216                /* LP-PHY specific information */
 217                struct b43_phy_lp *lp;
 218                /* HT-PHY specific information */
 219                struct b43_phy_ht *ht;
 220                /* LCN-PHY specific information */
 221                struct b43_phy_lcn *lcn;
 222                /* AC-PHY specific information */
 223                struct b43_phy_ac *ac;
 224        };
 225
 226        /* Band support flags. */
 227        bool supports_2ghz;
 228        bool supports_5ghz;
 229
 230        /* Is GMODE (2 GHz mode) bit enabled? */
 231        bool gmode;
 232
 233        /* After power reset full init has to be performed */
 234        bool do_full_init;
 235
 236        /* Analog Type */
 237        u8 analog;
 238        /* B43_PHYTYPE_ */
 239        u8 type;
 240        /* PHY revision number. */
 241        u8 rev;
 242
 243        /* Count writes since last read */
 244        u8 writes_counter;
 245
 246        /* Radio versioning */
 247        u16 radio_manuf;        /* Radio manufacturer */
 248        u16 radio_ver;          /* Radio version */
 249        u8 radio_rev;           /* Radio revision */
 250
 251        /* Software state of the radio */
 252        bool radio_on;
 253
 254        /* Desired TX power level (in dBm).
 255         * This is set by the user and adjusted in b43_phy_xmitpower(). */
 256        int desired_txpower;
 257
 258        /* Hardware Power Control enabled? */
 259        bool hardware_power_control;
 260
 261        /* The time (in absolute jiffies) when the next TX power output
 262         * check is needed. */
 263        unsigned long next_txpwr_check_time;
 264
 265        /* Current channel */
 266        struct cfg80211_chan_def *chandef;
 267        unsigned int channel;
 268
 269        /* PHY TX errors counter. */
 270        atomic_t txerr_cnt;
 271
 272#ifdef CONFIG_B43_DEBUG
 273        /* PHY registers locked (w.r.t. firmware) */
 274        bool phy_locked;
 275        /* Radio registers locked (w.r.t. firmware) */
 276        bool radio_locked;
 277#endif /* B43_DEBUG */
 278};
 279
 280
 281/**
 282 * b43_phy_allocate - Allocate PHY structs
 283 * Allocate the PHY data structures, based on the current dev->phy.type
 284 */
 285int b43_phy_allocate(struct b43_wldev *dev);
 286
 287/**
 288 * b43_phy_free - Free PHY structs
 289 */
 290void b43_phy_free(struct b43_wldev *dev);
 291
 292/**
 293 * b43_phy_init - Initialise the PHY
 294 */
 295int b43_phy_init(struct b43_wldev *dev);
 296
 297/**
 298 * b43_phy_exit - Cleanup PHY
 299 */
 300void b43_phy_exit(struct b43_wldev *dev);
 301
 302/**
 303 * b43_has_hardware_pctl - Hardware Power Control supported?
 304 * Returns a boolean, whether hardware power control is supported.
 305 */
 306bool b43_has_hardware_pctl(struct b43_wldev *dev);
 307
 308/**
 309 * b43_phy_read - 16bit PHY register read access
 310 */
 311u16 b43_phy_read(struct b43_wldev *dev, u16 reg);
 312
 313/**
 314 * b43_phy_write - 16bit PHY register write access
 315 */
 316void b43_phy_write(struct b43_wldev *dev, u16 reg, u16 value);
 317
 318/**
 319 * b43_phy_copy - copy contents of 16bit PHY register to another
 320 */
 321void b43_phy_copy(struct b43_wldev *dev, u16 destreg, u16 srcreg);
 322
 323/**
 324 * b43_phy_mask - Mask a PHY register with a mask
 325 */
 326void b43_phy_mask(struct b43_wldev *dev, u16 offset, u16 mask);
 327
 328/**
 329 * b43_phy_set - OR a PHY register with a bitmap
 330 */
 331void b43_phy_set(struct b43_wldev *dev, u16 offset, u16 set);
 332
 333/**
 334 * b43_phy_maskset - Mask and OR a PHY register with a mask and bitmap
 335 */
 336void b43_phy_maskset(struct b43_wldev *dev, u16 offset, u16 mask, u16 set);
 337
 338/**
 339 * b43_radio_read - 16bit Radio register read access
 340 */
 341u16 b43_radio_read(struct b43_wldev *dev, u16 reg);
 342#define b43_radio_read16        b43_radio_read /* DEPRECATED */
 343
 344/**
 345 * b43_radio_write - 16bit Radio register write access
 346 */
 347void b43_radio_write(struct b43_wldev *dev, u16 reg, u16 value);
 348#define b43_radio_write16       b43_radio_write /* DEPRECATED */
 349
 350/**
 351 * b43_radio_mask - Mask a 16bit radio register with a mask
 352 */
 353void b43_radio_mask(struct b43_wldev *dev, u16 offset, u16 mask);
 354
 355/**
 356 * b43_radio_set - OR a 16bit radio register with a bitmap
 357 */
 358void b43_radio_set(struct b43_wldev *dev, u16 offset, u16 set);
 359
 360/**
 361 * b43_radio_maskset - Mask and OR a radio register with a mask and bitmap
 362 */
 363void b43_radio_maskset(struct b43_wldev *dev, u16 offset, u16 mask, u16 set);
 364
 365/**
 366 * b43_radio_wait_value - Waits for a given value in masked register read
 367 */
 368bool b43_radio_wait_value(struct b43_wldev *dev, u16 offset, u16 mask,
 369                          u16 value, int delay, int timeout);
 370
 371/**
 372 * b43_radio_lock - Lock firmware radio register access
 373 */
 374void b43_radio_lock(struct b43_wldev *dev);
 375
 376/**
 377 * b43_radio_unlock - Unlock firmware radio register access
 378 */
 379void b43_radio_unlock(struct b43_wldev *dev);
 380
 381/**
 382 * b43_phy_lock - Lock firmware PHY register access
 383 */
 384void b43_phy_lock(struct b43_wldev *dev);
 385
 386/**
 387 * b43_phy_unlock - Unlock firmware PHY register access
 388 */
 389void b43_phy_unlock(struct b43_wldev *dev);
 390
 391void b43_phy_put_into_reset(struct b43_wldev *dev);
 392void b43_phy_take_out_of_reset(struct b43_wldev *dev);
 393
 394/**
 395 * b43_switch_channel - Switch to another channel
 396 */
 397int b43_switch_channel(struct b43_wldev *dev, unsigned int new_channel);
 398
 399/**
 400 * b43_software_rfkill - Turn the radio ON or OFF in software.
 401 */
 402void b43_software_rfkill(struct b43_wldev *dev, bool blocked);
 403
 404/**
 405 * b43_phy_txpower_check - Check TX power output.
 406 *
 407 * Compare the current TX power output to the desired power emission
 408 * and schedule an adjustment in case it mismatches.
 409 *
 410 * @flags:      OR'ed enum b43_phy_txpower_check_flags flags.
 411 *              See the docs below.
 412 */
 413void b43_phy_txpower_check(struct b43_wldev *dev, unsigned int flags);
 414/**
 415 * enum b43_phy_txpower_check_flags - Flags for b43_phy_txpower_check()
 416 *
 417 * @B43_TXPWR_IGNORE_TIME: Ignore the schedule time and force-redo
 418 *                         the check now.
 419 * @B43_TXPWR_IGNORE_TSSI: Redo the recalculation, even if the average
 420 *                         TSSI did not change.
 421 */
 422enum b43_phy_txpower_check_flags {
 423        B43_TXPWR_IGNORE_TIME           = (1 << 0),
 424        B43_TXPWR_IGNORE_TSSI           = (1 << 1),
 425};
 426
 427struct work_struct;
 428void b43_phy_txpower_adjust_work(struct work_struct *work);
 429
 430/**
 431 * b43_phy_shm_tssi_read - Read the average of the last 4 TSSI from SHM.
 432 *
 433 * @shm_offset:         The SHM address to read the values from.
 434 *
 435 * Returns the average of the 4 TSSI values, or a negative error code.
 436 */
 437int b43_phy_shm_tssi_read(struct b43_wldev *dev, u16 shm_offset);
 438
 439/**
 440 * b43_phy_switch_analog_generic - Generic PHY operation for switching the Analog.
 441 *
 442 * It does the switching based on the PHY0 core register.
 443 * Do _not_ call this directly. Only use it as a switch_analog callback
 444 * for struct b43_phy_operations.
 445 */
 446void b43_phyop_switch_analog_generic(struct b43_wldev *dev, bool on);
 447
 448bool b43_is_40mhz(struct b43_wldev *dev);
 449
 450void b43_phy_force_clock(struct b43_wldev *dev, bool force);
 451
 452struct b43_c32 b43_cordic(int theta);
 453
 454#endif /* LINUX_B43_PHY_COMMON_H_ */
 455