1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30#include <linux/kernel.h>
31#include <linux/slab.h>
32#include <linux/hdmi.h>
33#include <linux/i2c.h>
34#include <linux/module.h>
35#include <linux/vga_switcheroo.h>
36#include <drm/drmP.h>
37#include <drm/drm_edid.h>
38#include <drm/drm_displayid.h>
39
40#define version_greater(edid, maj, min) \
41 (((edid)->version > (maj)) || \
42 ((edid)->version == (maj) && (edid)->revision > (min)))
43
44#define EDID_EST_TIMINGS 16
45#define EDID_STD_TIMINGS 8
46#define EDID_DETAILED_TIMINGS 4
47
48
49
50
51
52
53
54
55
56#define EDID_QUIRK_PREFER_LARGE_60 (1 << 0)
57
58#define EDID_QUIRK_135_CLOCK_TOO_HIGH (1 << 1)
59
60#define EDID_QUIRK_PREFER_LARGE_75 (1 << 2)
61
62#define EDID_QUIRK_DETAILED_IN_CM (1 << 3)
63
64
65
66#define EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE (1 << 4)
67
68#define EDID_QUIRK_FIRST_DETAILED_PREFERRED (1 << 5)
69
70#define EDID_QUIRK_DETAILED_SYNC_PP (1 << 6)
71
72#define EDID_QUIRK_FORCE_REDUCED_BLANKING (1 << 7)
73
74#define EDID_QUIRK_FORCE_8BPC (1 << 8)
75
76#define EDID_QUIRK_FORCE_12BPC (1 << 9)
77
78#define EDID_QUIRK_FORCE_6BPC (1 << 10)
79
80struct detailed_mode_closure {
81 struct drm_connector *connector;
82 struct edid *edid;
83 bool preferred;
84 u32 quirks;
85 int modes;
86};
87
88#define LEVEL_DMT 0
89#define LEVEL_GTF 1
90#define LEVEL_GTF2 2
91#define LEVEL_CVT 3
92
93static struct edid_quirk {
94 char vendor[4];
95 int product_id;
96 u32 quirks;
97} edid_quirk_list[] = {
98
99 { "ACR", 44358, EDID_QUIRK_PREFER_LARGE_60 },
100
101 { "API", 0x7602, EDID_QUIRK_PREFER_LARGE_60 },
102
103 { "ACR", 2423, EDID_QUIRK_FIRST_DETAILED_PREFERRED },
104
105
106 { "AEO", 0, EDID_QUIRK_FORCE_6BPC },
107
108
109 { "MAX", 1516, EDID_QUIRK_PREFER_LARGE_60 },
110 { "MAX", 0x77e, EDID_QUIRK_PREFER_LARGE_60 },
111
112
113 { "EPI", 59264, EDID_QUIRK_135_CLOCK_TOO_HIGH },
114
115 { "EPI", 8232, EDID_QUIRK_PREFER_LARGE_60 },
116
117
118 { "FCM", 13600, EDID_QUIRK_PREFER_LARGE_75 |
119 EDID_QUIRK_DETAILED_IN_CM },
120
121
122 { "LPL", 0, EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE },
123 { "LPL", 0x2a00, EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE },
124
125
126 { "PHL", 57364, EDID_QUIRK_FIRST_DETAILED_PREFERRED },
127
128
129 { "PTS", 765, EDID_QUIRK_FIRST_DETAILED_PREFERRED },
130
131
132 { "SAM", 541, EDID_QUIRK_DETAILED_SYNC_PP },
133
134 { "SAM", 596, EDID_QUIRK_PREFER_LARGE_60 },
135 { "SAM", 638, EDID_QUIRK_PREFER_LARGE_60 },
136
137
138 { "SNY", 0x2541, EDID_QUIRK_FORCE_12BPC },
139
140
141 { "VSC", 5020, EDID_QUIRK_FORCE_REDUCED_BLANKING },
142
143
144 { "MED", 0x7b8, EDID_QUIRK_PREFER_LARGE_75 },
145
146
147 { "SEC", 0xd033, EDID_QUIRK_FORCE_8BPC },
148};
149
150
151
152
153
154static const struct drm_display_mode drm_dmt_modes[] = {
155
156 { DRM_MODE("640x350", DRM_MODE_TYPE_DRIVER, 31500, 640, 672,
157 736, 832, 0, 350, 382, 385, 445, 0,
158 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
159
160 { DRM_MODE("640x400", DRM_MODE_TYPE_DRIVER, 31500, 640, 672,
161 736, 832, 0, 400, 401, 404, 445, 0,
162 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
163
164 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 35500, 720, 756,
165 828, 936, 0, 400, 401, 404, 446, 0,
166 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
167
168 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
169 752, 800, 0, 480, 490, 492, 525, 0,
170 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
171
172 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 664,
173 704, 832, 0, 480, 489, 492, 520, 0,
174 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
175
176 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 656,
177 720, 840, 0, 480, 481, 484, 500, 0,
178 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
179
180 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 36000, 640, 696,
181 752, 832, 0, 480, 481, 484, 509, 0,
182 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
183
184 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 36000, 800, 824,
185 896, 1024, 0, 600, 601, 603, 625, 0,
186 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
187
188 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 40000, 800, 840,
189 968, 1056, 0, 600, 601, 605, 628, 0,
190 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
191
192 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 50000, 800, 856,
193 976, 1040, 0, 600, 637, 643, 666, 0,
194 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
195
196 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 49500, 800, 816,
197 896, 1056, 0, 600, 601, 604, 625, 0,
198 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
199
200 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 56250, 800, 832,
201 896, 1048, 0, 600, 601, 604, 631, 0,
202 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
203
204 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 73250, 800, 848,
205 880, 960, 0, 600, 603, 607, 636, 0,
206 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
207
208 { DRM_MODE("848x480", DRM_MODE_TYPE_DRIVER, 33750, 848, 864,
209 976, 1088, 0, 480, 486, 494, 517, 0,
210 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
211
212 { DRM_MODE("1024x768i", DRM_MODE_TYPE_DRIVER, 44900, 1024, 1032,
213 1208, 1264, 0, 768, 768, 776, 817, 0,
214 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
215 DRM_MODE_FLAG_INTERLACE) },
216
217 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 65000, 1024, 1048,
218 1184, 1344, 0, 768, 771, 777, 806, 0,
219 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
220
221 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 75000, 1024, 1048,
222 1184, 1328, 0, 768, 771, 777, 806, 0,
223 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
224
225 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 78750, 1024, 1040,
226 1136, 1312, 0, 768, 769, 772, 800, 0,
227 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
228
229 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 94500, 1024, 1072,
230 1168, 1376, 0, 768, 769, 772, 808, 0,
231 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
232
233 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 115500, 1024, 1072,
234 1104, 1184, 0, 768, 771, 775, 813, 0,
235 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
236
237 { DRM_MODE("1152x864", DRM_MODE_TYPE_DRIVER, 108000, 1152, 1216,
238 1344, 1600, 0, 864, 865, 868, 900, 0,
239 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
240
241 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1390,
242 1430, 1650, 0, 720, 725, 730, 750, 0,
243 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
244
245 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 68250, 1280, 1328,
246 1360, 1440, 0, 768, 771, 778, 790, 0,
247 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
248
249 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 79500, 1280, 1344,
250 1472, 1664, 0, 768, 771, 778, 798, 0,
251 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
252
253 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 102250, 1280, 1360,
254 1488, 1696, 0, 768, 771, 778, 805, 0,
255 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
256
257 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 117500, 1280, 1360,
258 1496, 1712, 0, 768, 771, 778, 809, 0,
259 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
260
261 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 140250, 1280, 1328,
262 1360, 1440, 0, 768, 771, 778, 813, 0,
263 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
264
265 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 71000, 1280, 1328,
266 1360, 1440, 0, 800, 803, 809, 823, 0,
267 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
268
269 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 83500, 1280, 1352,
270 1480, 1680, 0, 800, 803, 809, 831, 0,
271 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
272
273 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 106500, 1280, 1360,
274 1488, 1696, 0, 800, 803, 809, 838, 0,
275 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
276
277 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 122500, 1280, 1360,
278 1496, 1712, 0, 800, 803, 809, 843, 0,
279 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
280
281 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 146250, 1280, 1328,
282 1360, 1440, 0, 800, 803, 809, 847, 0,
283 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
284
285 { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 108000, 1280, 1376,
286 1488, 1800, 0, 960, 961, 964, 1000, 0,
287 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
288
289 { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1344,
290 1504, 1728, 0, 960, 961, 964, 1011, 0,
291 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
292
293 { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 175500, 1280, 1328,
294 1360, 1440, 0, 960, 963, 967, 1017, 0,
295 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
296
297 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 108000, 1280, 1328,
298 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
299 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
300
301 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 135000, 1280, 1296,
302 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
303 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
304
305 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 157500, 1280, 1344,
306 1504, 1728, 0, 1024, 1025, 1028, 1072, 0,
307 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
308
309 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 187250, 1280, 1328,
310 1360, 1440, 0, 1024, 1027, 1034, 1084, 0,
311 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
312
313 { DRM_MODE("1360x768", DRM_MODE_TYPE_DRIVER, 85500, 1360, 1424,
314 1536, 1792, 0, 768, 771, 777, 795, 0,
315 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
316
317 { DRM_MODE("1360x768", DRM_MODE_TYPE_DRIVER, 148250, 1360, 1408,
318 1440, 1520, 0, 768, 771, 776, 813, 0,
319 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
320
321 { DRM_MODE("1366x768", DRM_MODE_TYPE_DRIVER, 85500, 1366, 1436,
322 1579, 1792, 0, 768, 771, 774, 798, 0,
323 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
324
325 { DRM_MODE("1366x768", DRM_MODE_TYPE_DRIVER, 72000, 1366, 1380,
326 1436, 1500, 0, 768, 769, 772, 800, 0,
327 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
328
329 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 101000, 1400, 1448,
330 1480, 1560, 0, 1050, 1053, 1057, 1080, 0,
331 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
332
333 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 121750, 1400, 1488,
334 1632, 1864, 0, 1050, 1053, 1057, 1089, 0,
335 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
336
337 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 156000, 1400, 1504,
338 1648, 1896, 0, 1050, 1053, 1057, 1099, 0,
339 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
340
341 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 179500, 1400, 1504,
342 1656, 1912, 0, 1050, 1053, 1057, 1105, 0,
343 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
344
345 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 208000, 1400, 1448,
346 1480, 1560, 0, 1050, 1053, 1057, 1112, 0,
347 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
348
349 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 88750, 1440, 1488,
350 1520, 1600, 0, 900, 903, 909, 926, 0,
351 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
352
353 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 106500, 1440, 1520,
354 1672, 1904, 0, 900, 903, 909, 934, 0,
355 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
356
357 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 136750, 1440, 1536,
358 1688, 1936, 0, 900, 903, 909, 942, 0,
359 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
360
361 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 157000, 1440, 1544,
362 1696, 1952, 0, 900, 903, 909, 948, 0,
363 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
364
365 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 182750, 1440, 1488,
366 1520, 1600, 0, 900, 903, 909, 953, 0,
367 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
368
369 { DRM_MODE("1600x900", DRM_MODE_TYPE_DRIVER, 108000, 1600, 1624,
370 1704, 1800, 0, 900, 901, 904, 1000, 0,
371 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
372
373 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 162000, 1600, 1664,
374 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
375 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
376
377 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 175500, 1600, 1664,
378 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
379 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
380
381 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 189000, 1600, 1664,
382 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
383 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
384
385 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 202500, 1600, 1664,
386 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
387 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
388
389 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 229500, 1600, 1664,
390 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
391 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
392
393 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 268250, 1600, 1648,
394 1680, 1760, 0, 1200, 1203, 1207, 1271, 0,
395 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
396
397 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 119000, 1680, 1728,
398 1760, 1840, 0, 1050, 1053, 1059, 1080, 0,
399 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
400
401 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 146250, 1680, 1784,
402 1960, 2240, 0, 1050, 1053, 1059, 1089, 0,
403 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
404
405 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 187000, 1680, 1800,
406 1976, 2272, 0, 1050, 1053, 1059, 1099, 0,
407 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
408
409 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 214750, 1680, 1808,
410 1984, 2288, 0, 1050, 1053, 1059, 1105, 0,
411 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
412
413 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 245500, 1680, 1728,
414 1760, 1840, 0, 1050, 1053, 1059, 1112, 0,
415 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
416
417 { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 204750, 1792, 1920,
418 2120, 2448, 0, 1344, 1345, 1348, 1394, 0,
419 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
420
421 { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 261000, 1792, 1888,
422 2104, 2456, 0, 1344, 1345, 1348, 1417, 0,
423 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
424
425 { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 333250, 1792, 1840,
426 1872, 1952, 0, 1344, 1347, 1351, 1423, 0,
427 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
428
429 { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 218250, 1856, 1952,
430 2176, 2528, 0, 1392, 1393, 1396, 1439, 0,
431 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
432
433 { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 288000, 1856, 1984,
434 2208, 2560, 0, 1392, 1393, 1396, 1500, 0,
435 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
436
437 { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 356500, 1856, 1904,
438 1936, 2016, 0, 1392, 1395, 1399, 1474, 0,
439 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
440
441 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
442 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
443 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
444
445 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 154000, 1920, 1968,
446 2000, 2080, 0, 1200, 1203, 1209, 1235, 0,
447 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
448
449 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 193250, 1920, 2056,
450 2256, 2592, 0, 1200, 1203, 1209, 1245, 0,
451 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
452
453 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 245250, 1920, 2056,
454 2264, 2608, 0, 1200, 1203, 1209, 1255, 0,
455 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
456
457 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 281250, 1920, 2064,
458 2272, 2624, 0, 1200, 1203, 1209, 1262, 0,
459 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
460
461 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 317000, 1920, 1968,
462 2000, 2080, 0, 1200, 1203, 1209, 1271, 0,
463 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
464
465 { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 234000, 1920, 2048,
466 2256, 2600, 0, 1440, 1441, 1444, 1500, 0,
467 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
468
469 { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2064,
470 2288, 2640, 0, 1440, 1441, 1444, 1500, 0,
471 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
472
473 { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 380500, 1920, 1968,
474 2000, 2080, 0, 1440, 1443, 1447, 1525, 0,
475 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
476
477 { DRM_MODE("2048x1152", DRM_MODE_TYPE_DRIVER, 162000, 2048, 2074,
478 2154, 2250, 0, 1152, 1153, 1156, 1200, 0,
479 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
480
481 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 268500, 2560, 2608,
482 2640, 2720, 0, 1600, 1603, 1609, 1646, 0,
483 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
484
485 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 348500, 2560, 2752,
486 3032, 3504, 0, 1600, 1603, 1609, 1658, 0,
487 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
488
489 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 443250, 2560, 2768,
490 3048, 3536, 0, 1600, 1603, 1609, 1672, 0,
491 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
492
493 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 505250, 2560, 2768,
494 3048, 3536, 0, 1600, 1603, 1609, 1682, 0,
495 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
496
497 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 552750, 2560, 2608,
498 2640, 2720, 0, 1600, 1603, 1609, 1694, 0,
499 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
500
501 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 556744, 4096, 4104,
502 4136, 4176, 0, 2160, 2208, 2216, 2222, 0,
503 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
504
505 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 556188, 4096, 4104,
506 4136, 4176, 0, 2160, 2208, 2216, 2222, 0,
507 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
508};
509
510
511
512
513
514
515
516
517
518
519static const struct drm_display_mode edid_est_modes[] = {
520 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 40000, 800, 840,
521 968, 1056, 0, 600, 601, 605, 628, 0,
522 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
523 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 36000, 800, 824,
524 896, 1024, 0, 600, 601, 603, 625, 0,
525 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
526 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 656,
527 720, 840, 0, 480, 481, 484, 500, 0,
528 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
529 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 664,
530 704, 832, 0, 480, 489, 492, 520, 0,
531 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
532 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 30240, 640, 704,
533 768, 864, 0, 480, 483, 486, 525, 0,
534 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
535 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
536 752, 800, 0, 480, 490, 492, 525, 0,
537 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
538 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 35500, 720, 738,
539 846, 900, 0, 400, 421, 423, 449, 0,
540 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
541 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 28320, 720, 738,
542 846, 900, 0, 400, 412, 414, 449, 0,
543 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
544 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 135000, 1280, 1296,
545 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
546 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
547 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 78750, 1024, 1040,
548 1136, 1312, 0, 768, 769, 772, 800, 0,
549 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
550 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 75000, 1024, 1048,
551 1184, 1328, 0, 768, 771, 777, 806, 0,
552 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
553 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 65000, 1024, 1048,
554 1184, 1344, 0, 768, 771, 777, 806, 0,
555 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
556 { DRM_MODE("1024x768i", DRM_MODE_TYPE_DRIVER,44900, 1024, 1032,
557 1208, 1264, 0, 768, 768, 776, 817, 0,
558 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_INTERLACE) },
559 { DRM_MODE("832x624", DRM_MODE_TYPE_DRIVER, 57284, 832, 864,
560 928, 1152, 0, 624, 625, 628, 667, 0,
561 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
562 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 49500, 800, 816,
563 896, 1056, 0, 600, 601, 604, 625, 0,
564 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
565 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 50000, 800, 856,
566 976, 1040, 0, 600, 637, 643, 666, 0,
567 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
568 { DRM_MODE("1152x864", DRM_MODE_TYPE_DRIVER, 108000, 1152, 1216,
569 1344, 1600, 0, 864, 865, 868, 900, 0,
570 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
571};
572
573struct minimode {
574 short w;
575 short h;
576 short r;
577 short rb;
578};
579
580static const struct minimode est3_modes[] = {
581
582 { 640, 350, 85, 0 },
583 { 640, 400, 85, 0 },
584 { 720, 400, 85, 0 },
585 { 640, 480, 85, 0 },
586 { 848, 480, 60, 0 },
587 { 800, 600, 85, 0 },
588 { 1024, 768, 85, 0 },
589 { 1152, 864, 75, 0 },
590
591 { 1280, 768, 60, 1 },
592 { 1280, 768, 60, 0 },
593 { 1280, 768, 75, 0 },
594 { 1280, 768, 85, 0 },
595 { 1280, 960, 60, 0 },
596 { 1280, 960, 85, 0 },
597 { 1280, 1024, 60, 0 },
598 { 1280, 1024, 85, 0 },
599
600 { 1360, 768, 60, 0 },
601 { 1440, 900, 60, 1 },
602 { 1440, 900, 60, 0 },
603 { 1440, 900, 75, 0 },
604 { 1440, 900, 85, 0 },
605 { 1400, 1050, 60, 1 },
606 { 1400, 1050, 60, 0 },
607 { 1400, 1050, 75, 0 },
608
609 { 1400, 1050, 85, 0 },
610 { 1680, 1050, 60, 1 },
611 { 1680, 1050, 60, 0 },
612 { 1680, 1050, 75, 0 },
613 { 1680, 1050, 85, 0 },
614 { 1600, 1200, 60, 0 },
615 { 1600, 1200, 65, 0 },
616 { 1600, 1200, 70, 0 },
617
618 { 1600, 1200, 75, 0 },
619 { 1600, 1200, 85, 0 },
620 { 1792, 1344, 60, 0 },
621 { 1792, 1344, 75, 0 },
622 { 1856, 1392, 60, 0 },
623 { 1856, 1392, 75, 0 },
624 { 1920, 1200, 60, 1 },
625 { 1920, 1200, 60, 0 },
626
627 { 1920, 1200, 75, 0 },
628 { 1920, 1200, 85, 0 },
629 { 1920, 1440, 60, 0 },
630 { 1920, 1440, 75, 0 },
631};
632
633static const struct minimode extra_modes[] = {
634 { 1024, 576, 60, 0 },
635 { 1366, 768, 60, 0 },
636 { 1600, 900, 60, 0 },
637 { 1680, 945, 60, 0 },
638 { 1920, 1080, 60, 0 },
639 { 2048, 1152, 60, 0 },
640 { 2048, 1536, 60, 0 },
641};
642
643
644
645
646
647
648
649static const struct drm_display_mode edid_cea_modes[] = {
650
651 { },
652
653 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
654 752, 800, 0, 480, 490, 492, 525, 0,
655 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
656 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
657
658 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 27000, 720, 736,
659 798, 858, 0, 480, 489, 495, 525, 0,
660 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
661 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
662
663 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 27000, 720, 736,
664 798, 858, 0, 480, 489, 495, 525, 0,
665 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
666 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
667
668 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1390,
669 1430, 1650, 0, 720, 725, 730, 750, 0,
670 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
671 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
672
673 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008,
674 2052, 2200, 0, 1080, 1084, 1094, 1125, 0,
675 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
676 DRM_MODE_FLAG_INTERLACE),
677 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
678
679 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
680 801, 858, 0, 480, 488, 494, 525, 0,
681 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
682 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
683 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
684
685 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
686 801, 858, 0, 480, 488, 494, 525, 0,
687 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
688 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
689 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
690
691 { DRM_MODE("720x240", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
692 801, 858, 0, 240, 244, 247, 262, 0,
693 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
694 DRM_MODE_FLAG_DBLCLK),
695 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
696
697 { DRM_MODE("720x240", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
698 801, 858, 0, 240, 244, 247, 262, 0,
699 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
700 DRM_MODE_FLAG_DBLCLK),
701 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
702
703 { DRM_MODE("2880x480i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
704 3204, 3432, 0, 480, 488, 494, 525, 0,
705 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
706 DRM_MODE_FLAG_INTERLACE),
707 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
708
709 { DRM_MODE("2880x480i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
710 3204, 3432, 0, 480, 488, 494, 525, 0,
711 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
712 DRM_MODE_FLAG_INTERLACE),
713 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
714
715 { DRM_MODE("2880x240", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
716 3204, 3432, 0, 240, 244, 247, 262, 0,
717 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
718 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
719
720 { DRM_MODE("2880x240", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
721 3204, 3432, 0, 240, 244, 247, 262, 0,
722 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
723 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
724
725 { DRM_MODE("1440x480", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1472,
726 1596, 1716, 0, 480, 489, 495, 525, 0,
727 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
728 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
729
730 { DRM_MODE("1440x480", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1472,
731 1596, 1716, 0, 480, 489, 495, 525, 0,
732 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
733 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
734
735 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
736 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
737 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
738 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
739
740 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
741 796, 864, 0, 576, 581, 586, 625, 0,
742 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
743 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
744
745 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
746 796, 864, 0, 576, 581, 586, 625, 0,
747 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
748 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
749
750 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1720,
751 1760, 1980, 0, 720, 725, 730, 750, 0,
752 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
753 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
754
755 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448,
756 2492, 2640, 0, 1080, 1084, 1094, 1125, 0,
757 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
758 DRM_MODE_FLAG_INTERLACE),
759 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
760
761 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
762 795, 864, 0, 576, 580, 586, 625, 0,
763 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
764 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
765 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
766
767 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
768 795, 864, 0, 576, 580, 586, 625, 0,
769 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
770 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
771 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
772
773 { DRM_MODE("720x288", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
774 795, 864, 0, 288, 290, 293, 312, 0,
775 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
776 DRM_MODE_FLAG_DBLCLK),
777 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
778
779 { DRM_MODE("720x288", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
780 795, 864, 0, 288, 290, 293, 312, 0,
781 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
782 DRM_MODE_FLAG_DBLCLK),
783 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
784
785 { DRM_MODE("2880x576i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
786 3180, 3456, 0, 576, 580, 586, 625, 0,
787 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
788 DRM_MODE_FLAG_INTERLACE),
789 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
790
791 { DRM_MODE("2880x576i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
792 3180, 3456, 0, 576, 580, 586, 625, 0,
793 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
794 DRM_MODE_FLAG_INTERLACE),
795 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
796
797 { DRM_MODE("2880x288", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
798 3180, 3456, 0, 288, 290, 293, 312, 0,
799 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
800 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
801
802 { DRM_MODE("2880x288", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
803 3180, 3456, 0, 288, 290, 293, 312, 0,
804 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
805 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
806
807 { DRM_MODE("1440x576", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1464,
808 1592, 1728, 0, 576, 581, 586, 625, 0,
809 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
810 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
811
812 { DRM_MODE("1440x576", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1464,
813 1592, 1728, 0, 576, 581, 586, 625, 0,
814 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
815 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
816
817 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2448,
818 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
819 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
820 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
821
822 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2558,
823 2602, 2750, 0, 1080, 1084, 1089, 1125, 0,
824 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
825 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
826
827 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448,
828 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
829 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
830 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
831
832 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008,
833 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
834 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
835 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
836
837 { DRM_MODE("2880x480", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2944,
838 3192, 3432, 0, 480, 489, 495, 525, 0,
839 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
840 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
841
842 { DRM_MODE("2880x480", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2944,
843 3192, 3432, 0, 480, 489, 495, 525, 0,
844 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
845 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
846
847 { DRM_MODE("2880x576", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2928,
848 3184, 3456, 0, 576, 581, 586, 625, 0,
849 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
850 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
851
852 { DRM_MODE("2880x576", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2928,
853 3184, 3456, 0, 576, 581, 586, 625, 0,
854 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
855 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
856
857 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 72000, 1920, 1952,
858 2120, 2304, 0, 1080, 1126, 1136, 1250, 0,
859 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC |
860 DRM_MODE_FLAG_INTERLACE),
861 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
862
863 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2448,
864 2492, 2640, 0, 1080, 1084, 1094, 1125, 0,
865 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
866 DRM_MODE_FLAG_INTERLACE),
867 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
868
869 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1720,
870 1760, 1980, 0, 720, 725, 730, 750, 0,
871 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
872 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
873
874 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
875 796, 864, 0, 576, 581, 586, 625, 0,
876 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
877 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
878
879 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
880 796, 864, 0, 576, 581, 586, 625, 0,
881 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
882 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
883
884 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
885 795, 864, 0, 576, 580, 586, 625, 0,
886 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
887 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
888 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
889
890 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
891 795, 864, 0, 576, 580, 586, 625, 0,
892 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
893 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
894 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
895
896 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
897 2052, 2200, 0, 1080, 1084, 1094, 1125, 0,
898 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
899 DRM_MODE_FLAG_INTERLACE),
900 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
901
902 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1390,
903 1430, 1650, 0, 720, 725, 730, 750, 0,
904 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
905 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
906
907 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 54000, 720, 736,
908 798, 858, 0, 480, 489, 495, 525, 0,
909 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
910 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
911
912 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 54000, 720, 736,
913 798, 858, 0, 480, 489, 495, 525, 0,
914 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
915 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
916
917 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 27000, 720, 739,
918 801, 858, 0, 480, 488, 494, 525, 0,
919 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
920 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
921 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
922
923 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 27000, 720, 739,
924 801, 858, 0, 480, 488, 494, 525, 0,
925 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
926 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
927 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
928
929 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 108000, 720, 732,
930 796, 864, 0, 576, 581, 586, 625, 0,
931 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
932 .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
933
934 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 108000, 720, 732,
935 796, 864, 0, 576, 581, 586, 625, 0,
936 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
937 .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
938
939 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
940 795, 864, 0, 576, 580, 586, 625, 0,
941 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
942 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
943 .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
944
945 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
946 795, 864, 0, 576, 580, 586, 625, 0,
947 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
948 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
949 .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
950
951 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 108000, 720, 736,
952 798, 858, 0, 480, 489, 495, 525, 0,
953 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
954 .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
955
956 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 108000, 720, 736,
957 798, 858, 0, 480, 489, 495, 525, 0,
958 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
959 .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
960
961 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 54000, 720, 739,
962 801, 858, 0, 480, 488, 494, 525, 0,
963 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
964 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
965 .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
966
967 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 54000, 720, 739,
968 801, 858, 0, 480, 488, 494, 525, 0,
969 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
970 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
971 .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
972
973 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 59400, 1280, 3040,
974 3080, 3300, 0, 720, 725, 730, 750, 0,
975 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
976 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
977
978 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3700,
979 3740, 3960, 0, 720, 725, 730, 750, 0,
980 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
981 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
982
983 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3040,
984 3080, 3300, 0, 720, 725, 730, 750, 0,
985 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
986 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
987
988 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2008,
989 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
990 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
991 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
992
993 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2448,
994 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
995 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
996 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
997};
998
999
1000
1001
1002static const struct drm_display_mode edid_4k_modes[] = {
1003
1004 { },
1005
1006 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
1007 3840, 4016, 4104, 4400, 0,
1008 2160, 2168, 2178, 2250, 0,
1009 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1010 .vrefresh = 30, },
1011
1012 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
1013 3840, 4896, 4984, 5280, 0,
1014 2160, 2168, 2178, 2250, 0,
1015 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1016 .vrefresh = 25, },
1017
1018 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
1019 3840, 5116, 5204, 5500, 0,
1020 2160, 2168, 2178, 2250, 0,
1021 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1022 .vrefresh = 24, },
1023
1024 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 297000,
1025 4096, 5116, 5204, 5500, 0,
1026 2160, 2168, 2178, 2250, 0,
1027 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1028 .vrefresh = 24, },
1029};
1030
1031
1032
1033static const u8 edid_header[] = {
1034 0x00, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0x00
1035};
1036
1037
1038
1039
1040
1041
1042
1043
1044
1045int drm_edid_header_is_valid(const u8 *raw_edid)
1046{
1047 int i, score = 0;
1048
1049 for (i = 0; i < sizeof(edid_header); i++)
1050 if (raw_edid[i] == edid_header[i])
1051 score++;
1052
1053 return score;
1054}
1055EXPORT_SYMBOL(drm_edid_header_is_valid);
1056
1057static int edid_fixup __read_mostly = 6;
1058module_param_named(edid_fixup, edid_fixup, int, 0400);
1059MODULE_PARM_DESC(edid_fixup,
1060 "Minimum number of valid EDID header bytes (0-8, default 6)");
1061
1062static void drm_get_displayid(struct drm_connector *connector,
1063 struct edid *edid);
1064
1065static int drm_edid_block_checksum(const u8 *raw_edid)
1066{
1067 int i;
1068 u8 csum = 0;
1069 for (i = 0; i < EDID_LENGTH; i++)
1070 csum += raw_edid[i];
1071
1072 return csum;
1073}
1074
1075static bool drm_edid_is_zero(const u8 *in_edid, int length)
1076{
1077 if (memchr_inv(in_edid, 0, length))
1078 return false;
1079
1080 return true;
1081}
1082
1083
1084
1085
1086
1087
1088
1089
1090
1091
1092
1093
1094
1095bool drm_edid_block_valid(u8 *raw_edid, int block, bool print_bad_edid,
1096 bool *edid_corrupt)
1097{
1098 u8 csum;
1099 struct edid *edid = (struct edid *)raw_edid;
1100
1101 if (WARN_ON(!raw_edid))
1102 return false;
1103
1104 if (edid_fixup > 8 || edid_fixup < 0)
1105 edid_fixup = 6;
1106
1107 if (block == 0) {
1108 int score = drm_edid_header_is_valid(raw_edid);
1109 if (score == 8) {
1110 if (edid_corrupt)
1111 *edid_corrupt = false;
1112 } else if (score >= edid_fixup) {
1113
1114
1115
1116
1117
1118 if (edid_corrupt)
1119 *edid_corrupt = true;
1120 DRM_DEBUG("Fixing EDID header, your hardware may be failing\n");
1121 memcpy(raw_edid, edid_header, sizeof(edid_header));
1122 } else {
1123 if (edid_corrupt)
1124 *edid_corrupt = true;
1125 goto bad;
1126 }
1127 }
1128
1129 csum = drm_edid_block_checksum(raw_edid);
1130 if (csum) {
1131 if (print_bad_edid) {
1132 DRM_ERROR("EDID checksum is invalid, remainder is %d\n", csum);
1133 }
1134
1135 if (edid_corrupt)
1136 *edid_corrupt = true;
1137
1138
1139 if (raw_edid[0] != 0x02)
1140 goto bad;
1141 }
1142
1143
1144 switch (raw_edid[0]) {
1145 case 0:
1146 if (edid->version != 1) {
1147 DRM_ERROR("EDID has major version %d, instead of 1\n", edid->version);
1148 goto bad;
1149 }
1150
1151 if (edid->revision > 4)
1152 DRM_DEBUG("EDID minor > 4, assuming backward compatibility\n");
1153 break;
1154
1155 default:
1156 break;
1157 }
1158
1159 return true;
1160
1161bad:
1162 if (print_bad_edid) {
1163 if (drm_edid_is_zero(raw_edid, EDID_LENGTH)) {
1164 printk(KERN_ERR "EDID block is all zeroes\n");
1165 } else {
1166 printk(KERN_ERR "Raw EDID:\n");
1167 print_hex_dump(KERN_ERR, " \t", DUMP_PREFIX_NONE, 16, 1,
1168 raw_edid, EDID_LENGTH, false);
1169 }
1170 }
1171 return false;
1172}
1173EXPORT_SYMBOL(drm_edid_block_valid);
1174
1175
1176
1177
1178
1179
1180
1181
1182
1183bool drm_edid_is_valid(struct edid *edid)
1184{
1185 int i;
1186 u8 *raw = (u8 *)edid;
1187
1188 if (!edid)
1189 return false;
1190
1191 for (i = 0; i <= edid->extensions; i++)
1192 if (!drm_edid_block_valid(raw + i * EDID_LENGTH, i, true, NULL))
1193 return false;
1194
1195 return true;
1196}
1197EXPORT_SYMBOL(drm_edid_is_valid);
1198
1199#define DDC_SEGMENT_ADDR 0x30
1200
1201
1202
1203
1204
1205
1206
1207
1208
1209
1210
1211static int
1212drm_do_probe_ddc_edid(void *data, u8 *buf, unsigned int block, size_t len)
1213{
1214 struct i2c_adapter *adapter = data;
1215 unsigned char start = block * EDID_LENGTH;
1216 unsigned char segment = block >> 1;
1217 unsigned char xfers = segment ? 3 : 2;
1218 int ret, retries = 5;
1219
1220
1221
1222
1223
1224
1225
1226
1227 do {
1228 struct i2c_msg msgs[] = {
1229 {
1230 .addr = DDC_SEGMENT_ADDR,
1231 .flags = 0,
1232 .len = 1,
1233 .buf = &segment,
1234 }, {
1235 .addr = DDC_ADDR,
1236 .flags = 0,
1237 .len = 1,
1238 .buf = &start,
1239 }, {
1240 .addr = DDC_ADDR,
1241 .flags = I2C_M_RD,
1242 .len = len,
1243 .buf = buf,
1244 }
1245 };
1246
1247
1248
1249
1250
1251 ret = i2c_transfer(adapter, &msgs[3 - xfers], xfers);
1252
1253 if (ret == -ENXIO) {
1254 DRM_DEBUG_KMS("drm: skipping non-existent adapter %s\n",
1255 adapter->name);
1256 break;
1257 }
1258 } while (ret != xfers && --retries);
1259
1260 return ret == xfers ? 0 : -1;
1261}
1262
1263
1264
1265
1266
1267
1268
1269
1270
1271
1272
1273
1274
1275
1276
1277
1278
1279struct edid *drm_do_get_edid(struct drm_connector *connector,
1280 int (*get_edid_block)(void *data, u8 *buf, unsigned int block,
1281 size_t len),
1282 void *data)
1283{
1284 int i, j = 0, valid_extensions = 0;
1285 u8 *block, *new;
1286 bool print_bad_edid = !connector->bad_edid_counter || (drm_debug & DRM_UT_KMS);
1287
1288 if ((block = kmalloc(EDID_LENGTH, GFP_KERNEL)) == NULL)
1289 return NULL;
1290
1291
1292 for (i = 0; i < 4; i++) {
1293 if (get_edid_block(data, block, 0, EDID_LENGTH))
1294 goto out;
1295 if (drm_edid_block_valid(block, 0, print_bad_edid,
1296 &connector->edid_corrupt))
1297 break;
1298 if (i == 0 && drm_edid_is_zero(block, EDID_LENGTH)) {
1299 connector->null_edid_counter++;
1300 goto carp;
1301 }
1302 }
1303 if (i == 4)
1304 goto carp;
1305
1306
1307 if (block[0x7e] == 0)
1308 return (struct edid *)block;
1309
1310 new = krealloc(block, (block[0x7e] + 1) * EDID_LENGTH, GFP_KERNEL);
1311 if (!new)
1312 goto out;
1313 block = new;
1314
1315 for (j = 1; j <= block[0x7e]; j++) {
1316 for (i = 0; i < 4; i++) {
1317 if (get_edid_block(data,
1318 block + (valid_extensions + 1) * EDID_LENGTH,
1319 j, EDID_LENGTH))
1320 goto out;
1321 if (drm_edid_block_valid(block + (valid_extensions + 1)
1322 * EDID_LENGTH, j,
1323 print_bad_edid,
1324 NULL)) {
1325 valid_extensions++;
1326 break;
1327 }
1328 }
1329
1330 if (i == 4 && print_bad_edid) {
1331 dev_warn(connector->dev->dev,
1332 "%s: Ignoring invalid EDID block %d.\n",
1333 connector->name, j);
1334
1335 connector->bad_edid_counter++;
1336 }
1337 }
1338
1339 if (valid_extensions != block[0x7e]) {
1340 block[EDID_LENGTH-1] += block[0x7e] - valid_extensions;
1341 block[0x7e] = valid_extensions;
1342 new = krealloc(block, (valid_extensions + 1) * EDID_LENGTH, GFP_KERNEL);
1343 if (!new)
1344 goto out;
1345 block = new;
1346 }
1347
1348 return (struct edid *)block;
1349
1350carp:
1351 if (print_bad_edid) {
1352 dev_warn(connector->dev->dev, "%s: EDID block %d invalid.\n",
1353 connector->name, j);
1354 }
1355 connector->bad_edid_counter++;
1356
1357out:
1358 kfree(block);
1359 return NULL;
1360}
1361EXPORT_SYMBOL_GPL(drm_do_get_edid);
1362
1363
1364
1365
1366
1367
1368
1369bool
1370drm_probe_ddc(struct i2c_adapter *adapter)
1371{
1372 unsigned char out;
1373
1374 return (drm_do_probe_ddc_edid(adapter, &out, 0, 1) == 0);
1375}
1376EXPORT_SYMBOL(drm_probe_ddc);
1377
1378
1379
1380
1381
1382
1383
1384
1385
1386
1387
1388struct edid *drm_get_edid(struct drm_connector *connector,
1389 struct i2c_adapter *adapter)
1390{
1391 struct edid *edid;
1392
1393 if (!drm_probe_ddc(adapter))
1394 return NULL;
1395
1396 edid = drm_do_get_edid(connector, drm_do_probe_ddc_edid, adapter);
1397 if (edid)
1398 drm_get_displayid(connector, edid);
1399 return edid;
1400}
1401EXPORT_SYMBOL(drm_get_edid);
1402
1403
1404
1405
1406
1407
1408
1409
1410
1411
1412
1413
1414struct edid *drm_get_edid_switcheroo(struct drm_connector *connector,
1415 struct i2c_adapter *adapter)
1416{
1417 struct pci_dev *pdev = connector->dev->pdev;
1418 struct edid *edid;
1419
1420 vga_switcheroo_lock_ddc(pdev);
1421 edid = drm_get_edid(connector, adapter);
1422 vga_switcheroo_unlock_ddc(pdev);
1423
1424 return edid;
1425}
1426EXPORT_SYMBOL(drm_get_edid_switcheroo);
1427
1428
1429
1430
1431
1432
1433
1434struct edid *drm_edid_duplicate(const struct edid *edid)
1435{
1436 return kmemdup(edid, (edid->extensions + 1) * EDID_LENGTH, GFP_KERNEL);
1437}
1438EXPORT_SYMBOL(drm_edid_duplicate);
1439
1440
1441
1442
1443
1444
1445
1446
1447
1448
1449static bool edid_vendor(struct edid *edid, char *vendor)
1450{
1451 char edid_vendor[3];
1452
1453 edid_vendor[0] = ((edid->mfg_id[0] & 0x7c) >> 2) + '@';
1454 edid_vendor[1] = (((edid->mfg_id[0] & 0x3) << 3) |
1455 ((edid->mfg_id[1] & 0xe0) >> 5)) + '@';
1456 edid_vendor[2] = (edid->mfg_id[1] & 0x1f) + '@';
1457
1458 return !strncmp(edid_vendor, vendor, 3);
1459}
1460
1461
1462
1463
1464
1465
1466
1467static u32 edid_get_quirks(struct edid *edid)
1468{
1469 struct edid_quirk *quirk;
1470 int i;
1471
1472 for (i = 0; i < ARRAY_SIZE(edid_quirk_list); i++) {
1473 quirk = &edid_quirk_list[i];
1474
1475 if (edid_vendor(edid, quirk->vendor) &&
1476 (EDID_PRODUCT_ID(edid) == quirk->product_id))
1477 return quirk->quirks;
1478 }
1479
1480 return 0;
1481}
1482
1483#define MODE_SIZE(m) ((m)->hdisplay * (m)->vdisplay)
1484#define MODE_REFRESH_DIFF(c,t) (abs((c) - (t)))
1485
1486
1487
1488
1489
1490
1491
1492
1493
1494static void edid_fixup_preferred(struct drm_connector *connector,
1495 u32 quirks)
1496{
1497 struct drm_display_mode *t, *cur_mode, *preferred_mode;
1498 int target_refresh = 0;
1499 int cur_vrefresh, preferred_vrefresh;
1500
1501 if (list_empty(&connector->probed_modes))
1502 return;
1503
1504 if (quirks & EDID_QUIRK_PREFER_LARGE_60)
1505 target_refresh = 60;
1506 if (quirks & EDID_QUIRK_PREFER_LARGE_75)
1507 target_refresh = 75;
1508
1509 preferred_mode = list_first_entry(&connector->probed_modes,
1510 struct drm_display_mode, head);
1511
1512 list_for_each_entry_safe(cur_mode, t, &connector->probed_modes, head) {
1513 cur_mode->type &= ~DRM_MODE_TYPE_PREFERRED;
1514
1515 if (cur_mode == preferred_mode)
1516 continue;
1517
1518
1519 if (MODE_SIZE(cur_mode) > MODE_SIZE(preferred_mode))
1520 preferred_mode = cur_mode;
1521
1522 cur_vrefresh = cur_mode->vrefresh ?
1523 cur_mode->vrefresh : drm_mode_vrefresh(cur_mode);
1524 preferred_vrefresh = preferred_mode->vrefresh ?
1525 preferred_mode->vrefresh : drm_mode_vrefresh(preferred_mode);
1526
1527 if ((MODE_SIZE(cur_mode) == MODE_SIZE(preferred_mode)) &&
1528 MODE_REFRESH_DIFF(cur_vrefresh, target_refresh) <
1529 MODE_REFRESH_DIFF(preferred_vrefresh, target_refresh)) {
1530 preferred_mode = cur_mode;
1531 }
1532 }
1533
1534 preferred_mode->type |= DRM_MODE_TYPE_PREFERRED;
1535}
1536
1537static bool
1538mode_is_rb(const struct drm_display_mode *mode)
1539{
1540 return (mode->htotal - mode->hdisplay == 160) &&
1541 (mode->hsync_end - mode->hdisplay == 80) &&
1542 (mode->hsync_end - mode->hsync_start == 32) &&
1543 (mode->vsync_start - mode->vdisplay == 3);
1544}
1545
1546
1547
1548
1549
1550
1551
1552
1553
1554
1555
1556
1557
1558struct drm_display_mode *drm_mode_find_dmt(struct drm_device *dev,
1559 int hsize, int vsize, int fresh,
1560 bool rb)
1561{
1562 int i;
1563
1564 for (i = 0; i < ARRAY_SIZE(drm_dmt_modes); i++) {
1565 const struct drm_display_mode *ptr = &drm_dmt_modes[i];
1566 if (hsize != ptr->hdisplay)
1567 continue;
1568 if (vsize != ptr->vdisplay)
1569 continue;
1570 if (fresh != drm_mode_vrefresh(ptr))
1571 continue;
1572 if (rb != mode_is_rb(ptr))
1573 continue;
1574
1575 return drm_mode_duplicate(dev, ptr);
1576 }
1577
1578 return NULL;
1579}
1580EXPORT_SYMBOL(drm_mode_find_dmt);
1581
1582typedef void detailed_cb(struct detailed_timing *timing, void *closure);
1583
1584static void
1585cea_for_each_detailed_block(u8 *ext, detailed_cb *cb, void *closure)
1586{
1587 int i, n = 0;
1588 u8 d = ext[0x02];
1589 u8 *det_base = ext + d;
1590
1591 n = (127 - d) / 18;
1592 for (i = 0; i < n; i++)
1593 cb((struct detailed_timing *)(det_base + 18 * i), closure);
1594}
1595
1596static void
1597vtb_for_each_detailed_block(u8 *ext, detailed_cb *cb, void *closure)
1598{
1599 unsigned int i, n = min((int)ext[0x02], 6);
1600 u8 *det_base = ext + 5;
1601
1602 if (ext[0x01] != 1)
1603 return;
1604
1605 for (i = 0; i < n; i++)
1606 cb((struct detailed_timing *)(det_base + 18 * i), closure);
1607}
1608
1609static void
1610drm_for_each_detailed_block(u8 *raw_edid, detailed_cb *cb, void *closure)
1611{
1612 int i;
1613 struct edid *edid = (struct edid *)raw_edid;
1614
1615 if (edid == NULL)
1616 return;
1617
1618 for (i = 0; i < EDID_DETAILED_TIMINGS; i++)
1619 cb(&(edid->detailed_timings[i]), closure);
1620
1621 for (i = 1; i <= raw_edid[0x7e]; i++) {
1622 u8 *ext = raw_edid + (i * EDID_LENGTH);
1623 switch (*ext) {
1624 case CEA_EXT:
1625 cea_for_each_detailed_block(ext, cb, closure);
1626 break;
1627 case VTB_EXT:
1628 vtb_for_each_detailed_block(ext, cb, closure);
1629 break;
1630 default:
1631 break;
1632 }
1633 }
1634}
1635
1636static void
1637is_rb(struct detailed_timing *t, void *data)
1638{
1639 u8 *r = (u8 *)t;
1640 if (r[3] == EDID_DETAIL_MONITOR_RANGE)
1641 if (r[15] & 0x10)
1642 *(bool *)data = true;
1643}
1644
1645
1646static bool
1647drm_monitor_supports_rb(struct edid *edid)
1648{
1649 if (edid->revision >= 4) {
1650 bool ret = false;
1651 drm_for_each_detailed_block((u8 *)edid, is_rb, &ret);
1652 return ret;
1653 }
1654
1655 return ((edid->input & DRM_EDID_INPUT_DIGITAL) != 0);
1656}
1657
1658static void
1659find_gtf2(struct detailed_timing *t, void *data)
1660{
1661 u8 *r = (u8 *)t;
1662 if (r[3] == EDID_DETAIL_MONITOR_RANGE && r[10] == 0x02)
1663 *(u8 **)data = r;
1664}
1665
1666
1667static int
1668drm_gtf2_hbreak(struct edid *edid)
1669{
1670 u8 *r = NULL;
1671 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1672 return r ? (r[12] * 2) : 0;
1673}
1674
1675static int
1676drm_gtf2_2c(struct edid *edid)
1677{
1678 u8 *r = NULL;
1679 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1680 return r ? r[13] : 0;
1681}
1682
1683static int
1684drm_gtf2_m(struct edid *edid)
1685{
1686 u8 *r = NULL;
1687 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1688 return r ? (r[15] << 8) + r[14] : 0;
1689}
1690
1691static int
1692drm_gtf2_k(struct edid *edid)
1693{
1694 u8 *r = NULL;
1695 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1696 return r ? r[16] : 0;
1697}
1698
1699static int
1700drm_gtf2_2j(struct edid *edid)
1701{
1702 u8 *r = NULL;
1703 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1704 return r ? r[17] : 0;
1705}
1706
1707
1708
1709
1710
1711static int standard_timing_level(struct edid *edid)
1712{
1713 if (edid->revision >= 2) {
1714 if (edid->revision >= 4 && (edid->features & DRM_EDID_FEATURE_DEFAULT_GTF))
1715 return LEVEL_CVT;
1716 if (drm_gtf2_hbreak(edid))
1717 return LEVEL_GTF2;
1718 return LEVEL_GTF;
1719 }
1720 return LEVEL_DMT;
1721}
1722
1723
1724
1725
1726
1727static int
1728bad_std_timing(u8 a, u8 b)
1729{
1730 return (a == 0x00 && b == 0x00) ||
1731 (a == 0x01 && b == 0x01) ||
1732 (a == 0x20 && b == 0x20);
1733}
1734
1735
1736
1737
1738
1739
1740
1741
1742
1743
1744static struct drm_display_mode *
1745drm_mode_std(struct drm_connector *connector, struct edid *edid,
1746 struct std_timing *t)
1747{
1748 struct drm_device *dev = connector->dev;
1749 struct drm_display_mode *m, *mode = NULL;
1750 int hsize, vsize;
1751 int vrefresh_rate;
1752 unsigned aspect_ratio = (t->vfreq_aspect & EDID_TIMING_ASPECT_MASK)
1753 >> EDID_TIMING_ASPECT_SHIFT;
1754 unsigned vfreq = (t->vfreq_aspect & EDID_TIMING_VFREQ_MASK)
1755 >> EDID_TIMING_VFREQ_SHIFT;
1756 int timing_level = standard_timing_level(edid);
1757
1758 if (bad_std_timing(t->hsize, t->vfreq_aspect))
1759 return NULL;
1760
1761
1762 hsize = t->hsize * 8 + 248;
1763
1764 vrefresh_rate = vfreq + 60;
1765
1766 if (aspect_ratio == 0) {
1767 if (edid->revision < 3)
1768 vsize = hsize;
1769 else
1770 vsize = (hsize * 10) / 16;
1771 } else if (aspect_ratio == 1)
1772 vsize = (hsize * 3) / 4;
1773 else if (aspect_ratio == 2)
1774 vsize = (hsize * 4) / 5;
1775 else
1776 vsize = (hsize * 9) / 16;
1777
1778
1779 if (vrefresh_rate == 60 &&
1780 ((hsize == 1360 && vsize == 765) ||
1781 (hsize == 1368 && vsize == 769))) {
1782 hsize = 1366;
1783 vsize = 768;
1784 }
1785
1786
1787
1788
1789
1790
1791
1792 list_for_each_entry(m, &connector->probed_modes, head)
1793 if (m->hdisplay == hsize && m->vdisplay == vsize &&
1794 drm_mode_vrefresh(m) == vrefresh_rate)
1795 return NULL;
1796
1797
1798 if (hsize == 1366 && vsize == 768 && vrefresh_rate == 60) {
1799 mode = drm_cvt_mode(dev, 1366, 768, vrefresh_rate, 0, 0,
1800 false);
1801 mode->hdisplay = 1366;
1802 mode->hsync_start = mode->hsync_start - 1;
1803 mode->hsync_end = mode->hsync_end - 1;
1804 return mode;
1805 }
1806
1807
1808 if (drm_monitor_supports_rb(edid)) {
1809 mode = drm_mode_find_dmt(dev, hsize, vsize, vrefresh_rate,
1810 true);
1811 if (mode)
1812 return mode;
1813 }
1814 mode = drm_mode_find_dmt(dev, hsize, vsize, vrefresh_rate, false);
1815 if (mode)
1816 return mode;
1817
1818
1819 switch (timing_level) {
1820 case LEVEL_DMT:
1821 break;
1822 case LEVEL_GTF:
1823 mode = drm_gtf_mode(dev, hsize, vsize, vrefresh_rate, 0, 0);
1824 break;
1825 case LEVEL_GTF2:
1826
1827
1828
1829
1830
1831 mode = drm_gtf_mode(dev, hsize, vsize, vrefresh_rate, 0, 0);
1832 if (!mode)
1833 return NULL;
1834 if (drm_mode_hsync(mode) > drm_gtf2_hbreak(edid)) {
1835 drm_mode_destroy(dev, mode);
1836 mode = drm_gtf_mode_complex(dev, hsize, vsize,
1837 vrefresh_rate, 0, 0,
1838 drm_gtf2_m(edid),
1839 drm_gtf2_2c(edid),
1840 drm_gtf2_k(edid),
1841 drm_gtf2_2j(edid));
1842 }
1843 break;
1844 case LEVEL_CVT:
1845 mode = drm_cvt_mode(dev, hsize, vsize, vrefresh_rate, 0, 0,
1846 false);
1847 break;
1848 }
1849 return mode;
1850}
1851
1852
1853
1854
1855
1856
1857
1858
1859
1860static void
1861drm_mode_do_interlace_quirk(struct drm_display_mode *mode,
1862 struct detailed_pixel_timing *pt)
1863{
1864 int i;
1865 static const struct {
1866 int w, h;
1867 } cea_interlaced[] = {
1868 { 1920, 1080 },
1869 { 720, 480 },
1870 { 1440, 480 },
1871 { 2880, 480 },
1872 { 720, 576 },
1873 { 1440, 576 },
1874 { 2880, 576 },
1875 };
1876
1877 if (!(pt->misc & DRM_EDID_PT_INTERLACED))
1878 return;
1879
1880 for (i = 0; i < ARRAY_SIZE(cea_interlaced); i++) {
1881 if ((mode->hdisplay == cea_interlaced[i].w) &&
1882 (mode->vdisplay == cea_interlaced[i].h / 2)) {
1883 mode->vdisplay *= 2;
1884 mode->vsync_start *= 2;
1885 mode->vsync_end *= 2;
1886 mode->vtotal *= 2;
1887 mode->vtotal |= 1;
1888 }
1889 }
1890
1891 mode->flags |= DRM_MODE_FLAG_INTERLACE;
1892}
1893
1894
1895
1896
1897
1898
1899
1900
1901
1902
1903
1904static struct drm_display_mode *drm_mode_detailed(struct drm_device *dev,
1905 struct edid *edid,
1906 struct detailed_timing *timing,
1907 u32 quirks)
1908{
1909 struct drm_display_mode *mode;
1910 struct detailed_pixel_timing *pt = &timing->data.pixel_data;
1911 unsigned hactive = (pt->hactive_hblank_hi & 0xf0) << 4 | pt->hactive_lo;
1912 unsigned vactive = (pt->vactive_vblank_hi & 0xf0) << 4 | pt->vactive_lo;
1913 unsigned hblank = (pt->hactive_hblank_hi & 0xf) << 8 | pt->hblank_lo;
1914 unsigned vblank = (pt->vactive_vblank_hi & 0xf) << 8 | pt->vblank_lo;
1915 unsigned hsync_offset = (pt->hsync_vsync_offset_pulse_width_hi & 0xc0) << 2 | pt->hsync_offset_lo;
1916 unsigned hsync_pulse_width = (pt->hsync_vsync_offset_pulse_width_hi & 0x30) << 4 | pt->hsync_pulse_width_lo;
1917 unsigned vsync_offset = (pt->hsync_vsync_offset_pulse_width_hi & 0xc) << 2 | pt->vsync_offset_pulse_width_lo >> 4;
1918 unsigned vsync_pulse_width = (pt->hsync_vsync_offset_pulse_width_hi & 0x3) << 4 | (pt->vsync_offset_pulse_width_lo & 0xf);
1919
1920
1921 if (hactive < 64 || vactive < 64)
1922 return NULL;
1923
1924 if (pt->misc & DRM_EDID_PT_STEREO) {
1925 DRM_DEBUG_KMS("stereo mode not supported\n");
1926 return NULL;
1927 }
1928 if (!(pt->misc & DRM_EDID_PT_SEPARATE_SYNC)) {
1929 DRM_DEBUG_KMS("composite sync not supported\n");
1930 }
1931
1932
1933 if (!hsync_pulse_width || !vsync_pulse_width) {
1934 DRM_DEBUG_KMS("Incorrect Detailed timing. "
1935 "Wrong Hsync/Vsync pulse width\n");
1936 return NULL;
1937 }
1938
1939 if (quirks & EDID_QUIRK_FORCE_REDUCED_BLANKING) {
1940 mode = drm_cvt_mode(dev, hactive, vactive, 60, true, false, false);
1941 if (!mode)
1942 return NULL;
1943
1944 goto set_size;
1945 }
1946
1947 mode = drm_mode_create(dev);
1948 if (!mode)
1949 return NULL;
1950
1951 if (quirks & EDID_QUIRK_135_CLOCK_TOO_HIGH)
1952 timing->pixel_clock = cpu_to_le16(1088);
1953
1954 mode->clock = le16_to_cpu(timing->pixel_clock) * 10;
1955
1956 mode->hdisplay = hactive;
1957 mode->hsync_start = mode->hdisplay + hsync_offset;
1958 mode->hsync_end = mode->hsync_start + hsync_pulse_width;
1959 mode->htotal = mode->hdisplay + hblank;
1960
1961 mode->vdisplay = vactive;
1962 mode->vsync_start = mode->vdisplay + vsync_offset;
1963 mode->vsync_end = mode->vsync_start + vsync_pulse_width;
1964 mode->vtotal = mode->vdisplay + vblank;
1965
1966
1967 if (mode->hsync_end > mode->htotal)
1968 mode->htotal = mode->hsync_end + 1;
1969 if (mode->vsync_end > mode->vtotal)
1970 mode->vtotal = mode->vsync_end + 1;
1971
1972 drm_mode_do_interlace_quirk(mode, pt);
1973
1974 if (quirks & EDID_QUIRK_DETAILED_SYNC_PP) {
1975 pt->misc |= DRM_EDID_PT_HSYNC_POSITIVE | DRM_EDID_PT_VSYNC_POSITIVE;
1976 }
1977
1978 mode->flags |= (pt->misc & DRM_EDID_PT_HSYNC_POSITIVE) ?
1979 DRM_MODE_FLAG_PHSYNC : DRM_MODE_FLAG_NHSYNC;
1980 mode->flags |= (pt->misc & DRM_EDID_PT_VSYNC_POSITIVE) ?
1981 DRM_MODE_FLAG_PVSYNC : DRM_MODE_FLAG_NVSYNC;
1982
1983set_size:
1984 mode->width_mm = pt->width_mm_lo | (pt->width_height_mm_hi & 0xf0) << 4;
1985 mode->height_mm = pt->height_mm_lo | (pt->width_height_mm_hi & 0xf) << 8;
1986
1987 if (quirks & EDID_QUIRK_DETAILED_IN_CM) {
1988 mode->width_mm *= 10;
1989 mode->height_mm *= 10;
1990 }
1991
1992 if (quirks & EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE) {
1993 mode->width_mm = edid->width_cm * 10;
1994 mode->height_mm = edid->height_cm * 10;
1995 }
1996
1997 mode->type = DRM_MODE_TYPE_DRIVER;
1998 mode->vrefresh = drm_mode_vrefresh(mode);
1999 drm_mode_set_name(mode);
2000
2001 return mode;
2002}
2003
2004static bool
2005mode_in_hsync_range(const struct drm_display_mode *mode,
2006 struct edid *edid, u8 *t)
2007{
2008 int hsync, hmin, hmax;
2009
2010 hmin = t[7];
2011 if (edid->revision >= 4)
2012 hmin += ((t[4] & 0x04) ? 255 : 0);
2013 hmax = t[8];
2014 if (edid->revision >= 4)
2015 hmax += ((t[4] & 0x08) ? 255 : 0);
2016 hsync = drm_mode_hsync(mode);
2017
2018 return (hsync <= hmax && hsync >= hmin);
2019}
2020
2021static bool
2022mode_in_vsync_range(const struct drm_display_mode *mode,
2023 struct edid *edid, u8 *t)
2024{
2025 int vsync, vmin, vmax;
2026
2027 vmin = t[5];
2028 if (edid->revision >= 4)
2029 vmin += ((t[4] & 0x01) ? 255 : 0);
2030 vmax = t[6];
2031 if (edid->revision >= 4)
2032 vmax += ((t[4] & 0x02) ? 255 : 0);
2033 vsync = drm_mode_vrefresh(mode);
2034
2035 return (vsync <= vmax && vsync >= vmin);
2036}
2037
2038static u32
2039range_pixel_clock(struct edid *edid, u8 *t)
2040{
2041
2042 if (t[9] == 0 || t[9] == 255)
2043 return 0;
2044
2045
2046 if (edid->revision >= 4 && t[10] == 0x04)
2047 return (t[9] * 10000) - ((t[12] >> 2) * 250);
2048
2049
2050 return t[9] * 10000 + 5001;
2051}
2052
2053static bool
2054mode_in_range(const struct drm_display_mode *mode, struct edid *edid,
2055 struct detailed_timing *timing)
2056{
2057 u32 max_clock;
2058 u8 *t = (u8 *)timing;
2059
2060 if (!mode_in_hsync_range(mode, edid, t))
2061 return false;
2062
2063 if (!mode_in_vsync_range(mode, edid, t))
2064 return false;
2065
2066 if ((max_clock = range_pixel_clock(edid, t)))
2067 if (mode->clock > max_clock)
2068 return false;
2069
2070
2071 if (edid->revision >= 4 && t[10] == 0x04)
2072 if (t[13] && mode->hdisplay > 8 * (t[13] + (256 * (t[12]&0x3))))
2073 return false;
2074
2075 if (mode_is_rb(mode) && !drm_monitor_supports_rb(edid))
2076 return false;
2077
2078 return true;
2079}
2080
2081static bool valid_inferred_mode(const struct drm_connector *connector,
2082 const struct drm_display_mode *mode)
2083{
2084 const struct drm_display_mode *m;
2085 bool ok = false;
2086
2087 list_for_each_entry(m, &connector->probed_modes, head) {
2088 if (mode->hdisplay == m->hdisplay &&
2089 mode->vdisplay == m->vdisplay &&
2090 drm_mode_vrefresh(mode) == drm_mode_vrefresh(m))
2091 return false;
2092 if (mode->hdisplay <= m->hdisplay &&
2093 mode->vdisplay <= m->vdisplay)
2094 ok = true;
2095 }
2096 return ok;
2097}
2098
2099static int
2100drm_dmt_modes_for_range(struct drm_connector *connector, struct edid *edid,
2101 struct detailed_timing *timing)
2102{
2103 int i, modes = 0;
2104 struct drm_display_mode *newmode;
2105 struct drm_device *dev = connector->dev;
2106
2107 for (i = 0; i < ARRAY_SIZE(drm_dmt_modes); i++) {
2108 if (mode_in_range(drm_dmt_modes + i, edid, timing) &&
2109 valid_inferred_mode(connector, drm_dmt_modes + i)) {
2110 newmode = drm_mode_duplicate(dev, &drm_dmt_modes[i]);
2111 if (newmode) {
2112 drm_mode_probed_add(connector, newmode);
2113 modes++;
2114 }
2115 }
2116 }
2117
2118 return modes;
2119}
2120
2121
2122
2123
2124static void fixup_mode_1366x768(struct drm_display_mode *mode)
2125{
2126 if (mode->hdisplay == 1368 && mode->vdisplay == 768) {
2127 mode->hdisplay = 1366;
2128 mode->hsync_start--;
2129 mode->hsync_end--;
2130 drm_mode_set_name(mode);
2131 }
2132}
2133
2134static int
2135drm_gtf_modes_for_range(struct drm_connector *connector, struct edid *edid,
2136 struct detailed_timing *timing)
2137{
2138 int i, modes = 0;
2139 struct drm_display_mode *newmode;
2140 struct drm_device *dev = connector->dev;
2141
2142 for (i = 0; i < ARRAY_SIZE(extra_modes); i++) {
2143 const struct minimode *m = &extra_modes[i];
2144 newmode = drm_gtf_mode(dev, m->w, m->h, m->r, 0, 0);
2145 if (!newmode)
2146 return modes;
2147
2148 fixup_mode_1366x768(newmode);
2149 if (!mode_in_range(newmode, edid, timing) ||
2150 !valid_inferred_mode(connector, newmode)) {
2151 drm_mode_destroy(dev, newmode);
2152 continue;
2153 }
2154
2155 drm_mode_probed_add(connector, newmode);
2156 modes++;
2157 }
2158
2159 return modes;
2160}
2161
2162static int
2163drm_cvt_modes_for_range(struct drm_connector *connector, struct edid *edid,
2164 struct detailed_timing *timing)
2165{
2166 int i, modes = 0;
2167 struct drm_display_mode *newmode;
2168 struct drm_device *dev = connector->dev;
2169 bool rb = drm_monitor_supports_rb(edid);
2170
2171 for (i = 0; i < ARRAY_SIZE(extra_modes); i++) {
2172 const struct minimode *m = &extra_modes[i];
2173 newmode = drm_cvt_mode(dev, m->w, m->h, m->r, rb, 0, 0);
2174 if (!newmode)
2175 return modes;
2176
2177 fixup_mode_1366x768(newmode);
2178 if (!mode_in_range(newmode, edid, timing) ||
2179 !valid_inferred_mode(connector, newmode)) {
2180 drm_mode_destroy(dev, newmode);
2181 continue;
2182 }
2183
2184 drm_mode_probed_add(connector, newmode);
2185 modes++;
2186 }
2187
2188 return modes;
2189}
2190
2191static void
2192do_inferred_modes(struct detailed_timing *timing, void *c)
2193{
2194 struct detailed_mode_closure *closure = c;
2195 struct detailed_non_pixel *data = &timing->data.other_data;
2196 struct detailed_data_monitor_range *range = &data->data.range;
2197
2198 if (data->type != EDID_DETAIL_MONITOR_RANGE)
2199 return;
2200
2201 closure->modes += drm_dmt_modes_for_range(closure->connector,
2202 closure->edid,
2203 timing);
2204
2205 if (!version_greater(closure->edid, 1, 1))
2206 return;
2207
2208 switch (range->flags) {
2209 case 0x02:
2210 case 0x00:
2211 closure->modes += drm_gtf_modes_for_range(closure->connector,
2212 closure->edid,
2213 timing);
2214 break;
2215 case 0x04:
2216 if (!version_greater(closure->edid, 1, 3))
2217 break;
2218
2219 closure->modes += drm_cvt_modes_for_range(closure->connector,
2220 closure->edid,
2221 timing);
2222 break;
2223 case 0x01:
2224 default:
2225 break;
2226 }
2227}
2228
2229static int
2230add_inferred_modes(struct drm_connector *connector, struct edid *edid)
2231{
2232 struct detailed_mode_closure closure = {
2233 .connector = connector,
2234 .edid = edid,
2235 };
2236
2237 if (version_greater(edid, 1, 0))
2238 drm_for_each_detailed_block((u8 *)edid, do_inferred_modes,
2239 &closure);
2240
2241 return closure.modes;
2242}
2243
2244static int
2245drm_est3_modes(struct drm_connector *connector, struct detailed_timing *timing)
2246{
2247 int i, j, m, modes = 0;
2248 struct drm_display_mode *mode;
2249 u8 *est = ((u8 *)timing) + 6;
2250
2251 for (i = 0; i < 6; i++) {
2252 for (j = 7; j >= 0; j--) {
2253 m = (i * 8) + (7 - j);
2254 if (m >= ARRAY_SIZE(est3_modes))
2255 break;
2256 if (est[i] & (1 << j)) {
2257 mode = drm_mode_find_dmt(connector->dev,
2258 est3_modes[m].w,
2259 est3_modes[m].h,
2260 est3_modes[m].r,
2261 est3_modes[m].rb);
2262 if (mode) {
2263 drm_mode_probed_add(connector, mode);
2264 modes++;
2265 }
2266 }
2267 }
2268 }
2269
2270 return modes;
2271}
2272
2273static void
2274do_established_modes(struct detailed_timing *timing, void *c)
2275{
2276 struct detailed_mode_closure *closure = c;
2277 struct detailed_non_pixel *data = &timing->data.other_data;
2278
2279 if (data->type == EDID_DETAIL_EST_TIMINGS)
2280 closure->modes += drm_est3_modes(closure->connector, timing);
2281}
2282
2283
2284
2285
2286
2287
2288
2289
2290
2291static int
2292add_established_modes(struct drm_connector *connector, struct edid *edid)
2293{
2294 struct drm_device *dev = connector->dev;
2295 unsigned long est_bits = edid->established_timings.t1 |
2296 (edid->established_timings.t2 << 8) |
2297 ((edid->established_timings.mfg_rsvd & 0x80) << 9);
2298 int i, modes = 0;
2299 struct detailed_mode_closure closure = {
2300 .connector = connector,
2301 .edid = edid,
2302 };
2303
2304 for (i = 0; i <= EDID_EST_TIMINGS; i++) {
2305 if (est_bits & (1<<i)) {
2306 struct drm_display_mode *newmode;
2307 newmode = drm_mode_duplicate(dev, &edid_est_modes[i]);
2308 if (newmode) {
2309 drm_mode_probed_add(connector, newmode);
2310 modes++;
2311 }
2312 }
2313 }
2314
2315 if (version_greater(edid, 1, 0))
2316 drm_for_each_detailed_block((u8 *)edid,
2317 do_established_modes, &closure);
2318
2319 return modes + closure.modes;
2320}
2321
2322static void
2323do_standard_modes(struct detailed_timing *timing, void *c)
2324{
2325 struct detailed_mode_closure *closure = c;
2326 struct detailed_non_pixel *data = &timing->data.other_data;
2327 struct drm_connector *connector = closure->connector;
2328 struct edid *edid = closure->edid;
2329
2330 if (data->type == EDID_DETAIL_STD_MODES) {
2331 int i;
2332 for (i = 0; i < 6; i++) {
2333 struct std_timing *std;
2334 struct drm_display_mode *newmode;
2335
2336 std = &data->data.timings[i];
2337 newmode = drm_mode_std(connector, edid, std);
2338 if (newmode) {
2339 drm_mode_probed_add(connector, newmode);
2340 closure->modes++;
2341 }
2342 }
2343 }
2344}
2345
2346
2347
2348
2349
2350
2351
2352
2353
2354static int
2355add_standard_modes(struct drm_connector *connector, struct edid *edid)
2356{
2357 int i, modes = 0;
2358 struct detailed_mode_closure closure = {
2359 .connector = connector,
2360 .edid = edid,
2361 };
2362
2363 for (i = 0; i < EDID_STD_TIMINGS; i++) {
2364 struct drm_display_mode *newmode;
2365
2366 newmode = drm_mode_std(connector, edid,
2367 &edid->standard_timings[i]);
2368 if (newmode) {
2369 drm_mode_probed_add(connector, newmode);
2370 modes++;
2371 }
2372 }
2373
2374 if (version_greater(edid, 1, 0))
2375 drm_for_each_detailed_block((u8 *)edid, do_standard_modes,
2376 &closure);
2377
2378
2379
2380 return modes + closure.modes;
2381}
2382
2383static int drm_cvt_modes(struct drm_connector *connector,
2384 struct detailed_timing *timing)
2385{
2386 int i, j, modes = 0;
2387 struct drm_display_mode *newmode;
2388 struct drm_device *dev = connector->dev;
2389 struct cvt_timing *cvt;
2390 const int rates[] = { 60, 85, 75, 60, 50 };
2391 const u8 empty[3] = { 0, 0, 0 };
2392
2393 for (i = 0; i < 4; i++) {
2394 int uninitialized_var(width), height;
2395 cvt = &(timing->data.other_data.data.cvt[i]);
2396
2397 if (!memcmp(cvt->code, empty, 3))
2398 continue;
2399
2400 height = (cvt->code[0] + ((cvt->code[1] & 0xf0) << 4) + 1) * 2;
2401 switch (cvt->code[1] & 0x0c) {
2402 case 0x00:
2403 width = height * 4 / 3;
2404 break;
2405 case 0x04:
2406 width = height * 16 / 9;
2407 break;
2408 case 0x08:
2409 width = height * 16 / 10;
2410 break;
2411 case 0x0c:
2412 width = height * 15 / 9;
2413 break;
2414 }
2415
2416 for (j = 1; j < 5; j++) {
2417 if (cvt->code[2] & (1 << j)) {
2418 newmode = drm_cvt_mode(dev, width, height,
2419 rates[j], j == 0,
2420 false, false);
2421 if (newmode) {
2422 drm_mode_probed_add(connector, newmode);
2423 modes++;
2424 }
2425 }
2426 }
2427 }
2428
2429 return modes;
2430}
2431
2432static void
2433do_cvt_mode(struct detailed_timing *timing, void *c)
2434{
2435 struct detailed_mode_closure *closure = c;
2436 struct detailed_non_pixel *data = &timing->data.other_data;
2437
2438 if (data->type == EDID_DETAIL_CVT_3BYTE)
2439 closure->modes += drm_cvt_modes(closure->connector, timing);
2440}
2441
2442static int
2443add_cvt_modes(struct drm_connector *connector, struct edid *edid)
2444{
2445 struct detailed_mode_closure closure = {
2446 .connector = connector,
2447 .edid = edid,
2448 };
2449
2450 if (version_greater(edid, 1, 2))
2451 drm_for_each_detailed_block((u8 *)edid, do_cvt_mode, &closure);
2452
2453
2454
2455 return closure.modes;
2456}
2457
2458static void fixup_detailed_cea_mode_clock(struct drm_display_mode *mode);
2459
2460static void
2461do_detailed_mode(struct detailed_timing *timing, void *c)
2462{
2463 struct detailed_mode_closure *closure = c;
2464 struct drm_display_mode *newmode;
2465
2466 if (timing->pixel_clock) {
2467 newmode = drm_mode_detailed(closure->connector->dev,
2468 closure->edid, timing,
2469 closure->quirks);
2470 if (!newmode)
2471 return;
2472
2473 if (closure->preferred)
2474 newmode->type |= DRM_MODE_TYPE_PREFERRED;
2475
2476
2477
2478
2479
2480
2481 fixup_detailed_cea_mode_clock(newmode);
2482
2483 drm_mode_probed_add(closure->connector, newmode);
2484 closure->modes++;
2485 closure->preferred = 0;
2486 }
2487}
2488
2489
2490
2491
2492
2493
2494
2495static int
2496add_detailed_modes(struct drm_connector *connector, struct edid *edid,
2497 u32 quirks)
2498{
2499 struct detailed_mode_closure closure = {
2500 .connector = connector,
2501 .edid = edid,
2502 .preferred = 1,
2503 .quirks = quirks,
2504 };
2505
2506 if (closure.preferred && !version_greater(edid, 1, 3))
2507 closure.preferred =
2508 (edid->features & DRM_EDID_FEATURE_PREFERRED_TIMING);
2509
2510 drm_for_each_detailed_block((u8 *)edid, do_detailed_mode, &closure);
2511
2512 return closure.modes;
2513}
2514
2515#define AUDIO_BLOCK 0x01
2516#define VIDEO_BLOCK 0x02
2517#define VENDOR_BLOCK 0x03
2518#define SPEAKER_BLOCK 0x04
2519#define VIDEO_CAPABILITY_BLOCK 0x07
2520#define EDID_BASIC_AUDIO (1 << 6)
2521#define EDID_CEA_YCRCB444 (1 << 5)
2522#define EDID_CEA_YCRCB422 (1 << 4)
2523#define EDID_CEA_VCDB_QS (1 << 6)
2524
2525
2526
2527
2528static u8 *drm_find_edid_extension(struct edid *edid, int ext_id)
2529{
2530 u8 *edid_ext = NULL;
2531 int i;
2532
2533
2534 if (edid == NULL || edid->extensions == 0)
2535 return NULL;
2536
2537
2538 for (i = 0; i < edid->extensions; i++) {
2539 edid_ext = (u8 *)edid + EDID_LENGTH * (i + 1);
2540 if (edid_ext[0] == ext_id)
2541 break;
2542 }
2543
2544 if (i == edid->extensions)
2545 return NULL;
2546
2547 return edid_ext;
2548}
2549
2550static u8 *drm_find_cea_extension(struct edid *edid)
2551{
2552 return drm_find_edid_extension(edid, CEA_EXT);
2553}
2554
2555static u8 *drm_find_displayid_extension(struct edid *edid)
2556{
2557 return drm_find_edid_extension(edid, DISPLAYID_EXT);
2558}
2559
2560
2561
2562
2563
2564static unsigned int
2565cea_mode_alternate_clock(const struct drm_display_mode *cea_mode)
2566{
2567 unsigned int clock = cea_mode->clock;
2568
2569 if (cea_mode->vrefresh % 6 != 0)
2570 return clock;
2571
2572
2573
2574
2575
2576
2577 if (cea_mode->vdisplay == 240 || cea_mode->vdisplay == 480)
2578 clock = DIV_ROUND_CLOSEST(clock * 1001, 1000);
2579 else
2580 clock = DIV_ROUND_CLOSEST(clock * 1000, 1001);
2581
2582 return clock;
2583}
2584
2585static u8 drm_match_cea_mode_clock_tolerance(const struct drm_display_mode *to_match,
2586 unsigned int clock_tolerance)
2587{
2588 u8 vic;
2589
2590 if (!to_match->clock)
2591 return 0;
2592
2593 for (vic = 1; vic < ARRAY_SIZE(edid_cea_modes); vic++) {
2594 const struct drm_display_mode *cea_mode = &edid_cea_modes[vic];
2595 unsigned int clock1, clock2;
2596
2597
2598 clock1 = cea_mode->clock;
2599 clock2 = cea_mode_alternate_clock(cea_mode);
2600
2601 if (abs(to_match->clock - clock1) > clock_tolerance &&
2602 abs(to_match->clock - clock2) > clock_tolerance)
2603 continue;
2604
2605 if (drm_mode_equal_no_clocks(to_match, cea_mode))
2606 return vic;
2607 }
2608
2609 return 0;
2610}
2611
2612
2613
2614
2615
2616
2617
2618
2619u8 drm_match_cea_mode(const struct drm_display_mode *to_match)
2620{
2621 u8 vic;
2622
2623 if (!to_match->clock)
2624 return 0;
2625
2626 for (vic = 1; vic < ARRAY_SIZE(edid_cea_modes); vic++) {
2627 const struct drm_display_mode *cea_mode = &edid_cea_modes[vic];
2628 unsigned int clock1, clock2;
2629
2630
2631 clock1 = cea_mode->clock;
2632 clock2 = cea_mode_alternate_clock(cea_mode);
2633
2634 if ((KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock1) ||
2635 KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock2)) &&
2636 drm_mode_equal_no_clocks_no_stereo(to_match, cea_mode))
2637 return vic;
2638 }
2639 return 0;
2640}
2641EXPORT_SYMBOL(drm_match_cea_mode);
2642
2643static bool drm_valid_cea_vic(u8 vic)
2644{
2645 return vic > 0 && vic < ARRAY_SIZE(edid_cea_modes);
2646}
2647
2648
2649
2650
2651
2652
2653
2654
2655enum hdmi_picture_aspect drm_get_cea_aspect_ratio(const u8 video_code)
2656{
2657 return edid_cea_modes[video_code].picture_aspect_ratio;
2658}
2659EXPORT_SYMBOL(drm_get_cea_aspect_ratio);
2660
2661
2662
2663
2664
2665
2666
2667
2668
2669static unsigned int
2670hdmi_mode_alternate_clock(const struct drm_display_mode *hdmi_mode)
2671{
2672 if (hdmi_mode->vdisplay == 4096 && hdmi_mode->hdisplay == 2160)
2673 return hdmi_mode->clock;
2674
2675 return cea_mode_alternate_clock(hdmi_mode);
2676}
2677
2678static u8 drm_match_hdmi_mode_clock_tolerance(const struct drm_display_mode *to_match,
2679 unsigned int clock_tolerance)
2680{
2681 u8 vic;
2682
2683 if (!to_match->clock)
2684 return 0;
2685
2686 for (vic = 1; vic < ARRAY_SIZE(edid_4k_modes); vic++) {
2687 const struct drm_display_mode *hdmi_mode = &edid_4k_modes[vic];
2688 unsigned int clock1, clock2;
2689
2690
2691 clock1 = hdmi_mode->clock;
2692 clock2 = hdmi_mode_alternate_clock(hdmi_mode);
2693
2694 if (abs(to_match->clock - clock1) > clock_tolerance &&
2695 abs(to_match->clock - clock2) > clock_tolerance)
2696 continue;
2697
2698 if (drm_mode_equal_no_clocks(to_match, hdmi_mode))
2699 return vic;
2700 }
2701
2702 return 0;
2703}
2704
2705
2706
2707
2708
2709
2710
2711
2712
2713static u8 drm_match_hdmi_mode(const struct drm_display_mode *to_match)
2714{
2715 u8 vic;
2716
2717 if (!to_match->clock)
2718 return 0;
2719
2720 for (vic = 1; vic < ARRAY_SIZE(edid_4k_modes); vic++) {
2721 const struct drm_display_mode *hdmi_mode = &edid_4k_modes[vic];
2722 unsigned int clock1, clock2;
2723
2724
2725 clock1 = hdmi_mode->clock;
2726 clock2 = hdmi_mode_alternate_clock(hdmi_mode);
2727
2728 if ((KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock1) ||
2729 KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock2)) &&
2730 drm_mode_equal_no_clocks_no_stereo(to_match, hdmi_mode))
2731 return vic;
2732 }
2733 return 0;
2734}
2735
2736static bool drm_valid_hdmi_vic(u8 vic)
2737{
2738 return vic > 0 && vic < ARRAY_SIZE(edid_4k_modes);
2739}
2740
2741static int
2742add_alternate_cea_modes(struct drm_connector *connector, struct edid *edid)
2743{
2744 struct drm_device *dev = connector->dev;
2745 struct drm_display_mode *mode, *tmp;
2746 LIST_HEAD(list);
2747 int modes = 0;
2748
2749
2750 if (!drm_find_cea_extension(edid))
2751 return 0;
2752
2753
2754
2755
2756
2757 list_for_each_entry(mode, &connector->probed_modes, head) {
2758 const struct drm_display_mode *cea_mode = NULL;
2759 struct drm_display_mode *newmode;
2760 u8 vic = drm_match_cea_mode(mode);
2761 unsigned int clock1, clock2;
2762
2763 if (drm_valid_cea_vic(vic)) {
2764 cea_mode = &edid_cea_modes[vic];
2765 clock2 = cea_mode_alternate_clock(cea_mode);
2766 } else {
2767 vic = drm_match_hdmi_mode(mode);
2768 if (drm_valid_hdmi_vic(vic)) {
2769 cea_mode = &edid_4k_modes[vic];
2770 clock2 = hdmi_mode_alternate_clock(cea_mode);
2771 }
2772 }
2773
2774 if (!cea_mode)
2775 continue;
2776
2777 clock1 = cea_mode->clock;
2778
2779 if (clock1 == clock2)
2780 continue;
2781
2782 if (mode->clock != clock1 && mode->clock != clock2)
2783 continue;
2784
2785 newmode = drm_mode_duplicate(dev, cea_mode);
2786 if (!newmode)
2787 continue;
2788
2789
2790 newmode->flags |= mode->flags & DRM_MODE_FLAG_3D_MASK;
2791
2792
2793
2794
2795
2796 if (mode->clock != clock1)
2797 newmode->clock = clock1;
2798 else
2799 newmode->clock = clock2;
2800
2801 list_add_tail(&newmode->head, &list);
2802 }
2803
2804 list_for_each_entry_safe(mode, tmp, &list, head) {
2805 list_del(&mode->head);
2806 drm_mode_probed_add(connector, mode);
2807 modes++;
2808 }
2809
2810 return modes;
2811}
2812
2813static struct drm_display_mode *
2814drm_display_mode_from_vic_index(struct drm_connector *connector,
2815 const u8 *video_db, u8 video_len,
2816 u8 video_index)
2817{
2818 struct drm_device *dev = connector->dev;
2819 struct drm_display_mode *newmode;
2820 u8 vic;
2821
2822 if (video_db == NULL || video_index >= video_len)
2823 return NULL;
2824
2825
2826 vic = (video_db[video_index] & 127);
2827 if (!drm_valid_cea_vic(vic))
2828 return NULL;
2829
2830 newmode = drm_mode_duplicate(dev, &edid_cea_modes[vic]);
2831 if (!newmode)
2832 return NULL;
2833
2834 newmode->vrefresh = 0;
2835
2836 return newmode;
2837}
2838
2839static int
2840do_cea_modes(struct drm_connector *connector, const u8 *db, u8 len)
2841{
2842 int i, modes = 0;
2843
2844 for (i = 0; i < len; i++) {
2845 struct drm_display_mode *mode;
2846 mode = drm_display_mode_from_vic_index(connector, db, len, i);
2847 if (mode) {
2848 drm_mode_probed_add(connector, mode);
2849 modes++;
2850 }
2851 }
2852
2853 return modes;
2854}
2855
2856struct stereo_mandatory_mode {
2857 int width, height, vrefresh;
2858 unsigned int flags;
2859};
2860
2861static const struct stereo_mandatory_mode stereo_mandatory_modes[] = {
2862 { 1920, 1080, 24, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM },
2863 { 1920, 1080, 24, DRM_MODE_FLAG_3D_FRAME_PACKING },
2864 { 1920, 1080, 50,
2865 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF },
2866 { 1920, 1080, 60,
2867 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF },
2868 { 1280, 720, 50, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM },
2869 { 1280, 720, 50, DRM_MODE_FLAG_3D_FRAME_PACKING },
2870 { 1280, 720, 60, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM },
2871 { 1280, 720, 60, DRM_MODE_FLAG_3D_FRAME_PACKING }
2872};
2873
2874static bool
2875stereo_match_mandatory(const struct drm_display_mode *mode,
2876 const struct stereo_mandatory_mode *stereo_mode)
2877{
2878 unsigned int interlaced = mode->flags & DRM_MODE_FLAG_INTERLACE;
2879
2880 return mode->hdisplay == stereo_mode->width &&
2881 mode->vdisplay == stereo_mode->height &&
2882 interlaced == (stereo_mode->flags & DRM_MODE_FLAG_INTERLACE) &&
2883 drm_mode_vrefresh(mode) == stereo_mode->vrefresh;
2884}
2885
2886static int add_hdmi_mandatory_stereo_modes(struct drm_connector *connector)
2887{
2888 struct drm_device *dev = connector->dev;
2889 const struct drm_display_mode *mode;
2890 struct list_head stereo_modes;
2891 int modes = 0, i;
2892
2893 INIT_LIST_HEAD(&stereo_modes);
2894
2895 list_for_each_entry(mode, &connector->probed_modes, head) {
2896 for (i = 0; i < ARRAY_SIZE(stereo_mandatory_modes); i++) {
2897 const struct stereo_mandatory_mode *mandatory;
2898 struct drm_display_mode *new_mode;
2899
2900 if (!stereo_match_mandatory(mode,
2901 &stereo_mandatory_modes[i]))
2902 continue;
2903
2904 mandatory = &stereo_mandatory_modes[i];
2905 new_mode = drm_mode_duplicate(dev, mode);
2906 if (!new_mode)
2907 continue;
2908
2909 new_mode->flags |= mandatory->flags;
2910 list_add_tail(&new_mode->head, &stereo_modes);
2911 modes++;
2912 }
2913 }
2914
2915 list_splice_tail(&stereo_modes, &connector->probed_modes);
2916
2917 return modes;
2918}
2919
2920static int add_hdmi_mode(struct drm_connector *connector, u8 vic)
2921{
2922 struct drm_device *dev = connector->dev;
2923 struct drm_display_mode *newmode;
2924
2925 if (!drm_valid_hdmi_vic(vic)) {
2926 DRM_ERROR("Unknown HDMI VIC: %d\n", vic);
2927 return 0;
2928 }
2929
2930 newmode = drm_mode_duplicate(dev, &edid_4k_modes[vic]);
2931 if (!newmode)
2932 return 0;
2933
2934 drm_mode_probed_add(connector, newmode);
2935
2936 return 1;
2937}
2938
2939static int add_3d_struct_modes(struct drm_connector *connector, u16 structure,
2940 const u8 *video_db, u8 video_len, u8 video_index)
2941{
2942 struct drm_display_mode *newmode;
2943 int modes = 0;
2944
2945 if (structure & (1 << 0)) {
2946 newmode = drm_display_mode_from_vic_index(connector, video_db,
2947 video_len,
2948 video_index);
2949 if (newmode) {
2950 newmode->flags |= DRM_MODE_FLAG_3D_FRAME_PACKING;
2951 drm_mode_probed_add(connector, newmode);
2952 modes++;
2953 }
2954 }
2955 if (structure & (1 << 6)) {
2956 newmode = drm_display_mode_from_vic_index(connector, video_db,
2957 video_len,
2958 video_index);
2959 if (newmode) {
2960 newmode->flags |= DRM_MODE_FLAG_3D_TOP_AND_BOTTOM;
2961 drm_mode_probed_add(connector, newmode);
2962 modes++;
2963 }
2964 }
2965 if (structure & (1 << 8)) {
2966 newmode = drm_display_mode_from_vic_index(connector, video_db,
2967 video_len,
2968 video_index);
2969 if (newmode) {
2970 newmode->flags |= DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF;
2971 drm_mode_probed_add(connector, newmode);
2972 modes++;
2973 }
2974 }
2975
2976 return modes;
2977}
2978
2979
2980
2981
2982
2983
2984
2985
2986
2987
2988static int
2989do_hdmi_vsdb_modes(struct drm_connector *connector, const u8 *db, u8 len,
2990 const u8 *video_db, u8 video_len)
2991{
2992 int modes = 0, offset = 0, i, multi_present = 0, multi_len;
2993 u8 vic_len, hdmi_3d_len = 0;
2994 u16 mask;
2995 u16 structure_all;
2996
2997 if (len < 8)
2998 goto out;
2999
3000
3001 if (!(db[8] & (1 << 5)))
3002 goto out;
3003
3004
3005 if (db[8] & (1 << 7))
3006 offset += 2;
3007
3008
3009 if (db[8] & (1 << 6))
3010 offset += 2;
3011
3012
3013
3014 if (len < (8 + offset + 2))
3015 goto out;
3016
3017
3018 offset++;
3019 if (db[8 + offset] & (1 << 7)) {
3020 modes += add_hdmi_mandatory_stereo_modes(connector);
3021
3022
3023 multi_present = (db[8 + offset] & 0x60) >> 5;
3024 }
3025
3026 offset++;
3027 vic_len = db[8 + offset] >> 5;
3028 hdmi_3d_len = db[8 + offset] & 0x1f;
3029
3030 for (i = 0; i < vic_len && len >= (9 + offset + i); i++) {
3031 u8 vic;
3032
3033 vic = db[9 + offset + i];
3034 modes += add_hdmi_mode(connector, vic);
3035 }
3036 offset += 1 + vic_len;
3037
3038 if (multi_present == 1)
3039 multi_len = 2;
3040 else if (multi_present == 2)
3041 multi_len = 4;
3042 else
3043 multi_len = 0;
3044
3045 if (len < (8 + offset + hdmi_3d_len - 1))
3046 goto out;
3047
3048 if (hdmi_3d_len < multi_len)
3049 goto out;
3050
3051 if (multi_present == 1 || multi_present == 2) {
3052
3053 structure_all = (db[8 + offset] << 8) | db[9 + offset];
3054
3055
3056 if (multi_present == 2)
3057 mask = (db[10 + offset] << 8) | db[11 + offset];
3058 else
3059 mask = 0xffff;
3060
3061 for (i = 0; i < 16; i++) {
3062 if (mask & (1 << i))
3063 modes += add_3d_struct_modes(connector,
3064 structure_all,
3065 video_db,
3066 video_len, i);
3067 }
3068 }
3069
3070 offset += multi_len;
3071
3072 for (i = 0; i < (hdmi_3d_len - multi_len); i++) {
3073 int vic_index;
3074 struct drm_display_mode *newmode = NULL;
3075 unsigned int newflag = 0;
3076 bool detail_present;
3077
3078 detail_present = ((db[8 + offset + i] & 0x0f) > 7);
3079
3080 if (detail_present && (i + 1 == hdmi_3d_len - multi_len))
3081 break;
3082
3083
3084 vic_index = db[8 + offset + i] >> 4;
3085
3086
3087 switch (db[8 + offset + i] & 0x0f) {
3088 case 0:
3089 newflag = DRM_MODE_FLAG_3D_FRAME_PACKING;
3090 break;
3091 case 6:
3092 newflag = DRM_MODE_FLAG_3D_TOP_AND_BOTTOM;
3093 break;
3094 case 8:
3095
3096 if ((db[9 + offset + i] >> 4) == 1)
3097 newflag = DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF;
3098 break;
3099 }
3100
3101 if (newflag != 0) {
3102 newmode = drm_display_mode_from_vic_index(connector,
3103 video_db,
3104 video_len,
3105 vic_index);
3106
3107 if (newmode) {
3108 newmode->flags |= newflag;
3109 drm_mode_probed_add(connector, newmode);
3110 modes++;
3111 }
3112 }
3113
3114 if (detail_present)
3115 i++;
3116 }
3117
3118out:
3119 return modes;
3120}
3121
3122static int
3123cea_db_payload_len(const u8 *db)
3124{
3125 return db[0] & 0x1f;
3126}
3127
3128static int
3129cea_db_tag(const u8 *db)
3130{
3131 return db[0] >> 5;
3132}
3133
3134static int
3135cea_revision(const u8 *cea)
3136{
3137 return cea[1];
3138}
3139
3140static int
3141cea_db_offsets(const u8 *cea, int *start, int *end)
3142{
3143
3144 *start = 4;
3145 *end = cea[2];
3146 if (*end == 0)
3147 *end = 127;
3148 if (*end < 4 || *end > 127)
3149 return -ERANGE;
3150 return 0;
3151}
3152
3153static bool cea_db_is_hdmi_vsdb(const u8 *db)
3154{
3155 int hdmi_id;
3156
3157 if (cea_db_tag(db) != VENDOR_BLOCK)
3158 return false;
3159
3160 if (cea_db_payload_len(db) < 5)
3161 return false;
3162
3163 hdmi_id = db[1] | (db[2] << 8) | (db[3] << 16);
3164
3165 return hdmi_id == HDMI_IEEE_OUI;
3166}
3167
3168#define for_each_cea_db(cea, i, start, end) \
3169 for ((i) = (start); (i) < (end) && (i) + cea_db_payload_len(&(cea)[(i)]) < (end); (i) += cea_db_payload_len(&(cea)[(i)]) + 1)
3170
3171static int
3172add_cea_modes(struct drm_connector *connector, struct edid *edid)
3173{
3174 const u8 *cea = drm_find_cea_extension(edid);
3175 const u8 *db, *hdmi = NULL, *video = NULL;
3176 u8 dbl, hdmi_len, video_len = 0;
3177 int modes = 0;
3178
3179 if (cea && cea_revision(cea) >= 3) {
3180 int i, start, end;
3181
3182 if (cea_db_offsets(cea, &start, &end))
3183 return 0;
3184
3185 for_each_cea_db(cea, i, start, end) {
3186 db = &cea[i];
3187 dbl = cea_db_payload_len(db);
3188
3189 if (cea_db_tag(db) == VIDEO_BLOCK) {
3190 video = db + 1;
3191 video_len = dbl;
3192 modes += do_cea_modes(connector, video, dbl);
3193 }
3194 else if (cea_db_is_hdmi_vsdb(db)) {
3195 hdmi = db;
3196 hdmi_len = dbl;
3197 }
3198 }
3199 }
3200
3201
3202
3203
3204
3205 if (hdmi)
3206 modes += do_hdmi_vsdb_modes(connector, hdmi, hdmi_len, video,
3207 video_len);
3208
3209 return modes;
3210}
3211
3212static void fixup_detailed_cea_mode_clock(struct drm_display_mode *mode)
3213{
3214 const struct drm_display_mode *cea_mode;
3215 int clock1, clock2, clock;
3216 u8 vic;
3217 const char *type;
3218
3219
3220
3221
3222
3223 vic = drm_match_cea_mode_clock_tolerance(mode, 5);
3224 if (drm_valid_cea_vic(vic)) {
3225 type = "CEA";
3226 cea_mode = &edid_cea_modes[vic];
3227 clock1 = cea_mode->clock;
3228 clock2 = cea_mode_alternate_clock(cea_mode);
3229 } else {
3230 vic = drm_match_hdmi_mode_clock_tolerance(mode, 5);
3231 if (drm_valid_hdmi_vic(vic)) {
3232 type = "HDMI";
3233 cea_mode = &edid_4k_modes[vic];
3234 clock1 = cea_mode->clock;
3235 clock2 = hdmi_mode_alternate_clock(cea_mode);
3236 } else {
3237 return;
3238 }
3239 }
3240
3241
3242 if (abs(mode->clock - clock1) < abs(mode->clock - clock2))
3243 clock = clock1;
3244 else
3245 clock = clock2;
3246
3247 if (mode->clock == clock)
3248 return;
3249
3250 DRM_DEBUG("detailed mode matches %s VIC %d, adjusting clock %d -> %d\n",
3251 type, vic, mode->clock, clock);
3252 mode->clock = clock;
3253}
3254
3255static void
3256drm_parse_hdmi_vsdb_audio(struct drm_connector *connector, const u8 *db)
3257{
3258 u8 len = cea_db_payload_len(db);
3259
3260 if (len >= 6)
3261 connector->eld[5] |= (db[6] >> 7) << 1;
3262 if (len >= 8) {
3263 connector->latency_present[0] = db[8] >> 7;
3264 connector->latency_present[1] = (db[8] >> 6) & 1;
3265 }
3266 if (len >= 9)
3267 connector->video_latency[0] = db[9];
3268 if (len >= 10)
3269 connector->audio_latency[0] = db[10];
3270 if (len >= 11)
3271 connector->video_latency[1] = db[11];
3272 if (len >= 12)
3273 connector->audio_latency[1] = db[12];
3274
3275 DRM_DEBUG_KMS("HDMI: latency present %d %d, "
3276 "video latency %d %d, "
3277 "audio latency %d %d\n",
3278 connector->latency_present[0],
3279 connector->latency_present[1],
3280 connector->video_latency[0],
3281 connector->video_latency[1],
3282 connector->audio_latency[0],
3283 connector->audio_latency[1]);
3284}
3285
3286static void
3287monitor_name(struct detailed_timing *t, void *data)
3288{
3289 if (t->data.other_data.type == EDID_DETAIL_MONITOR_NAME)
3290 *(u8 **)data = t->data.other_data.data.str.str;
3291}
3292
3293static int get_monitor_name(struct edid *edid, char name[13])
3294{
3295 char *edid_name = NULL;
3296 int mnl;
3297
3298 if (!edid || !name)
3299 return 0;
3300
3301 drm_for_each_detailed_block((u8 *)edid, monitor_name, &edid_name);
3302 for (mnl = 0; edid_name && mnl < 13; mnl++) {
3303 if (edid_name[mnl] == 0x0a)
3304 break;
3305
3306 name[mnl] = edid_name[mnl];
3307 }
3308
3309 return mnl;
3310}
3311
3312
3313
3314
3315
3316
3317
3318
3319void drm_edid_get_monitor_name(struct edid *edid, char *name, int bufsize)
3320{
3321 int name_length;
3322 char buf[13];
3323
3324 if (bufsize <= 0)
3325 return;
3326
3327 name_length = min(get_monitor_name(edid, buf), bufsize - 1);
3328 memcpy(name, buf, name_length);
3329 name[name_length] = '\0';
3330}
3331EXPORT_SYMBOL(drm_edid_get_monitor_name);
3332
3333
3334
3335
3336
3337
3338
3339
3340
3341
3342void drm_edid_to_eld(struct drm_connector *connector, struct edid *edid)
3343{
3344 uint8_t *eld = connector->eld;
3345 u8 *cea;
3346 u8 *db;
3347 int total_sad_count = 0;
3348 int mnl;
3349 int dbl;
3350
3351 memset(eld, 0, sizeof(connector->eld));
3352
3353 connector->latency_present[0] = false;
3354 connector->latency_present[1] = false;
3355 connector->video_latency[0] = 0;
3356 connector->audio_latency[0] = 0;
3357 connector->video_latency[1] = 0;
3358 connector->audio_latency[1] = 0;
3359
3360 cea = drm_find_cea_extension(edid);
3361 if (!cea) {
3362 DRM_DEBUG_KMS("ELD: no CEA Extension found\n");
3363 return;
3364 }
3365
3366 mnl = get_monitor_name(edid, eld + 20);
3367
3368 eld[4] = (cea[1] << 5) | mnl;
3369 DRM_DEBUG_KMS("ELD monitor %s\n", eld + 20);
3370
3371 eld[0] = 2 << 3;
3372
3373 eld[16] = edid->mfg_id[0];
3374 eld[17] = edid->mfg_id[1];
3375 eld[18] = edid->prod_code[0];
3376 eld[19] = edid->prod_code[1];
3377
3378 if (cea_revision(cea) >= 3) {
3379 int i, start, end;
3380
3381 if (cea_db_offsets(cea, &start, &end)) {
3382 start = 0;
3383 end = 0;
3384 }
3385
3386 for_each_cea_db(cea, i, start, end) {
3387 db = &cea[i];
3388 dbl = cea_db_payload_len(db);
3389
3390 switch (cea_db_tag(db)) {
3391 int sad_count;
3392
3393 case AUDIO_BLOCK:
3394
3395 sad_count = min(dbl / 3, 15 - total_sad_count);
3396 if (sad_count >= 1)
3397 memcpy(eld + 20 + mnl + total_sad_count * 3,
3398 &db[1], sad_count * 3);
3399 total_sad_count += sad_count;
3400 break;
3401 case SPEAKER_BLOCK:
3402
3403 if (dbl >= 1)
3404 eld[7] = db[1];
3405 break;
3406 case VENDOR_BLOCK:
3407
3408 if (cea_db_is_hdmi_vsdb(db))
3409 drm_parse_hdmi_vsdb_audio(connector, db);
3410 break;
3411 default:
3412 break;
3413 }
3414 }
3415 }
3416 eld[5] |= total_sad_count << 4;
3417
3418 eld[DRM_ELD_BASELINE_ELD_LEN] =
3419 DIV_ROUND_UP(drm_eld_calc_baseline_block_size(eld), 4);
3420
3421 DRM_DEBUG_KMS("ELD size %d, SAD count %d\n",
3422 drm_eld_size(eld), total_sad_count);
3423}
3424EXPORT_SYMBOL(drm_edid_to_eld);
3425
3426
3427
3428
3429
3430
3431
3432
3433
3434
3435
3436
3437int drm_edid_to_sad(struct edid *edid, struct cea_sad **sads)
3438{
3439 int count = 0;
3440 int i, start, end, dbl;
3441 u8 *cea;
3442
3443 cea = drm_find_cea_extension(edid);
3444 if (!cea) {
3445 DRM_DEBUG_KMS("SAD: no CEA Extension found\n");
3446 return -ENOENT;
3447 }
3448
3449 if (cea_revision(cea) < 3) {
3450 DRM_DEBUG_KMS("SAD: wrong CEA revision\n");
3451 return -ENOTSUPP;
3452 }
3453
3454 if (cea_db_offsets(cea, &start, &end)) {
3455 DRM_DEBUG_KMS("SAD: invalid data block offsets\n");
3456 return -EPROTO;
3457 }
3458
3459 for_each_cea_db(cea, i, start, end) {
3460 u8 *db = &cea[i];
3461
3462 if (cea_db_tag(db) == AUDIO_BLOCK) {
3463 int j;
3464 dbl = cea_db_payload_len(db);
3465
3466 count = dbl / 3;
3467 *sads = kcalloc(count, sizeof(**sads), GFP_KERNEL);
3468 if (!*sads)
3469 return -ENOMEM;
3470 for (j = 0; j < count; j++) {
3471 u8 *sad = &db[1 + j * 3];
3472
3473 (*sads)[j].format = (sad[0] & 0x78) >> 3;
3474 (*sads)[j].channels = sad[0] & 0x7;
3475 (*sads)[j].freq = sad[1] & 0x7F;
3476 (*sads)[j].byte2 = sad[2];
3477 }
3478 break;
3479 }
3480 }
3481
3482 return count;
3483}
3484EXPORT_SYMBOL(drm_edid_to_sad);
3485
3486
3487
3488
3489
3490
3491
3492
3493
3494
3495
3496
3497
3498int drm_edid_to_speaker_allocation(struct edid *edid, u8 **sadb)
3499{
3500 int count = 0;
3501 int i, start, end, dbl;
3502 const u8 *cea;
3503
3504 cea = drm_find_cea_extension(edid);
3505 if (!cea) {
3506 DRM_DEBUG_KMS("SAD: no CEA Extension found\n");
3507 return -ENOENT;
3508 }
3509
3510 if (cea_revision(cea) < 3) {
3511 DRM_DEBUG_KMS("SAD: wrong CEA revision\n");
3512 return -ENOTSUPP;
3513 }
3514
3515 if (cea_db_offsets(cea, &start, &end)) {
3516 DRM_DEBUG_KMS("SAD: invalid data block offsets\n");
3517 return -EPROTO;
3518 }
3519
3520 for_each_cea_db(cea, i, start, end) {
3521 const u8 *db = &cea[i];
3522
3523 if (cea_db_tag(db) == SPEAKER_BLOCK) {
3524 dbl = cea_db_payload_len(db);
3525
3526
3527 if (dbl == 3) {
3528 *sadb = kmemdup(&db[1], dbl, GFP_KERNEL);
3529 if (!*sadb)
3530 return -ENOMEM;
3531 count = dbl;
3532 break;
3533 }
3534 }
3535 }
3536
3537 return count;
3538}
3539EXPORT_SYMBOL(drm_edid_to_speaker_allocation);
3540
3541
3542
3543
3544
3545
3546
3547
3548
3549int drm_av_sync_delay(struct drm_connector *connector,
3550 const struct drm_display_mode *mode)
3551{
3552 int i = !!(mode->flags & DRM_MODE_FLAG_INTERLACE);
3553 int a, v;
3554
3555 if (!connector->latency_present[0])
3556 return 0;
3557 if (!connector->latency_present[1])
3558 i = 0;
3559
3560 a = connector->audio_latency[i];
3561 v = connector->video_latency[i];
3562
3563
3564
3565
3566 if (a == 255 || v == 255)
3567 return 0;
3568
3569
3570
3571
3572
3573 if (a)
3574 a = min(2 * (a - 1), 500);
3575 if (v)
3576 v = min(2 * (v - 1), 500);
3577
3578 return max(v - a, 0);
3579}
3580EXPORT_SYMBOL(drm_av_sync_delay);
3581
3582
3583
3584
3585
3586
3587
3588
3589
3590
3591
3592struct drm_connector *drm_select_eld(struct drm_encoder *encoder)
3593{
3594 struct drm_connector *connector;
3595 struct drm_device *dev = encoder->dev;
3596
3597 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
3598 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
3599
3600 drm_for_each_connector(connector, dev)
3601 if (connector->encoder == encoder && connector->eld[0])
3602 return connector;
3603
3604 return NULL;
3605}
3606EXPORT_SYMBOL(drm_select_eld);
3607
3608
3609
3610
3611
3612
3613
3614
3615
3616bool drm_detect_hdmi_monitor(struct edid *edid)
3617{
3618 u8 *edid_ext;
3619 int i;
3620 int start_offset, end_offset;
3621
3622 edid_ext = drm_find_cea_extension(edid);
3623 if (!edid_ext)
3624 return false;
3625
3626 if (cea_db_offsets(edid_ext, &start_offset, &end_offset))
3627 return false;
3628
3629
3630
3631
3632
3633 for_each_cea_db(edid_ext, i, start_offset, end_offset) {
3634 if (cea_db_is_hdmi_vsdb(&edid_ext[i]))
3635 return true;
3636 }
3637
3638 return false;
3639}
3640EXPORT_SYMBOL(drm_detect_hdmi_monitor);
3641
3642
3643
3644
3645
3646
3647
3648
3649
3650
3651
3652
3653
3654bool drm_detect_monitor_audio(struct edid *edid)
3655{
3656 u8 *edid_ext;
3657 int i, j;
3658 bool has_audio = false;
3659 int start_offset, end_offset;
3660
3661 edid_ext = drm_find_cea_extension(edid);
3662 if (!edid_ext)
3663 goto end;
3664
3665 has_audio = ((edid_ext[3] & EDID_BASIC_AUDIO) != 0);
3666
3667 if (has_audio) {
3668 DRM_DEBUG_KMS("Monitor has basic audio support\n");
3669 goto end;
3670 }
3671
3672 if (cea_db_offsets(edid_ext, &start_offset, &end_offset))
3673 goto end;
3674
3675 for_each_cea_db(edid_ext, i, start_offset, end_offset) {
3676 if (cea_db_tag(&edid_ext[i]) == AUDIO_BLOCK) {
3677 has_audio = true;
3678 for (j = 1; j < cea_db_payload_len(&edid_ext[i]) + 1; j += 3)
3679 DRM_DEBUG_KMS("CEA audio format %d\n",
3680 (edid_ext[i + j] >> 3) & 0xf);
3681 goto end;
3682 }
3683 }
3684end:
3685 return has_audio;
3686}
3687EXPORT_SYMBOL(drm_detect_monitor_audio);
3688
3689
3690
3691
3692
3693
3694
3695
3696
3697
3698
3699bool drm_rgb_quant_range_selectable(struct edid *edid)
3700{
3701 u8 *edid_ext;
3702 int i, start, end;
3703
3704 edid_ext = drm_find_cea_extension(edid);
3705 if (!edid_ext)
3706 return false;
3707
3708 if (cea_db_offsets(edid_ext, &start, &end))
3709 return false;
3710
3711 for_each_cea_db(edid_ext, i, start, end) {
3712 if (cea_db_tag(&edid_ext[i]) == VIDEO_CAPABILITY_BLOCK &&
3713 cea_db_payload_len(&edid_ext[i]) == 2) {
3714 DRM_DEBUG_KMS("CEA VCDB 0x%02x\n", edid_ext[i + 2]);
3715 return edid_ext[i + 2] & EDID_CEA_VCDB_QS;
3716 }
3717 }
3718
3719 return false;
3720}
3721EXPORT_SYMBOL(drm_rgb_quant_range_selectable);
3722
3723static void drm_parse_hdmi_deep_color_info(struct drm_connector *connector,
3724 const u8 *hdmi)
3725{
3726 struct drm_display_info *info = &connector->display_info;
3727 unsigned int dc_bpc = 0;
3728
3729
3730 info->bpc = 8;
3731
3732 if (cea_db_payload_len(hdmi) < 6)
3733 return;
3734
3735 if (hdmi[6] & DRM_EDID_HDMI_DC_30) {
3736 dc_bpc = 10;
3737 info->edid_hdmi_dc_modes |= DRM_EDID_HDMI_DC_30;
3738 DRM_DEBUG("%s: HDMI sink does deep color 30.\n",
3739 connector->name);
3740 }
3741
3742 if (hdmi[6] & DRM_EDID_HDMI_DC_36) {
3743 dc_bpc = 12;
3744 info->edid_hdmi_dc_modes |= DRM_EDID_HDMI_DC_36;
3745 DRM_DEBUG("%s: HDMI sink does deep color 36.\n",
3746 connector->name);
3747 }
3748
3749 if (hdmi[6] & DRM_EDID_HDMI_DC_48) {
3750 dc_bpc = 16;
3751 info->edid_hdmi_dc_modes |= DRM_EDID_HDMI_DC_48;
3752 DRM_DEBUG("%s: HDMI sink does deep color 48.\n",
3753 connector->name);
3754 }
3755
3756 if (dc_bpc == 0) {
3757 DRM_DEBUG("%s: No deep color support on this HDMI sink.\n",
3758 connector->name);
3759 return;
3760 }
3761
3762 DRM_DEBUG("%s: Assigning HDMI sink color depth as %d bpc.\n",
3763 connector->name, dc_bpc);
3764 info->bpc = dc_bpc;
3765
3766
3767
3768
3769
3770
3771 info->color_formats = DRM_COLOR_FORMAT_RGB444;
3772
3773
3774 if (hdmi[6] & DRM_EDID_HDMI_DC_Y444) {
3775 info->color_formats |= DRM_COLOR_FORMAT_YCRCB444;
3776 DRM_DEBUG("%s: HDMI sink does YCRCB444 in deep color.\n",
3777 connector->name);
3778 }
3779
3780
3781
3782
3783
3784 if (!(hdmi[6] & DRM_EDID_HDMI_DC_36)) {
3785 DRM_DEBUG("%s: HDMI sink should do DC_36, but does not!\n",
3786 connector->name);
3787 }
3788}
3789
3790static void
3791drm_parse_hdmi_vsdb_video(struct drm_connector *connector, const u8 *db)
3792{
3793 struct drm_display_info *info = &connector->display_info;
3794 u8 len = cea_db_payload_len(db);
3795
3796 if (len >= 6)
3797 info->dvi_dual = db[6] & 1;
3798 if (len >= 7)
3799 info->max_tmds_clock = db[7] * 5000;
3800
3801 DRM_DEBUG_KMS("HDMI: DVI dual %d, "
3802 "max TMDS clock %d kHz\n",
3803 info->dvi_dual,
3804 info->max_tmds_clock);
3805
3806 drm_parse_hdmi_deep_color_info(connector, db);
3807}
3808
3809static void drm_parse_cea_ext(struct drm_connector *connector,
3810 struct edid *edid)
3811{
3812 struct drm_display_info *info = &connector->display_info;
3813 const u8 *edid_ext;
3814 int i, start, end;
3815
3816 edid_ext = drm_find_cea_extension(edid);
3817 if (!edid_ext)
3818 return;
3819
3820 info->cea_rev = edid_ext[1];
3821
3822
3823 info->color_formats = DRM_COLOR_FORMAT_RGB444;
3824 if (edid_ext[3] & EDID_CEA_YCRCB444)
3825 info->color_formats |= DRM_COLOR_FORMAT_YCRCB444;
3826 if (edid_ext[3] & EDID_CEA_YCRCB422)
3827 info->color_formats |= DRM_COLOR_FORMAT_YCRCB422;
3828
3829 if (cea_db_offsets(edid_ext, &start, &end))
3830 return;
3831
3832 for_each_cea_db(edid_ext, i, start, end) {
3833 const u8 *db = &edid_ext[i];
3834
3835 if (cea_db_is_hdmi_vsdb(db))
3836 drm_parse_hdmi_vsdb_video(connector, db);
3837 }
3838}
3839
3840static void drm_add_display_info(struct drm_connector *connector,
3841 struct edid *edid)
3842{
3843 struct drm_display_info *info = &connector->display_info;
3844
3845 info->width_mm = edid->width_cm * 10;
3846 info->height_mm = edid->height_cm * 10;
3847
3848
3849 info->bpc = 0;
3850 info->color_formats = 0;
3851 info->cea_rev = 0;
3852 info->max_tmds_clock = 0;
3853 info->dvi_dual = false;
3854
3855 if (edid->revision < 3)
3856 return;
3857
3858 if (!(edid->input & DRM_EDID_INPUT_DIGITAL))
3859 return;
3860
3861 drm_parse_cea_ext(connector, edid);
3862
3863
3864
3865
3866
3867
3868
3869
3870 if ((info->bpc == 0) && (edid->revision < 4) &&
3871 (edid->input & DRM_EDID_DIGITAL_TYPE_DVI)) {
3872 info->bpc = 8;
3873 DRM_DEBUG("%s: Assigning DFP sink color depth as %d bpc.\n",
3874 connector->name, info->bpc);
3875 }
3876
3877
3878 if (edid->revision < 4)
3879 return;
3880
3881 switch (edid->input & DRM_EDID_DIGITAL_DEPTH_MASK) {
3882 case DRM_EDID_DIGITAL_DEPTH_6:
3883 info->bpc = 6;
3884 break;
3885 case DRM_EDID_DIGITAL_DEPTH_8:
3886 info->bpc = 8;
3887 break;
3888 case DRM_EDID_DIGITAL_DEPTH_10:
3889 info->bpc = 10;
3890 break;
3891 case DRM_EDID_DIGITAL_DEPTH_12:
3892 info->bpc = 12;
3893 break;
3894 case DRM_EDID_DIGITAL_DEPTH_14:
3895 info->bpc = 14;
3896 break;
3897 case DRM_EDID_DIGITAL_DEPTH_16:
3898 info->bpc = 16;
3899 break;
3900 case DRM_EDID_DIGITAL_DEPTH_UNDEF:
3901 default:
3902 info->bpc = 0;
3903 break;
3904 }
3905
3906 DRM_DEBUG("%s: Assigning EDID-1.4 digital sink color depth as %d bpc.\n",
3907 connector->name, info->bpc);
3908
3909 info->color_formats |= DRM_COLOR_FORMAT_RGB444;
3910 if (edid->features & DRM_EDID_FEATURE_RGB_YCRCB444)
3911 info->color_formats |= DRM_COLOR_FORMAT_YCRCB444;
3912 if (edid->features & DRM_EDID_FEATURE_RGB_YCRCB422)
3913 info->color_formats |= DRM_COLOR_FORMAT_YCRCB422;
3914}
3915
3916static int validate_displayid(u8 *displayid, int length, int idx)
3917{
3918 int i;
3919 u8 csum = 0;
3920 struct displayid_hdr *base;
3921
3922 base = (struct displayid_hdr *)&displayid[idx];
3923
3924 DRM_DEBUG_KMS("base revision 0x%x, length %d, %d %d\n",
3925 base->rev, base->bytes, base->prod_id, base->ext_count);
3926
3927 if (base->bytes + 5 > length - idx)
3928 return -EINVAL;
3929 for (i = idx; i <= base->bytes + 5; i++) {
3930 csum += displayid[i];
3931 }
3932 if (csum) {
3933 DRM_ERROR("DisplayID checksum invalid, remainder is %d\n", csum);
3934 return -EINVAL;
3935 }
3936 return 0;
3937}
3938
3939static struct drm_display_mode *drm_mode_displayid_detailed(struct drm_device *dev,
3940 struct displayid_detailed_timings_1 *timings)
3941{
3942 struct drm_display_mode *mode;
3943 unsigned pixel_clock = (timings->pixel_clock[0] |
3944 (timings->pixel_clock[1] << 8) |
3945 (timings->pixel_clock[2] << 16));
3946 unsigned hactive = (timings->hactive[0] | timings->hactive[1] << 8) + 1;
3947 unsigned hblank = (timings->hblank[0] | timings->hblank[1] << 8) + 1;
3948 unsigned hsync = (timings->hsync[0] | (timings->hsync[1] & 0x7f) << 8) + 1;
3949 unsigned hsync_width = (timings->hsw[0] | timings->hsw[1] << 8) + 1;
3950 unsigned vactive = (timings->vactive[0] | timings->vactive[1] << 8) + 1;
3951 unsigned vblank = (timings->vblank[0] | timings->vblank[1] << 8) + 1;
3952 unsigned vsync = (timings->vsync[0] | (timings->vsync[1] & 0x7f) << 8) + 1;
3953 unsigned vsync_width = (timings->vsw[0] | timings->vsw[1] << 8) + 1;
3954 bool hsync_positive = (timings->hsync[1] >> 7) & 0x1;
3955 bool vsync_positive = (timings->vsync[1] >> 7) & 0x1;
3956 mode = drm_mode_create(dev);
3957 if (!mode)
3958 return NULL;
3959
3960 mode->clock = pixel_clock * 10;
3961 mode->hdisplay = hactive;
3962 mode->hsync_start = mode->hdisplay + hsync;
3963 mode->hsync_end = mode->hsync_start + hsync_width;
3964 mode->htotal = mode->hdisplay + hblank;
3965
3966 mode->vdisplay = vactive;
3967 mode->vsync_start = mode->vdisplay + vsync;
3968 mode->vsync_end = mode->vsync_start + vsync_width;
3969 mode->vtotal = mode->vdisplay + vblank;
3970
3971 mode->flags = 0;
3972 mode->flags |= hsync_positive ? DRM_MODE_FLAG_PHSYNC : DRM_MODE_FLAG_NHSYNC;
3973 mode->flags |= vsync_positive ? DRM_MODE_FLAG_PVSYNC : DRM_MODE_FLAG_NVSYNC;
3974 mode->type = DRM_MODE_TYPE_DRIVER;
3975
3976 if (timings->flags & 0x80)
3977 mode->type |= DRM_MODE_TYPE_PREFERRED;
3978 mode->vrefresh = drm_mode_vrefresh(mode);
3979 drm_mode_set_name(mode);
3980
3981 return mode;
3982}
3983
3984static int add_displayid_detailed_1_modes(struct drm_connector *connector,
3985 struct displayid_block *block)
3986{
3987 struct displayid_detailed_timing_block *det = (struct displayid_detailed_timing_block *)block;
3988 int i;
3989 int num_timings;
3990 struct drm_display_mode *newmode;
3991 int num_modes = 0;
3992
3993 if (block->num_bytes % 20)
3994 return 0;
3995
3996 num_timings = block->num_bytes / 20;
3997 for (i = 0; i < num_timings; i++) {
3998 struct displayid_detailed_timings_1 *timings = &det->timings[i];
3999
4000 newmode = drm_mode_displayid_detailed(connector->dev, timings);
4001 if (!newmode)
4002 continue;
4003
4004 drm_mode_probed_add(connector, newmode);
4005 num_modes++;
4006 }
4007 return num_modes;
4008}
4009
4010static int add_displayid_detailed_modes(struct drm_connector *connector,
4011 struct edid *edid)
4012{
4013 u8 *displayid;
4014 int ret;
4015 int idx = 1;
4016 int length = EDID_LENGTH;
4017 struct displayid_block *block;
4018 int num_modes = 0;
4019
4020 displayid = drm_find_displayid_extension(edid);
4021 if (!displayid)
4022 return 0;
4023
4024 ret = validate_displayid(displayid, length, idx);
4025 if (ret)
4026 return 0;
4027
4028 idx += sizeof(struct displayid_hdr);
4029 while (block = (struct displayid_block *)&displayid[idx],
4030 idx + sizeof(struct displayid_block) <= length &&
4031 idx + sizeof(struct displayid_block) + block->num_bytes <= length &&
4032 block->num_bytes > 0) {
4033 idx += block->num_bytes + sizeof(struct displayid_block);
4034 switch (block->tag) {
4035 case DATA_BLOCK_TYPE_1_DETAILED_TIMING:
4036 num_modes += add_displayid_detailed_1_modes(connector, block);
4037 break;
4038 }
4039 }
4040 return num_modes;
4041}
4042
4043
4044
4045
4046
4047
4048
4049
4050
4051
4052
4053
4054int drm_add_edid_modes(struct drm_connector *connector, struct edid *edid)
4055{
4056 int num_modes = 0;
4057 u32 quirks;
4058
4059 if (edid == NULL) {
4060 return 0;
4061 }
4062 if (!drm_edid_is_valid(edid)) {
4063 dev_warn(connector->dev->dev, "%s: EDID invalid.\n",
4064 connector->name);
4065 return 0;
4066 }
4067
4068 quirks = edid_get_quirks(edid);
4069
4070
4071
4072
4073
4074
4075
4076
4077
4078
4079
4080
4081
4082
4083
4084 num_modes += add_detailed_modes(connector, edid, quirks);
4085 num_modes += add_cvt_modes(connector, edid);
4086 num_modes += add_standard_modes(connector, edid);
4087 num_modes += add_established_modes(connector, edid);
4088 num_modes += add_cea_modes(connector, edid);
4089 num_modes += add_alternate_cea_modes(connector, edid);
4090 num_modes += add_displayid_detailed_modes(connector, edid);
4091 if (edid->features & DRM_EDID_FEATURE_DEFAULT_GTF)
4092 num_modes += add_inferred_modes(connector, edid);
4093
4094 if (quirks & (EDID_QUIRK_PREFER_LARGE_60 | EDID_QUIRK_PREFER_LARGE_75))
4095 edid_fixup_preferred(connector, quirks);
4096
4097 drm_add_display_info(connector, edid);
4098
4099 if (quirks & EDID_QUIRK_FORCE_6BPC)
4100 connector->display_info.bpc = 6;
4101
4102 if (quirks & EDID_QUIRK_FORCE_8BPC)
4103 connector->display_info.bpc = 8;
4104
4105 if (quirks & EDID_QUIRK_FORCE_12BPC)
4106 connector->display_info.bpc = 12;
4107
4108 return num_modes;
4109}
4110EXPORT_SYMBOL(drm_add_edid_modes);
4111
4112
4113
4114
4115
4116
4117
4118
4119
4120
4121
4122
4123int drm_add_modes_noedid(struct drm_connector *connector,
4124 int hdisplay, int vdisplay)
4125{
4126 int i, count, num_modes = 0;
4127 struct drm_display_mode *mode;
4128 struct drm_device *dev = connector->dev;
4129
4130 count = ARRAY_SIZE(drm_dmt_modes);
4131 if (hdisplay < 0)
4132 hdisplay = 0;
4133 if (vdisplay < 0)
4134 vdisplay = 0;
4135
4136 for (i = 0; i < count; i++) {
4137 const struct drm_display_mode *ptr = &drm_dmt_modes[i];
4138 if (hdisplay && vdisplay) {
4139
4140
4141
4142
4143
4144 if (ptr->hdisplay > hdisplay ||
4145 ptr->vdisplay > vdisplay)
4146 continue;
4147 }
4148 if (drm_mode_vrefresh(ptr) > 61)
4149 continue;
4150 mode = drm_mode_duplicate(dev, ptr);
4151 if (mode) {
4152 drm_mode_probed_add(connector, mode);
4153 num_modes++;
4154 }
4155 }
4156 return num_modes;
4157}
4158EXPORT_SYMBOL(drm_add_modes_noedid);
4159
4160
4161
4162
4163
4164
4165
4166
4167
4168
4169void drm_set_preferred_mode(struct drm_connector *connector,
4170 int hpref, int vpref)
4171{
4172 struct drm_display_mode *mode;
4173
4174 list_for_each_entry(mode, &connector->probed_modes, head) {
4175 if (mode->hdisplay == hpref &&
4176 mode->vdisplay == vpref)
4177 mode->type |= DRM_MODE_TYPE_PREFERRED;
4178 }
4179}
4180EXPORT_SYMBOL(drm_set_preferred_mode);
4181
4182
4183
4184
4185
4186
4187
4188
4189
4190int
4191drm_hdmi_avi_infoframe_from_display_mode(struct hdmi_avi_infoframe *frame,
4192 const struct drm_display_mode *mode)
4193{
4194 int err;
4195
4196 if (!frame || !mode)
4197 return -EINVAL;
4198
4199 err = hdmi_avi_infoframe_init(frame);
4200 if (err < 0)
4201 return err;
4202
4203 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
4204 frame->pixel_repeat = 1;
4205
4206 frame->video_code = drm_match_cea_mode(mode);
4207
4208 frame->picture_aspect = HDMI_PICTURE_ASPECT_NONE;
4209
4210
4211
4212
4213
4214 if (mode->picture_aspect_ratio == HDMI_PICTURE_ASPECT_4_3 ||
4215 mode->picture_aspect_ratio == HDMI_PICTURE_ASPECT_16_9)
4216 frame->picture_aspect = mode->picture_aspect_ratio;
4217 else if (frame->video_code > 0)
4218 frame->picture_aspect = drm_get_cea_aspect_ratio(
4219 frame->video_code);
4220
4221 frame->active_aspect = HDMI_ACTIVE_ASPECT_PICTURE;
4222 frame->scan_mode = HDMI_SCAN_MODE_UNDERSCAN;
4223
4224 return 0;
4225}
4226EXPORT_SYMBOL(drm_hdmi_avi_infoframe_from_display_mode);
4227
4228static enum hdmi_3d_structure
4229s3d_structure_from_display_mode(const struct drm_display_mode *mode)
4230{
4231 u32 layout = mode->flags & DRM_MODE_FLAG_3D_MASK;
4232
4233 switch (layout) {
4234 case DRM_MODE_FLAG_3D_FRAME_PACKING:
4235 return HDMI_3D_STRUCTURE_FRAME_PACKING;
4236 case DRM_MODE_FLAG_3D_FIELD_ALTERNATIVE:
4237 return HDMI_3D_STRUCTURE_FIELD_ALTERNATIVE;
4238 case DRM_MODE_FLAG_3D_LINE_ALTERNATIVE:
4239 return HDMI_3D_STRUCTURE_LINE_ALTERNATIVE;
4240 case DRM_MODE_FLAG_3D_SIDE_BY_SIDE_FULL:
4241 return HDMI_3D_STRUCTURE_SIDE_BY_SIDE_FULL;
4242 case DRM_MODE_FLAG_3D_L_DEPTH:
4243 return HDMI_3D_STRUCTURE_L_DEPTH;
4244 case DRM_MODE_FLAG_3D_L_DEPTH_GFX_GFX_DEPTH:
4245 return HDMI_3D_STRUCTURE_L_DEPTH_GFX_GFX_DEPTH;
4246 case DRM_MODE_FLAG_3D_TOP_AND_BOTTOM:
4247 return HDMI_3D_STRUCTURE_TOP_AND_BOTTOM;
4248 case DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF:
4249 return HDMI_3D_STRUCTURE_SIDE_BY_SIDE_HALF;
4250 default:
4251 return HDMI_3D_STRUCTURE_INVALID;
4252 }
4253}
4254
4255
4256
4257
4258
4259
4260
4261
4262
4263
4264
4265
4266
4267int
4268drm_hdmi_vendor_infoframe_from_display_mode(struct hdmi_vendor_infoframe *frame,
4269 const struct drm_display_mode *mode)
4270{
4271 int err;
4272 u32 s3d_flags;
4273 u8 vic;
4274
4275 if (!frame || !mode)
4276 return -EINVAL;
4277
4278 vic = drm_match_hdmi_mode(mode);
4279 s3d_flags = mode->flags & DRM_MODE_FLAG_3D_MASK;
4280
4281 if (!vic && !s3d_flags)
4282 return -EINVAL;
4283
4284 if (vic && s3d_flags)
4285 return -EINVAL;
4286
4287 err = hdmi_vendor_infoframe_init(frame);
4288 if (err < 0)
4289 return err;
4290
4291 if (vic)
4292 frame->vic = vic;
4293 else
4294 frame->s3d_struct = s3d_structure_from_display_mode(mode);
4295
4296 return 0;
4297}
4298EXPORT_SYMBOL(drm_hdmi_vendor_infoframe_from_display_mode);
4299
4300static int drm_parse_tiled_block(struct drm_connector *connector,
4301 struct displayid_block *block)
4302{
4303 struct displayid_tiled_block *tile = (struct displayid_tiled_block *)block;
4304 u16 w, h;
4305 u8 tile_v_loc, tile_h_loc;
4306 u8 num_v_tile, num_h_tile;
4307 struct drm_tile_group *tg;
4308
4309 w = tile->tile_size[0] | tile->tile_size[1] << 8;
4310 h = tile->tile_size[2] | tile->tile_size[3] << 8;
4311
4312 num_v_tile = (tile->topo[0] & 0xf) | (tile->topo[2] & 0x30);
4313 num_h_tile = (tile->topo[0] >> 4) | ((tile->topo[2] >> 2) & 0x30);
4314 tile_v_loc = (tile->topo[1] & 0xf) | ((tile->topo[2] & 0x3) << 4);
4315 tile_h_loc = (tile->topo[1] >> 4) | (((tile->topo[2] >> 2) & 0x3) << 4);
4316
4317 connector->has_tile = true;
4318 if (tile->tile_cap & 0x80)
4319 connector->tile_is_single_monitor = true;
4320
4321 connector->num_h_tile = num_h_tile + 1;
4322 connector->num_v_tile = num_v_tile + 1;
4323 connector->tile_h_loc = tile_h_loc;
4324 connector->tile_v_loc = tile_v_loc;
4325 connector->tile_h_size = w + 1;
4326 connector->tile_v_size = h + 1;
4327
4328 DRM_DEBUG_KMS("tile cap 0x%x\n", tile->tile_cap);
4329 DRM_DEBUG_KMS("tile_size %d x %d\n", w + 1, h + 1);
4330 DRM_DEBUG_KMS("topo num tiles %dx%d, location %dx%d\n",
4331 num_h_tile + 1, num_v_tile + 1, tile_h_loc, tile_v_loc);
4332 DRM_DEBUG_KMS("vend %c%c%c\n", tile->topology_id[0], tile->topology_id[1], tile->topology_id[2]);
4333
4334 tg = drm_mode_get_tile_group(connector->dev, tile->topology_id);
4335 if (!tg) {
4336 tg = drm_mode_create_tile_group(connector->dev, tile->topology_id);
4337 }
4338 if (!tg)
4339 return -ENOMEM;
4340
4341 if (connector->tile_group != tg) {
4342
4343
4344 if (connector->tile_group) {
4345 drm_mode_put_tile_group(connector->dev, connector->tile_group);
4346 }
4347 connector->tile_group = tg;
4348 } else
4349
4350 drm_mode_put_tile_group(connector->dev, tg);
4351 return 0;
4352}
4353
4354static int drm_parse_display_id(struct drm_connector *connector,
4355 u8 *displayid, int length,
4356 bool is_edid_extension)
4357{
4358
4359 int idx = 0;
4360 struct displayid_block *block;
4361 int ret;
4362
4363 if (is_edid_extension)
4364 idx = 1;
4365
4366 ret = validate_displayid(displayid, length, idx);
4367 if (ret)
4368 return ret;
4369
4370 idx += sizeof(struct displayid_hdr);
4371 while (block = (struct displayid_block *)&displayid[idx],
4372 idx + sizeof(struct displayid_block) <= length &&
4373 idx + sizeof(struct displayid_block) + block->num_bytes <= length &&
4374 block->num_bytes > 0) {
4375 idx += block->num_bytes + sizeof(struct displayid_block);
4376 DRM_DEBUG_KMS("block id 0x%x, rev %d, len %d\n",
4377 block->tag, block->rev, block->num_bytes);
4378
4379 switch (block->tag) {
4380 case DATA_BLOCK_TILED_DISPLAY:
4381 ret = drm_parse_tiled_block(connector, block);
4382 if (ret)
4383 return ret;
4384 break;
4385 case DATA_BLOCK_TYPE_1_DETAILED_TIMING:
4386
4387 break;
4388 default:
4389 DRM_DEBUG_KMS("found DisplayID tag 0x%x, unhandled\n", block->tag);
4390 break;
4391 }
4392 }
4393 return 0;
4394}
4395
4396static void drm_get_displayid(struct drm_connector *connector,
4397 struct edid *edid)
4398{
4399 void *displayid = NULL;
4400 int ret;
4401 connector->has_tile = false;
4402 displayid = drm_find_displayid_extension(edid);
4403 if (!displayid) {
4404
4405 goto out_drop_ref;
4406 }
4407
4408 ret = drm_parse_display_id(connector, displayid, EDID_LENGTH, true);
4409 if (ret < 0)
4410 goto out_drop_ref;
4411 if (!connector->has_tile)
4412 goto out_drop_ref;
4413 return;
4414out_drop_ref:
4415 if (connector->tile_group) {
4416 drm_mode_put_tile_group(connector->dev, connector->tile_group);
4417 connector->tile_group = NULL;
4418 }
4419 return;
4420}
4421