1#ifndef DRIVERS_PCI_H
2#define DRIVERS_PCI_H
3
4#define PCI_CFG_SPACE_SIZE 256
5#define PCI_CFG_SPACE_EXP_SIZE 4096
6
7#define PCI_FIND_CAP_TTL 48
8
9extern const unsigned char pcie_link_speed[];
10
11bool pcie_cap_has_lnkctl(const struct pci_dev *dev);
12
13
14
15int pci_create_sysfs_dev_files(struct pci_dev *pdev);
16void pci_remove_sysfs_dev_files(struct pci_dev *pdev);
17#if !defined(CONFIG_DMI) && !defined(CONFIG_ACPI)
18static inline void pci_create_firmware_label_files(struct pci_dev *pdev)
19{ return; }
20static inline void pci_remove_firmware_label_files(struct pci_dev *pdev)
21{ return; }
22#else
23void pci_create_firmware_label_files(struct pci_dev *pdev);
24void pci_remove_firmware_label_files(struct pci_dev *pdev);
25#endif
26void pci_cleanup_rom(struct pci_dev *dev);
27#ifdef HAVE_PCI_MMAP
28enum pci_mmap_api {
29 PCI_MMAP_SYSFS,
30 PCI_MMAP_PROCFS
31};
32int pci_mmap_fits(struct pci_dev *pdev, int resno, struct vm_area_struct *vmai,
33 enum pci_mmap_api mmap_api);
34#endif
35int pci_probe_reset_function(struct pci_dev *dev);
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64struct pci_platform_pm_ops {
65 bool (*is_manageable)(struct pci_dev *dev);
66 int (*set_state)(struct pci_dev *dev, pci_power_t state);
67 pci_power_t (*get_state)(struct pci_dev *dev);
68 pci_power_t (*choose_state)(struct pci_dev *dev);
69 int (*sleep_wake)(struct pci_dev *dev, bool enable);
70 int (*run_wake)(struct pci_dev *dev, bool enable);
71 bool (*need_resume)(struct pci_dev *dev);
72};
73
74int pci_set_platform_pm(const struct pci_platform_pm_ops *ops);
75void pci_update_current_state(struct pci_dev *dev, pci_power_t state);
76void pci_power_up(struct pci_dev *dev);
77void pci_disable_enabled_device(struct pci_dev *dev);
78int pci_finish_runtime_suspend(struct pci_dev *dev);
79int __pci_pme_wakeup(struct pci_dev *dev, void *ign);
80bool pci_dev_keep_suspended(struct pci_dev *dev);
81void pci_dev_complete_resume(struct pci_dev *pci_dev);
82void pci_config_pm_runtime_get(struct pci_dev *dev);
83void pci_config_pm_runtime_put(struct pci_dev *dev);
84void pci_pm_init(struct pci_dev *dev);
85void pci_ea_init(struct pci_dev *dev);
86void pci_allocate_cap_save_buffers(struct pci_dev *dev);
87void pci_free_cap_save_buffers(struct pci_dev *dev);
88void pci_bridge_d3_device_changed(struct pci_dev *dev);
89void pci_bridge_d3_device_removed(struct pci_dev *dev);
90
91static inline void pci_wakeup_event(struct pci_dev *dev)
92{
93
94 pm_wakeup_event(&dev->dev, 100);
95}
96
97static inline bool pci_has_subordinate(struct pci_dev *pci_dev)
98{
99 return !!(pci_dev->subordinate);
100}
101
102static inline bool pci_power_manageable(struct pci_dev *pci_dev)
103{
104
105
106
107
108 return !pci_has_subordinate(pci_dev) || pci_dev->bridge_d3;
109}
110
111struct pci_vpd_ops {
112 ssize_t (*read)(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
113 ssize_t (*write)(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
114 int (*set_size)(struct pci_dev *dev, size_t len);
115};
116
117struct pci_vpd {
118 const struct pci_vpd_ops *ops;
119 struct bin_attribute *attr;
120 struct mutex lock;
121 unsigned int len;
122 u16 flag;
123 u8 cap;
124 u8 busy:1;
125 u8 valid:1;
126};
127
128int pci_vpd_init(struct pci_dev *dev);
129void pci_vpd_release(struct pci_dev *dev);
130
131
132#ifdef CONFIG_PROC_FS
133int pci_proc_attach_device(struct pci_dev *dev);
134int pci_proc_detach_device(struct pci_dev *dev);
135int pci_proc_detach_bus(struct pci_bus *bus);
136#else
137static inline int pci_proc_attach_device(struct pci_dev *dev) { return 0; }
138static inline int pci_proc_detach_device(struct pci_dev *dev) { return 0; }
139static inline int pci_proc_detach_bus(struct pci_bus *bus) { return 0; }
140#endif
141
142
143int pci_hp_add_bridge(struct pci_dev *dev);
144
145#ifdef HAVE_PCI_LEGACY
146void pci_create_legacy_files(struct pci_bus *bus);
147void pci_remove_legacy_files(struct pci_bus *bus);
148#else
149static inline void pci_create_legacy_files(struct pci_bus *bus) { return; }
150static inline void pci_remove_legacy_files(struct pci_bus *bus) { return; }
151#endif
152
153
154extern struct rw_semaphore pci_bus_sem;
155
156extern raw_spinlock_t pci_lock;
157
158extern unsigned int pci_pm_d3_delay;
159
160#ifdef CONFIG_PCI_MSI
161void pci_no_msi(void);
162#else
163static inline void pci_no_msi(void) { }
164#endif
165
166static inline void pci_msi_set_enable(struct pci_dev *dev, int enable)
167{
168 u16 control;
169
170 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &control);
171 control &= ~PCI_MSI_FLAGS_ENABLE;
172 if (enable)
173 control |= PCI_MSI_FLAGS_ENABLE;
174 pci_write_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, control);
175}
176
177static inline void pci_msix_clear_and_set_ctrl(struct pci_dev *dev, u16 clear, u16 set)
178{
179 u16 ctrl;
180
181 pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &ctrl);
182 ctrl &= ~clear;
183 ctrl |= set;
184 pci_write_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, ctrl);
185}
186
187void pci_realloc_get_opt(char *);
188
189static inline int pci_no_d1d2(struct pci_dev *dev)
190{
191 unsigned int parent_dstates = 0;
192
193 if (dev->bus->self)
194 parent_dstates = dev->bus->self->no_d1d2;
195 return (dev->no_d1d2 || parent_dstates);
196
197}
198extern const struct attribute_group *pci_dev_groups[];
199extern const struct attribute_group *pcibus_groups[];
200extern struct device_type pci_dev_type;
201extern const struct attribute_group *pci_bus_groups[];
202
203
204
205
206
207
208
209
210
211
212static inline const struct pci_device_id *
213pci_match_one_device(const struct pci_device_id *id, const struct pci_dev *dev)
214{
215 if ((id->vendor == PCI_ANY_ID || id->vendor == dev->vendor) &&
216 (id->device == PCI_ANY_ID || id->device == dev->device) &&
217 (id->subvendor == PCI_ANY_ID || id->subvendor == dev->subsystem_vendor) &&
218 (id->subdevice == PCI_ANY_ID || id->subdevice == dev->subsystem_device) &&
219 !((id->class ^ dev->class) & id->class_mask))
220 return id;
221 return NULL;
222}
223
224
225#define to_pci_slot(s) container_of(s, struct pci_slot, kobj)
226
227extern struct kset *pci_slots_kset;
228
229struct pci_slot_attribute {
230 struct attribute attr;
231 ssize_t (*show)(struct pci_slot *, char *);
232 ssize_t (*store)(struct pci_slot *, const char *, size_t);
233};
234#define to_pci_slot_attr(s) container_of(s, struct pci_slot_attribute, attr)
235
236enum pci_bar_type {
237 pci_bar_unknown,
238 pci_bar_io,
239 pci_bar_mem32,
240 pci_bar_mem64,
241};
242
243bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *pl,
244 int crs_timeout);
245int pci_setup_device(struct pci_dev *dev);
246int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
247 struct resource *res, unsigned int reg);
248int pci_resource_bar(struct pci_dev *dev, int resno, enum pci_bar_type *type);
249void pci_configure_ari(struct pci_dev *dev);
250void __pci_bus_size_bridges(struct pci_bus *bus,
251 struct list_head *realloc_head);
252void __pci_bus_assign_resources(const struct pci_bus *bus,
253 struct list_head *realloc_head,
254 struct list_head *fail_head);
255bool pci_bus_clip_resource(struct pci_dev *dev, int idx);
256
257void pci_reassigndev_resource_alignment(struct pci_dev *dev);
258void pci_disable_bridge_window(struct pci_dev *dev);
259
260
261struct pci_sriov {
262 int pos;
263 int nres;
264 u32 cap;
265 u16 ctrl;
266 u16 total_VFs;
267 u16 initial_VFs;
268 u16 num_VFs;
269 u16 offset;
270 u16 stride;
271 u32 pgsz;
272 u8 link;
273 u8 max_VF_buses;
274 u16 driver_max_VFs;
275 struct pci_dev *dev;
276 struct pci_dev *self;
277 struct mutex lock;
278 resource_size_t barsz[PCI_SRIOV_NUM_BARS];
279};
280
281#ifdef CONFIG_PCI_ATS
282void pci_restore_ats_state(struct pci_dev *dev);
283#else
284static inline void pci_restore_ats_state(struct pci_dev *dev)
285{
286}
287#endif
288
289#ifdef CONFIG_PCI_IOV
290int pci_iov_init(struct pci_dev *dev);
291void pci_iov_release(struct pci_dev *dev);
292int pci_iov_resource_bar(struct pci_dev *dev, int resno);
293resource_size_t pci_sriov_resource_alignment(struct pci_dev *dev, int resno);
294void pci_restore_iov_state(struct pci_dev *dev);
295int pci_iov_bus_range(struct pci_bus *bus);
296
297#else
298static inline int pci_iov_init(struct pci_dev *dev)
299{
300 return -ENODEV;
301}
302static inline void pci_iov_release(struct pci_dev *dev)
303
304{
305}
306static inline int pci_iov_resource_bar(struct pci_dev *dev, int resno)
307{
308 return 0;
309}
310static inline void pci_restore_iov_state(struct pci_dev *dev)
311{
312}
313static inline int pci_iov_bus_range(struct pci_bus *bus)
314{
315 return 0;
316}
317
318#endif
319
320unsigned long pci_cardbus_resource_alignment(struct resource *);
321
322static inline resource_size_t pci_resource_alignment(struct pci_dev *dev,
323 struct resource *res)
324{
325#ifdef CONFIG_PCI_IOV
326 int resno = res - dev->resource;
327
328 if (resno >= PCI_IOV_RESOURCES && resno <= PCI_IOV_RESOURCE_END)
329 return pci_sriov_resource_alignment(dev, resno);
330#endif
331 if (dev->class >> 8 == PCI_CLASS_BRIDGE_CARDBUS)
332 return pci_cardbus_resource_alignment(res);
333 return resource_alignment(res);
334}
335
336void pci_enable_acs(struct pci_dev *dev);
337
338#ifdef CONFIG_PCIE_PTM
339void pci_ptm_init(struct pci_dev *dev);
340#else
341static inline void pci_ptm_init(struct pci_dev *dev) { }
342#endif
343
344struct pci_dev_reset_methods {
345 u16 vendor;
346 u16 device;
347 int (*reset)(struct pci_dev *dev, int probe);
348};
349
350#ifdef CONFIG_PCI_QUIRKS
351int pci_dev_specific_reset(struct pci_dev *dev, int probe);
352#else
353static inline int pci_dev_specific_reset(struct pci_dev *dev, int probe)
354{
355 return -ENOTTY;
356}
357#endif
358
359#endif
360