1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28#include <drm/drmP.h>
29#include "radeon.h"
30#include "radeon_asic.h"
31#include "atom.h"
32#include "r520d.h"
33
34
35
36int r520_mc_wait_for_idle(struct radeon_device *rdev)
37{
38 unsigned i;
39 uint32_t tmp;
40
41 for (i = 0; i < rdev->usec_timeout; i++) {
42
43 tmp = RREG32_MC(R520_MC_STATUS);
44 if (tmp & R520_MC_STATUS_IDLE) {
45 return 0;
46 }
47 DRM_UDELAY(1);
48 }
49 return -1;
50}
51
52static void r520_gpu_init(struct radeon_device *rdev)
53{
54 unsigned pipe_select_current, gb_pipe_select, tmp;
55
56 rv515_vga_render_disable(rdev);
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78 if (rdev->family == CHIP_RV530) {
79 WREG32(0x4128, 0xFF);
80 }
81 r420_pipes_init(rdev);
82 gb_pipe_select = RREG32(R400_GB_PIPE_SELECT);
83 tmp = RREG32(R300_DST_PIPE_CONFIG);
84 pipe_select_current = (tmp >> 2) & 3;
85 tmp = (1 << pipe_select_current) |
86 (((gb_pipe_select >> 8) & 0xF) << 4);
87 WREG32_PLL(0x000D, tmp);
88 if (r520_mc_wait_for_idle(rdev)) {
89 printk(KERN_WARNING "Failed to wait MC idle while "
90 "programming pipes. Bad things might happen.\n");
91 }
92}
93
94static void r520_vram_get_type(struct radeon_device *rdev)
95{
96 uint32_t tmp;
97
98 rdev->mc.vram_width = 128;
99 rdev->mc.vram_is_ddr = true;
100 tmp = RREG32_MC(R520_MC_CNTL0);
101 switch ((tmp & R520_MEM_NUM_CHANNELS_MASK) >> R520_MEM_NUM_CHANNELS_SHIFT) {
102 case 0:
103 rdev->mc.vram_width = 32;
104 break;
105 case 1:
106 rdev->mc.vram_width = 64;
107 break;
108 case 2:
109 rdev->mc.vram_width = 128;
110 break;
111 case 3:
112 rdev->mc.vram_width = 256;
113 break;
114 default:
115 rdev->mc.vram_width = 128;
116 break;
117 }
118 if (tmp & R520_MC_CHANNEL_SIZE)
119 rdev->mc.vram_width *= 2;
120}
121
122static void r520_mc_init(struct radeon_device *rdev)
123{
124
125 r520_vram_get_type(rdev);
126 r100_vram_init_sizes(rdev);
127 radeon_vram_location(rdev, &rdev->mc, 0);
128 rdev->mc.gtt_base_align = 0;
129 if (!(rdev->flags & RADEON_IS_AGP))
130 radeon_gtt_location(rdev, &rdev->mc);
131 radeon_update_bandwidth_info(rdev);
132}
133
134static void r520_mc_program(struct radeon_device *rdev)
135{
136 struct rv515_mc_save save;
137
138
139 rv515_mc_stop(rdev, &save);
140
141
142 if (r520_mc_wait_for_idle(rdev))
143 dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
144
145 WREG32(R_0000F8_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
146
147 WREG32_MC(R_000004_MC_FB_LOCATION,
148 S_000004_MC_FB_START(rdev->mc.vram_start >> 16) |
149 S_000004_MC_FB_TOP(rdev->mc.vram_end >> 16));
150 WREG32(R_000134_HDP_FB_LOCATION,
151 S_000134_HDP_FB_START(rdev->mc.vram_start >> 16));
152 if (rdev->flags & RADEON_IS_AGP) {
153 WREG32_MC(R_000005_MC_AGP_LOCATION,
154 S_000005_MC_AGP_START(rdev->mc.gtt_start >> 16) |
155 S_000005_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
156 WREG32_MC(R_000006_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
157 WREG32_MC(R_000007_AGP_BASE_2,
158 S_000007_AGP_BASE_ADDR_2(upper_32_bits(rdev->mc.agp_base)));
159 } else {
160 WREG32_MC(R_000005_MC_AGP_LOCATION, 0xFFFFFFFF);
161 WREG32_MC(R_000006_AGP_BASE, 0);
162 WREG32_MC(R_000007_AGP_BASE_2, 0);
163 }
164
165 rv515_mc_resume(rdev, &save);
166}
167
168static int r520_startup(struct radeon_device *rdev)
169{
170 int r;
171
172 r520_mc_program(rdev);
173
174 rv515_clock_startup(rdev);
175
176 r520_gpu_init(rdev);
177
178
179 if (rdev->flags & RADEON_IS_PCIE) {
180 r = rv370_pcie_gart_enable(rdev);
181 if (r)
182 return r;
183 }
184
185
186 r = radeon_wb_init(rdev);
187 if (r)
188 return r;
189
190 r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
191 if (r) {
192 dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
193 return r;
194 }
195
196
197 if (!rdev->irq.installed) {
198 r = radeon_irq_kms_init(rdev);
199 if (r)
200 return r;
201 }
202
203 rs600_irq_set(rdev);
204 rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
205
206 r = r100_cp_init(rdev, 1024 * 1024);
207 if (r) {
208 dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
209 return r;
210 }
211
212 r = radeon_ib_pool_init(rdev);
213 if (r) {
214 dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
215 return r;
216 }
217
218 return 0;
219}
220
221int r520_resume(struct radeon_device *rdev)
222{
223 int r;
224
225
226 if (rdev->flags & RADEON_IS_PCIE)
227 rv370_pcie_gart_disable(rdev);
228
229 rv515_clock_startup(rdev);
230
231 if (radeon_asic_reset(rdev)) {
232 dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
233 RREG32(R_000E40_RBBM_STATUS),
234 RREG32(R_0007C0_CP_STAT));
235 }
236
237 atom_asic_init(rdev->mode_info.atom_context);
238
239 rv515_clock_startup(rdev);
240
241 radeon_surface_init(rdev);
242
243 rdev->accel_working = true;
244 r = r520_startup(rdev);
245 if (r) {
246 rdev->accel_working = false;
247 }
248 return r;
249}
250
251int r520_init(struct radeon_device *rdev)
252{
253 int r;
254
255
256 radeon_scratch_init(rdev);
257
258 radeon_surface_init(rdev);
259
260 r100_restore_sanity(rdev);
261
262
263 if (!radeon_get_bios(rdev)) {
264 if (ASIC_IS_AVIVO(rdev))
265 return -EINVAL;
266 }
267 if (rdev->is_atom_bios) {
268 r = radeon_atombios_init(rdev);
269 if (r)
270 return r;
271 } else {
272 dev_err(rdev->dev, "Expecting atombios for RV515 GPU\n");
273 return -EINVAL;
274 }
275
276 if (radeon_asic_reset(rdev)) {
277 dev_warn(rdev->dev,
278 "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
279 RREG32(R_000E40_RBBM_STATUS),
280 RREG32(R_0007C0_CP_STAT));
281 }
282
283 if (radeon_boot_test_post_card(rdev) == false)
284 return -EINVAL;
285
286 if (!radeon_card_posted(rdev) && rdev->bios) {
287 DRM_INFO("GPU not posted. posting now...\n");
288 atom_asic_init(rdev->mode_info.atom_context);
289 }
290
291 radeon_get_clock_info(rdev->ddev);
292
293 if (rdev->flags & RADEON_IS_AGP) {
294 r = radeon_agp_init(rdev);
295 if (r) {
296 radeon_agp_disable(rdev);
297 }
298 }
299
300 r520_mc_init(rdev);
301 rv515_debugfs(rdev);
302
303 r = radeon_fence_driver_init(rdev);
304 if (r)
305 return r;
306
307 r = radeon_bo_init(rdev);
308 if (r)
309 return r;
310 r = rv370_pcie_gart_init(rdev);
311 if (r)
312 return r;
313 rv515_set_safe_registers(rdev);
314
315
316 radeon_pm_init(rdev);
317
318 rdev->accel_working = true;
319 r = r520_startup(rdev);
320 if (r) {
321
322 dev_err(rdev->dev, "Disabling GPU acceleration\n");
323 r100_cp_fini(rdev);
324 radeon_wb_fini(rdev);
325 radeon_ib_pool_fini(rdev);
326 radeon_irq_kms_fini(rdev);
327 rv370_pcie_gart_fini(rdev);
328 radeon_agp_fini(rdev);
329 rdev->accel_working = false;
330 }
331 return 0;
332}
333