1
2
3
4
5
6
7
8
9
10
11
12
13
14#include <linux/delay.h>
15#include <media/v4l2-common.h>
16#include <linux/v4l2-mediabus.h>
17#include <linux/mm.h>
18
19#include "iss.h"
20#include "iss_regs.h"
21#include "iss_csi2.h"
22
23
24
25
26
27
28static void csi2_if_enable(struct iss_csi2_device *csi2, u8 enable)
29{
30 struct iss_csi2_ctrl_cfg *currctrl = &csi2->ctrl;
31
32 iss_reg_update(csi2->iss, csi2->regs1, CSI2_CTRL, CSI2_CTRL_IF_EN,
33 enable ? CSI2_CTRL_IF_EN : 0);
34
35 currctrl->if_enable = enable;
36}
37
38
39
40
41
42
43static void csi2_recv_config(struct iss_csi2_device *csi2,
44 struct iss_csi2_ctrl_cfg *currctrl)
45{
46 u32 reg = 0;
47
48 if (currctrl->frame_mode)
49 reg |= CSI2_CTRL_FRAME;
50 else
51 reg &= ~CSI2_CTRL_FRAME;
52
53 if (currctrl->vp_clk_enable)
54 reg |= CSI2_CTRL_VP_CLK_EN;
55 else
56 reg &= ~CSI2_CTRL_VP_CLK_EN;
57
58 if (currctrl->vp_only_enable)
59 reg |= CSI2_CTRL_VP_ONLY_EN;
60 else
61 reg &= ~CSI2_CTRL_VP_ONLY_EN;
62
63 reg &= ~CSI2_CTRL_VP_OUT_CTRL_MASK;
64 reg |= currctrl->vp_out_ctrl << CSI2_CTRL_VP_OUT_CTRL_SHIFT;
65
66 if (currctrl->ecc_enable)
67 reg |= CSI2_CTRL_ECC_EN;
68 else
69 reg &= ~CSI2_CTRL_ECC_EN;
70
71
72
73
74
75
76 reg &= ~(CSI2_CTRL_MFLAG_LEVH_MASK | CSI2_CTRL_MFLAG_LEVL_MASK);
77 reg |= (2 << CSI2_CTRL_MFLAG_LEVH_SHIFT) |
78 (4 << CSI2_CTRL_MFLAG_LEVL_SHIFT);
79
80
81 reg |= CSI2_CTRL_BURST_SIZE_EXPAND;
82
83
84 reg |= CSI2_CTRL_NON_POSTED_WRITE;
85
86
87
88
89
90 reg |= CSI2_CTRL_ENDIANNESS;
91
92 iss_reg_write(csi2->iss, csi2->regs1, CSI2_CTRL, reg);
93}
94
95static const unsigned int csi2_input_fmts[] = {
96 MEDIA_BUS_FMT_SGRBG10_1X10,
97 MEDIA_BUS_FMT_SGRBG10_DPCM8_1X8,
98 MEDIA_BUS_FMT_SRGGB10_1X10,
99 MEDIA_BUS_FMT_SRGGB10_DPCM8_1X8,
100 MEDIA_BUS_FMT_SBGGR10_1X10,
101 MEDIA_BUS_FMT_SBGGR10_DPCM8_1X8,
102 MEDIA_BUS_FMT_SGBRG10_1X10,
103 MEDIA_BUS_FMT_SGBRG10_DPCM8_1X8,
104 MEDIA_BUS_FMT_SBGGR8_1X8,
105 MEDIA_BUS_FMT_SGBRG8_1X8,
106 MEDIA_BUS_FMT_SGRBG8_1X8,
107 MEDIA_BUS_FMT_SRGGB8_1X8,
108 MEDIA_BUS_FMT_UYVY8_1X16,
109 MEDIA_BUS_FMT_YUYV8_1X16,
110};
111
112
113
114
115
116
117
118
119
120
121static const u16 __csi2_fmt_map[][2][2] = {
122
123 {
124
125 {
126
127 CSI2_PIX_FMT_RAW10_EXP16,
128
129 0,
130 },
131
132 {
133
134 CSI2_PIX_FMT_RAW10_EXP16_VP,
135
136 0,
137 },
138 },
139
140 {
141
142 {
143
144 CSI2_USERDEF_8BIT_DATA1,
145
146 CSI2_USERDEF_8BIT_DATA1_DPCM10,
147 },
148
149 {
150
151 CSI2_PIX_FMT_RAW8_VP,
152
153 CSI2_USERDEF_8BIT_DATA1_DPCM10_VP,
154 },
155 },
156
157 {
158
159 {
160
161 CSI2_PIX_FMT_RAW8,
162
163 0,
164 },
165
166 {
167
168 CSI2_PIX_FMT_RAW8_VP,
169
170 0,
171 },
172 },
173
174 {
175
176 {
177
178 CSI2_PIX_FMT_YUV422_8BIT,
179
180 0,
181 },
182
183 {
184
185 CSI2_PIX_FMT_YUV422_8BIT_VP16,
186
187 0,
188 },
189 },
190};
191
192
193
194
195
196
197
198static u16 csi2_ctx_map_format(struct iss_csi2_device *csi2)
199{
200 const struct v4l2_mbus_framefmt *fmt = &csi2->formats[CSI2_PAD_SINK];
201 int fmtidx, destidx;
202
203 switch (fmt->code) {
204 case MEDIA_BUS_FMT_SGRBG10_1X10:
205 case MEDIA_BUS_FMT_SRGGB10_1X10:
206 case MEDIA_BUS_FMT_SBGGR10_1X10:
207 case MEDIA_BUS_FMT_SGBRG10_1X10:
208 fmtidx = 0;
209 break;
210 case MEDIA_BUS_FMT_SGRBG10_DPCM8_1X8:
211 case MEDIA_BUS_FMT_SRGGB10_DPCM8_1X8:
212 case MEDIA_BUS_FMT_SBGGR10_DPCM8_1X8:
213 case MEDIA_BUS_FMT_SGBRG10_DPCM8_1X8:
214 fmtidx = 1;
215 break;
216 case MEDIA_BUS_FMT_SBGGR8_1X8:
217 case MEDIA_BUS_FMT_SGBRG8_1X8:
218 case MEDIA_BUS_FMT_SGRBG8_1X8:
219 case MEDIA_BUS_FMT_SRGGB8_1X8:
220 fmtidx = 2;
221 break;
222 case MEDIA_BUS_FMT_UYVY8_1X16:
223 case MEDIA_BUS_FMT_YUYV8_1X16:
224 fmtidx = 3;
225 break;
226 default:
227 WARN(1, "CSI2: pixel format %08x unsupported!\n",
228 fmt->code);
229 return 0;
230 }
231
232 if (!(csi2->output & CSI2_OUTPUT_IPIPEIF) &&
233 !(csi2->output & CSI2_OUTPUT_MEMORY)) {
234
235 return CSI2_PIX_FMT_OTHERS;
236 }
237
238
239
240
241 destidx = csi2->frame_skip ? 0 : !!(csi2->output & CSI2_OUTPUT_IPIPEIF);
242
243 return __csi2_fmt_map[fmtidx][destidx][csi2->dpcm_decompress];
244}
245
246
247
248
249
250
251
252
253
254
255
256static void csi2_set_outaddr(struct iss_csi2_device *csi2, u32 addr)
257{
258 struct iss_csi2_ctx_cfg *ctx = &csi2->contexts[0];
259
260 ctx->ping_addr = addr;
261 ctx->pong_addr = addr;
262 iss_reg_write(csi2->iss, csi2->regs1, CSI2_CTX_PING_ADDR(ctx->ctxnum),
263 ctx->ping_addr);
264 iss_reg_write(csi2->iss, csi2->regs1, CSI2_CTX_PONG_ADDR(ctx->ctxnum),
265 ctx->pong_addr);
266}
267
268
269
270
271
272
273
274static inline int is_usr_def_mapping(u32 format_id)
275{
276 return (format_id & 0xf0) == 0x40 ? 1 : 0;
277}
278
279
280
281
282
283
284
285static void csi2_ctx_enable(struct iss_csi2_device *csi2, u8 ctxnum, u8 enable)
286{
287 struct iss_csi2_ctx_cfg *ctx = &csi2->contexts[ctxnum];
288 u32 reg;
289
290 reg = iss_reg_read(csi2->iss, csi2->regs1, CSI2_CTX_CTRL1(ctxnum));
291
292 if (enable) {
293 unsigned int skip = 0;
294
295 if (csi2->frame_skip)
296 skip = csi2->frame_skip;
297 else if (csi2->output & CSI2_OUTPUT_MEMORY)
298 skip = 1;
299
300 reg &= ~CSI2_CTX_CTRL1_COUNT_MASK;
301 reg |= CSI2_CTX_CTRL1_COUNT_UNLOCK
302 | (skip << CSI2_CTX_CTRL1_COUNT_SHIFT)
303 | CSI2_CTX_CTRL1_CTX_EN;
304 } else {
305 reg &= ~CSI2_CTX_CTRL1_CTX_EN;
306 }
307
308 iss_reg_write(csi2->iss, csi2->regs1, CSI2_CTX_CTRL1(ctxnum), reg);
309 ctx->enabled = enable;
310}
311
312
313
314
315
316
317static void csi2_ctx_config(struct iss_csi2_device *csi2,
318 struct iss_csi2_ctx_cfg *ctx)
319{
320 u32 reg = 0;
321
322 ctx->frame = 0;
323
324
325 if (ctx->eof_enabled)
326 reg = CSI2_CTX_CTRL1_EOF_EN;
327
328 if (ctx->eol_enabled)
329 reg |= CSI2_CTX_CTRL1_EOL_EN;
330
331 if (ctx->checksum_enabled)
332 reg |= CSI2_CTX_CTRL1_CS_EN;
333
334 iss_reg_write(csi2->iss, csi2->regs1, CSI2_CTX_CTRL1(ctx->ctxnum), reg);
335
336
337 reg = ctx->virtual_id << CSI2_CTX_CTRL2_VIRTUAL_ID_SHIFT;
338 reg |= ctx->format_id << CSI2_CTX_CTRL2_FORMAT_SHIFT;
339
340 if (ctx->dpcm_decompress && ctx->dpcm_predictor)
341 reg |= CSI2_CTX_CTRL2_DPCM_PRED;
342
343 if (is_usr_def_mapping(ctx->format_id))
344 reg |= 2 << CSI2_CTX_CTRL2_USER_DEF_MAP_SHIFT;
345
346 iss_reg_write(csi2->iss, csi2->regs1, CSI2_CTX_CTRL2(ctx->ctxnum), reg);
347
348
349 iss_reg_write(csi2->iss, csi2->regs1, CSI2_CTX_CTRL3(ctx->ctxnum),
350 ctx->alpha << CSI2_CTX_CTRL3_ALPHA_SHIFT);
351
352
353 iss_reg_update(csi2->iss, csi2->regs1, CSI2_CTX_DAT_OFST(ctx->ctxnum),
354 CSI2_CTX_DAT_OFST_MASK, ctx->data_offset);
355
356 iss_reg_write(csi2->iss, csi2->regs1, CSI2_CTX_PING_ADDR(ctx->ctxnum),
357 ctx->ping_addr);
358 iss_reg_write(csi2->iss, csi2->regs1, CSI2_CTX_PONG_ADDR(ctx->ctxnum),
359 ctx->pong_addr);
360}
361
362
363
364
365
366static void csi2_timing_config(struct iss_csi2_device *csi2,
367 struct iss_csi2_timing_cfg *timing)
368{
369 u32 reg;
370
371 reg = iss_reg_read(csi2->iss, csi2->regs1, CSI2_TIMING);
372
373 if (timing->force_rx_mode)
374 reg |= CSI2_TIMING_FORCE_RX_MODE_IO1;
375 else
376 reg &= ~CSI2_TIMING_FORCE_RX_MODE_IO1;
377
378 if (timing->stop_state_16x)
379 reg |= CSI2_TIMING_STOP_STATE_X16_IO1;
380 else
381 reg &= ~CSI2_TIMING_STOP_STATE_X16_IO1;
382
383 if (timing->stop_state_4x)
384 reg |= CSI2_TIMING_STOP_STATE_X4_IO1;
385 else
386 reg &= ~CSI2_TIMING_STOP_STATE_X4_IO1;
387
388 reg &= ~CSI2_TIMING_STOP_STATE_COUNTER_IO1_MASK;
389 reg |= timing->stop_state_counter <<
390 CSI2_TIMING_STOP_STATE_COUNTER_IO1_SHIFT;
391
392 iss_reg_write(csi2->iss, csi2->regs1, CSI2_TIMING, reg);
393}
394
395
396
397
398
399static void csi2_irq_ctx_set(struct iss_csi2_device *csi2, int enable)
400{
401 const u32 mask = CSI2_CTX_IRQ_FE | CSI2_CTX_IRQ_FS;
402 int i;
403
404 for (i = 0; i < 8; i++) {
405 iss_reg_write(csi2->iss, csi2->regs1, CSI2_CTX_IRQSTATUS(i),
406 mask);
407 if (enable)
408 iss_reg_set(csi2->iss, csi2->regs1,
409 CSI2_CTX_IRQENABLE(i), mask);
410 else
411 iss_reg_clr(csi2->iss, csi2->regs1,
412 CSI2_CTX_IRQENABLE(i), mask);
413 }
414}
415
416
417
418
419
420static void csi2_irq_complexio1_set(struct iss_csi2_device *csi2, int enable)
421{
422 u32 reg;
423
424 reg = CSI2_COMPLEXIO_IRQ_STATEALLULPMEXIT |
425 CSI2_COMPLEXIO_IRQ_STATEALLULPMENTER |
426 CSI2_COMPLEXIO_IRQ_STATEULPM5 |
427 CSI2_COMPLEXIO_IRQ_ERRCONTROL5 |
428 CSI2_COMPLEXIO_IRQ_ERRESC5 |
429 CSI2_COMPLEXIO_IRQ_ERRSOTSYNCHS5 |
430 CSI2_COMPLEXIO_IRQ_ERRSOTHS5 |
431 CSI2_COMPLEXIO_IRQ_STATEULPM4 |
432 CSI2_COMPLEXIO_IRQ_ERRCONTROL4 |
433 CSI2_COMPLEXIO_IRQ_ERRESC4 |
434 CSI2_COMPLEXIO_IRQ_ERRSOTSYNCHS4 |
435 CSI2_COMPLEXIO_IRQ_ERRSOTHS4 |
436 CSI2_COMPLEXIO_IRQ_STATEULPM3 |
437 CSI2_COMPLEXIO_IRQ_ERRCONTROL3 |
438 CSI2_COMPLEXIO_IRQ_ERRESC3 |
439 CSI2_COMPLEXIO_IRQ_ERRSOTSYNCHS3 |
440 CSI2_COMPLEXIO_IRQ_ERRSOTHS3 |
441 CSI2_COMPLEXIO_IRQ_STATEULPM2 |
442 CSI2_COMPLEXIO_IRQ_ERRCONTROL2 |
443 CSI2_COMPLEXIO_IRQ_ERRESC2 |
444 CSI2_COMPLEXIO_IRQ_ERRSOTSYNCHS2 |
445 CSI2_COMPLEXIO_IRQ_ERRSOTHS2 |
446 CSI2_COMPLEXIO_IRQ_STATEULPM1 |
447 CSI2_COMPLEXIO_IRQ_ERRCONTROL1 |
448 CSI2_COMPLEXIO_IRQ_ERRESC1 |
449 CSI2_COMPLEXIO_IRQ_ERRSOTSYNCHS1 |
450 CSI2_COMPLEXIO_IRQ_ERRSOTHS1;
451 iss_reg_write(csi2->iss, csi2->regs1, CSI2_COMPLEXIO_IRQSTATUS, reg);
452 if (enable)
453 iss_reg_set(csi2->iss, csi2->regs1, CSI2_COMPLEXIO_IRQENABLE,
454 reg);
455 else
456 iss_reg_write(csi2->iss, csi2->regs1, CSI2_COMPLEXIO_IRQENABLE,
457 0);
458}
459
460
461
462
463
464static void csi2_irq_status_set(struct iss_csi2_device *csi2, int enable)
465{
466 u32 reg;
467
468 reg = CSI2_IRQ_OCP_ERR |
469 CSI2_IRQ_SHORT_PACKET |
470 CSI2_IRQ_ECC_CORRECTION |
471 CSI2_IRQ_ECC_NO_CORRECTION |
472 CSI2_IRQ_COMPLEXIO_ERR |
473 CSI2_IRQ_FIFO_OVF |
474 CSI2_IRQ_CONTEXT0;
475 iss_reg_write(csi2->iss, csi2->regs1, CSI2_IRQSTATUS, reg);
476 if (enable)
477 iss_reg_set(csi2->iss, csi2->regs1, CSI2_IRQENABLE, reg);
478 else
479 iss_reg_write(csi2->iss, csi2->regs1, CSI2_IRQENABLE, 0);
480}
481
482
483
484
485
486
487
488
489int omap4iss_csi2_reset(struct iss_csi2_device *csi2)
490{
491 unsigned int timeout;
492
493 if (!csi2->available)
494 return -ENODEV;
495
496 if (csi2->phy->phy_in_use)
497 return -EBUSY;
498
499 iss_reg_set(csi2->iss, csi2->regs1, CSI2_SYSCONFIG,
500 CSI2_SYSCONFIG_SOFT_RESET);
501
502 timeout = iss_poll_condition_timeout(
503 iss_reg_read(csi2->iss, csi2->regs1, CSI2_SYSSTATUS) &
504 CSI2_SYSSTATUS_RESET_DONE, 500, 100, 200);
505 if (timeout) {
506 dev_err(csi2->iss->dev, "CSI2: Soft reset timeout!\n");
507 return -EBUSY;
508 }
509
510 iss_reg_set(csi2->iss, csi2->regs1, CSI2_COMPLEXIO_CFG,
511 CSI2_COMPLEXIO_CFG_RESET_CTRL);
512
513 timeout = iss_poll_condition_timeout(
514 iss_reg_read(csi2->iss, csi2->phy->phy_regs, REGISTER1) &
515 REGISTER1_RESET_DONE_CTRLCLK, 10000, 100, 500);
516 if (timeout) {
517 dev_err(csi2->iss->dev, "CSI2: CSI2_96M_FCLK reset timeout!\n");
518 return -EBUSY;
519 }
520
521 iss_reg_update(csi2->iss, csi2->regs1, CSI2_SYSCONFIG,
522 CSI2_SYSCONFIG_MSTANDBY_MODE_MASK |
523 CSI2_SYSCONFIG_AUTO_IDLE,
524 CSI2_SYSCONFIG_MSTANDBY_MODE_NO);
525
526 return 0;
527}
528
529static int csi2_configure(struct iss_csi2_device *csi2)
530{
531 const struct iss_v4l2_subdevs_group *pdata;
532 struct iss_csi2_timing_cfg *timing = &csi2->timing[0];
533 struct v4l2_subdev *sensor;
534 struct media_pad *pad;
535
536
537
538
539
540
541
542 if (csi2->contexts[0].enabled || csi2->ctrl.if_enable)
543 return -EBUSY;
544
545 pad = media_entity_remote_pad(&csi2->pads[CSI2_PAD_SINK]);
546 sensor = media_entity_to_v4l2_subdev(pad->entity);
547 pdata = sensor->host_priv;
548
549 csi2->frame_skip = 0;
550 v4l2_subdev_call(sensor, sensor, g_skip_frames, &csi2->frame_skip);
551
552 csi2->ctrl.vp_out_ctrl = pdata->bus.csi2.vpclk_div;
553 csi2->ctrl.frame_mode = ISS_CSI2_FRAME_IMMEDIATE;
554 csi2->ctrl.ecc_enable = pdata->bus.csi2.crc;
555
556 timing->force_rx_mode = 1;
557 timing->stop_state_16x = 1;
558 timing->stop_state_4x = 1;
559 timing->stop_state_counter = 0x1ff;
560
561
562
563
564
565
566 if (csi2->formats[CSI2_PAD_SINK].code !=
567 csi2->formats[CSI2_PAD_SOURCE].code)
568 csi2->dpcm_decompress = true;
569 else
570 csi2->dpcm_decompress = false;
571
572 csi2->contexts[0].format_id = csi2_ctx_map_format(csi2);
573
574 if (csi2->video_out.bpl_padding == 0)
575 csi2->contexts[0].data_offset = 0;
576 else
577 csi2->contexts[0].data_offset = csi2->video_out.bpl_value;
578
579
580
581
582
583
584
585
586 csi2->contexts[0].eof_enabled = 1;
587 csi2->contexts[0].eol_enabled = 1;
588
589 csi2_irq_complexio1_set(csi2, 1);
590 csi2_irq_ctx_set(csi2, 1);
591 csi2_irq_status_set(csi2, 1);
592
593
594 csi2_timing_config(csi2, timing);
595 csi2_recv_config(csi2, &csi2->ctrl);
596 csi2_ctx_config(csi2, &csi2->contexts[0]);
597
598 return 0;
599}
600
601
602
603
604#define CSI2_PRINT_REGISTER(iss, regs, name)\
605 dev_dbg(iss->dev, "###CSI2 " #name "=0x%08x\n", \
606 iss_reg_read(iss, regs, CSI2_##name))
607
608static void csi2_print_status(struct iss_csi2_device *csi2)
609{
610 struct iss_device *iss = csi2->iss;
611
612 if (!csi2->available)
613 return;
614
615 dev_dbg(iss->dev, "-------------CSI2 Register dump-------------\n");
616
617 CSI2_PRINT_REGISTER(iss, csi2->regs1, SYSCONFIG);
618 CSI2_PRINT_REGISTER(iss, csi2->regs1, SYSSTATUS);
619 CSI2_PRINT_REGISTER(iss, csi2->regs1, IRQENABLE);
620 CSI2_PRINT_REGISTER(iss, csi2->regs1, IRQSTATUS);
621 CSI2_PRINT_REGISTER(iss, csi2->regs1, CTRL);
622 CSI2_PRINT_REGISTER(iss, csi2->regs1, DBG_H);
623 CSI2_PRINT_REGISTER(iss, csi2->regs1, COMPLEXIO_CFG);
624 CSI2_PRINT_REGISTER(iss, csi2->regs1, COMPLEXIO_IRQSTATUS);
625 CSI2_PRINT_REGISTER(iss, csi2->regs1, SHORT_PACKET);
626 CSI2_PRINT_REGISTER(iss, csi2->regs1, COMPLEXIO_IRQENABLE);
627 CSI2_PRINT_REGISTER(iss, csi2->regs1, DBG_P);
628 CSI2_PRINT_REGISTER(iss, csi2->regs1, TIMING);
629 CSI2_PRINT_REGISTER(iss, csi2->regs1, CTX_CTRL1(0));
630 CSI2_PRINT_REGISTER(iss, csi2->regs1, CTX_CTRL2(0));
631 CSI2_PRINT_REGISTER(iss, csi2->regs1, CTX_DAT_OFST(0));
632 CSI2_PRINT_REGISTER(iss, csi2->regs1, CTX_PING_ADDR(0));
633 CSI2_PRINT_REGISTER(iss, csi2->regs1, CTX_PONG_ADDR(0));
634 CSI2_PRINT_REGISTER(iss, csi2->regs1, CTX_IRQENABLE(0));
635 CSI2_PRINT_REGISTER(iss, csi2->regs1, CTX_IRQSTATUS(0));
636 CSI2_PRINT_REGISTER(iss, csi2->regs1, CTX_CTRL3(0));
637
638 dev_dbg(iss->dev, "--------------------------------------------\n");
639}
640
641
642
643
644
645
646
647
648
649static void csi2_isr_buffer(struct iss_csi2_device *csi2)
650{
651 struct iss_buffer *buffer;
652
653 csi2_ctx_enable(csi2, 0, 0);
654
655 buffer = omap4iss_video_buffer_next(&csi2->video_out);
656
657
658
659
660
661 if (!buffer)
662 return;
663
664 csi2_set_outaddr(csi2, buffer->iss_addr);
665 csi2_ctx_enable(csi2, 0, 1);
666}
667
668static void csi2_isr_ctx(struct iss_csi2_device *csi2,
669 struct iss_csi2_ctx_cfg *ctx)
670{
671 unsigned int n = ctx->ctxnum;
672 u32 status;
673
674 status = iss_reg_read(csi2->iss, csi2->regs1, CSI2_CTX_IRQSTATUS(n));
675 iss_reg_write(csi2->iss, csi2->regs1, CSI2_CTX_IRQSTATUS(n), status);
676
677 if (omap4iss_module_sync_is_stopping(&csi2->wait, &csi2->stopping))
678 return;
679
680
681 if (status & CSI2_CTX_IRQ_FS) {
682 struct iss_pipeline *pipe =
683 to_iss_pipeline(&csi2->subdev.entity);
684 u16 frame;
685 u16 delta;
686
687 frame = iss_reg_read(csi2->iss, csi2->regs1,
688 CSI2_CTX_CTRL2(ctx->ctxnum))
689 >> CSI2_CTX_CTRL2_FRAME_SHIFT;
690
691 if (frame == 0) {
692
693
694
695
696 atomic_inc(&pipe->frame_number);
697 } else {
698
699
700
701
702
703
704
705 delta = frame - ctx->frame;
706 if (frame < ctx->frame)
707 delta--;
708 ctx->frame = frame;
709
710 atomic_add(delta, &pipe->frame_number);
711 }
712 }
713
714 if (!(status & CSI2_CTX_IRQ_FE))
715 return;
716
717
718
719
720
721
722
723
724
725
726
727 if (csi2->frame_skip) {
728 csi2->frame_skip--;
729 if (csi2->frame_skip == 0) {
730 ctx->format_id = csi2_ctx_map_format(csi2);
731 csi2_ctx_config(csi2, ctx);
732 csi2_ctx_enable(csi2, n, 1);
733 }
734 return;
735 }
736
737 if (csi2->output & CSI2_OUTPUT_MEMORY)
738 csi2_isr_buffer(csi2);
739}
740
741
742
743
744void omap4iss_csi2_isr(struct iss_csi2_device *csi2)
745{
746 struct iss_pipeline *pipe = to_iss_pipeline(&csi2->subdev.entity);
747 u32 csi2_irqstatus, cpxio1_irqstatus;
748 struct iss_device *iss = csi2->iss;
749
750 if (!csi2->available)
751 return;
752
753 csi2_irqstatus = iss_reg_read(csi2->iss, csi2->regs1, CSI2_IRQSTATUS);
754 iss_reg_write(csi2->iss, csi2->regs1, CSI2_IRQSTATUS, csi2_irqstatus);
755
756
757 if (csi2_irqstatus & CSI2_IRQ_COMPLEXIO_ERR) {
758 cpxio1_irqstatus = iss_reg_read(csi2->iss, csi2->regs1,
759 CSI2_COMPLEXIO_IRQSTATUS);
760 iss_reg_write(csi2->iss, csi2->regs1, CSI2_COMPLEXIO_IRQSTATUS,
761 cpxio1_irqstatus);
762 dev_dbg(iss->dev, "CSI2: ComplexIO Error IRQ %x\n",
763 cpxio1_irqstatus);
764 pipe->error = true;
765 }
766
767 if (csi2_irqstatus & (CSI2_IRQ_OCP_ERR |
768 CSI2_IRQ_SHORT_PACKET |
769 CSI2_IRQ_ECC_NO_CORRECTION |
770 CSI2_IRQ_COMPLEXIO_ERR |
771 CSI2_IRQ_FIFO_OVF)) {
772 dev_dbg(iss->dev,
773 "CSI2 Err: OCP:%d SHORT:%d ECC:%d CPXIO:%d OVF:%d\n",
774 csi2_irqstatus & CSI2_IRQ_OCP_ERR ? 1 : 0,
775 csi2_irqstatus & CSI2_IRQ_SHORT_PACKET ? 1 : 0,
776 csi2_irqstatus & CSI2_IRQ_ECC_NO_CORRECTION ? 1 : 0,
777 csi2_irqstatus & CSI2_IRQ_COMPLEXIO_ERR ? 1 : 0,
778 csi2_irqstatus & CSI2_IRQ_FIFO_OVF ? 1 : 0);
779 pipe->error = true;
780 }
781
782
783 if (csi2_irqstatus & CSI2_IRQ_CONTEXT0)
784 csi2_isr_ctx(csi2, &csi2->contexts[0]);
785
786 if (csi2_irqstatus & CSI2_IRQ_ECC_CORRECTION)
787 dev_dbg(iss->dev, "CSI2: ECC correction done\n");
788}
789
790
791
792
793
794
795
796
797
798
799static int csi2_queue(struct iss_video *video, struct iss_buffer *buffer)
800{
801 struct iss_csi2_device *csi2 = container_of(video,
802 struct iss_csi2_device, video_out);
803
804 csi2_set_outaddr(csi2, buffer->iss_addr);
805
806
807
808
809
810
811
812 if (csi2->video_out.dmaqueue_flags & ISS_VIDEO_DMAQUEUE_UNDERRUN) {
813
814 csi2_if_enable(csi2, 1);
815 csi2_ctx_enable(csi2, 0, 1);
816 iss_video_dmaqueue_flags_clr(&csi2->video_out);
817 }
818
819 return 0;
820}
821
822static const struct iss_video_operations csi2_issvideo_ops = {
823 .queue = csi2_queue,
824};
825
826
827
828
829
830static struct v4l2_mbus_framefmt *
831__csi2_get_format(struct iss_csi2_device *csi2,
832 struct v4l2_subdev_pad_config *cfg,
833 unsigned int pad,
834 enum v4l2_subdev_format_whence which)
835{
836 if (which == V4L2_SUBDEV_FORMAT_TRY)
837 return v4l2_subdev_get_try_format(&csi2->subdev, cfg, pad);
838
839 return &csi2->formats[pad];
840}
841
842static void
843csi2_try_format(struct iss_csi2_device *csi2,
844 struct v4l2_subdev_pad_config *cfg,
845 unsigned int pad,
846 struct v4l2_mbus_framefmt *fmt,
847 enum v4l2_subdev_format_whence which)
848{
849 u32 pixelcode;
850 struct v4l2_mbus_framefmt *format;
851 const struct iss_format_info *info;
852 unsigned int i;
853
854 switch (pad) {
855 case CSI2_PAD_SINK:
856
857 for (i = 0; i < ARRAY_SIZE(csi2_input_fmts); i++) {
858 if (fmt->code == csi2_input_fmts[i])
859 break;
860 }
861
862
863 if (i >= ARRAY_SIZE(csi2_input_fmts))
864 fmt->code = MEDIA_BUS_FMT_SGRBG10_1X10;
865
866 fmt->width = clamp_t(u32, fmt->width, 1, 8191);
867 fmt->height = clamp_t(u32, fmt->height, 1, 8191);
868 break;
869
870 case CSI2_PAD_SOURCE:
871
872
873
874 pixelcode = fmt->code;
875 format = __csi2_get_format(csi2, cfg, CSI2_PAD_SINK, which);
876 memcpy(fmt, format, sizeof(*fmt));
877
878
879
880
881
882 info = omap4iss_video_format_info(fmt->code);
883 if (info->uncompressed == pixelcode)
884 fmt->code = pixelcode;
885 break;
886 }
887
888
889 fmt->colorspace = V4L2_COLORSPACE_SRGB;
890 fmt->field = V4L2_FIELD_NONE;
891}
892
893
894
895
896
897
898
899
900static int csi2_enum_mbus_code(struct v4l2_subdev *sd,
901 struct v4l2_subdev_pad_config *cfg,
902 struct v4l2_subdev_mbus_code_enum *code)
903{
904 struct iss_csi2_device *csi2 = v4l2_get_subdevdata(sd);
905 struct v4l2_mbus_framefmt *format;
906 const struct iss_format_info *info;
907
908 if (code->pad == CSI2_PAD_SINK) {
909 if (code->index >= ARRAY_SIZE(csi2_input_fmts))
910 return -EINVAL;
911
912 code->code = csi2_input_fmts[code->index];
913 } else {
914 format = __csi2_get_format(csi2, cfg, CSI2_PAD_SINK,
915 code->which);
916 switch (code->index) {
917 case 0:
918
919 code->code = format->code;
920 break;
921 case 1:
922
923 info = omap4iss_video_format_info(format->code);
924 if (info->uncompressed == format->code)
925 return -EINVAL;
926
927 code->code = info->uncompressed;
928 break;
929 default:
930 return -EINVAL;
931 }
932 }
933
934 return 0;
935}
936
937static int csi2_enum_frame_size(struct v4l2_subdev *sd,
938 struct v4l2_subdev_pad_config *cfg,
939 struct v4l2_subdev_frame_size_enum *fse)
940{
941 struct iss_csi2_device *csi2 = v4l2_get_subdevdata(sd);
942 struct v4l2_mbus_framefmt format;
943
944 if (fse->index != 0)
945 return -EINVAL;
946
947 format.code = fse->code;
948 format.width = 1;
949 format.height = 1;
950 csi2_try_format(csi2, cfg, fse->pad, &format, fse->which);
951 fse->min_width = format.width;
952 fse->min_height = format.height;
953
954 if (format.code != fse->code)
955 return -EINVAL;
956
957 format.code = fse->code;
958 format.width = -1;
959 format.height = -1;
960 csi2_try_format(csi2, cfg, fse->pad, &format, fse->which);
961 fse->max_width = format.width;
962 fse->max_height = format.height;
963
964 return 0;
965}
966
967
968
969
970
971
972
973
974static int csi2_get_format(struct v4l2_subdev *sd,
975 struct v4l2_subdev_pad_config *cfg,
976 struct v4l2_subdev_format *fmt)
977{
978 struct iss_csi2_device *csi2 = v4l2_get_subdevdata(sd);
979 struct v4l2_mbus_framefmt *format;
980
981 format = __csi2_get_format(csi2, cfg, fmt->pad, fmt->which);
982 if (!format)
983 return -EINVAL;
984
985 fmt->format = *format;
986 return 0;
987}
988
989
990
991
992
993
994
995
996static int csi2_set_format(struct v4l2_subdev *sd,
997 struct v4l2_subdev_pad_config *cfg,
998 struct v4l2_subdev_format *fmt)
999{
1000 struct iss_csi2_device *csi2 = v4l2_get_subdevdata(sd);
1001 struct v4l2_mbus_framefmt *format;
1002
1003 format = __csi2_get_format(csi2, cfg, fmt->pad, fmt->which);
1004 if (!format)
1005 return -EINVAL;
1006
1007 csi2_try_format(csi2, cfg, fmt->pad, &fmt->format, fmt->which);
1008 *format = fmt->format;
1009
1010
1011 if (fmt->pad == CSI2_PAD_SINK) {
1012 format = __csi2_get_format(csi2, cfg, CSI2_PAD_SOURCE,
1013 fmt->which);
1014 *format = fmt->format;
1015 csi2_try_format(csi2, cfg, CSI2_PAD_SOURCE, format, fmt->which);
1016 }
1017
1018 return 0;
1019}
1020
1021static int csi2_link_validate(struct v4l2_subdev *sd, struct media_link *link,
1022 struct v4l2_subdev_format *source_fmt,
1023 struct v4l2_subdev_format *sink_fmt)
1024{
1025 struct iss_csi2_device *csi2 = v4l2_get_subdevdata(sd);
1026 struct iss_pipeline *pipe = to_iss_pipeline(&csi2->subdev.entity);
1027 int rval;
1028
1029 pipe->external = media_entity_to_v4l2_subdev(link->source->entity);
1030 rval = omap4iss_get_external_info(pipe, link);
1031 if (rval < 0)
1032 return rval;
1033
1034 return v4l2_subdev_link_validate_default(sd, link, source_fmt,
1035 sink_fmt);
1036}
1037
1038
1039
1040
1041
1042
1043
1044
1045
1046
1047static int csi2_init_formats(struct v4l2_subdev *sd, struct v4l2_subdev_fh *fh)
1048{
1049 struct v4l2_subdev_format format;
1050
1051 memset(&format, 0, sizeof(format));
1052 format.pad = CSI2_PAD_SINK;
1053 format.which = fh ? V4L2_SUBDEV_FORMAT_TRY : V4L2_SUBDEV_FORMAT_ACTIVE;
1054 format.format.code = MEDIA_BUS_FMT_SGRBG10_1X10;
1055 format.format.width = 4096;
1056 format.format.height = 4096;
1057 csi2_set_format(sd, fh ? fh->pad : NULL, &format);
1058
1059 return 0;
1060}
1061
1062
1063
1064
1065
1066
1067
1068
1069static int csi2_set_stream(struct v4l2_subdev *sd, int enable)
1070{
1071 struct iss_csi2_device *csi2 = v4l2_get_subdevdata(sd);
1072 struct iss_device *iss = csi2->iss;
1073 struct iss_video *video_out = &csi2->video_out;
1074 int ret = 0;
1075
1076 if (csi2->state == ISS_PIPELINE_STREAM_STOPPED) {
1077 if (enable == ISS_PIPELINE_STREAM_STOPPED)
1078 return 0;
1079
1080 omap4iss_subclk_enable(iss, csi2->subclk);
1081 }
1082
1083 switch (enable) {
1084 case ISS_PIPELINE_STREAM_CONTINUOUS: {
1085 ret = omap4iss_csiphy_config(iss, sd);
1086 if (ret < 0)
1087 return ret;
1088
1089 if (omap4iss_csiphy_acquire(csi2->phy) < 0)
1090 return -ENODEV;
1091 csi2_configure(csi2);
1092 csi2_print_status(csi2);
1093
1094
1095
1096
1097
1098
1099
1100 if (csi2->output & CSI2_OUTPUT_MEMORY &&
1101 !(video_out->dmaqueue_flags & ISS_VIDEO_DMAQUEUE_QUEUED))
1102 break;
1103
1104 atomic_set(&csi2->stopping, 0);
1105 csi2_ctx_enable(csi2, 0, 1);
1106 csi2_if_enable(csi2, 1);
1107 iss_video_dmaqueue_flags_clr(video_out);
1108 break;
1109 }
1110 case ISS_PIPELINE_STREAM_STOPPED:
1111 if (csi2->state == ISS_PIPELINE_STREAM_STOPPED)
1112 return 0;
1113 if (omap4iss_module_sync_idle(&sd->entity, &csi2->wait,
1114 &csi2->stopping))
1115 ret = -ETIMEDOUT;
1116 csi2_ctx_enable(csi2, 0, 0);
1117 csi2_if_enable(csi2, 0);
1118 csi2_irq_ctx_set(csi2, 0);
1119 omap4iss_csiphy_release(csi2->phy);
1120 omap4iss_subclk_disable(iss, csi2->subclk);
1121 iss_video_dmaqueue_flags_clr(video_out);
1122 break;
1123 }
1124
1125 csi2->state = enable;
1126 return ret;
1127}
1128
1129
1130static const struct v4l2_subdev_video_ops csi2_video_ops = {
1131 .s_stream = csi2_set_stream,
1132};
1133
1134
1135static const struct v4l2_subdev_pad_ops csi2_pad_ops = {
1136 .enum_mbus_code = csi2_enum_mbus_code,
1137 .enum_frame_size = csi2_enum_frame_size,
1138 .get_fmt = csi2_get_format,
1139 .set_fmt = csi2_set_format,
1140 .link_validate = csi2_link_validate,
1141};
1142
1143
1144static const struct v4l2_subdev_ops csi2_ops = {
1145 .video = &csi2_video_ops,
1146 .pad = &csi2_pad_ops,
1147};
1148
1149
1150static const struct v4l2_subdev_internal_ops csi2_internal_ops = {
1151 .open = csi2_init_formats,
1152};
1153
1154
1155
1156
1157
1158
1159
1160
1161
1162
1163
1164
1165
1166static int csi2_link_setup(struct media_entity *entity,
1167 const struct media_pad *local,
1168 const struct media_pad *remote, u32 flags)
1169{
1170 struct v4l2_subdev *sd = media_entity_to_v4l2_subdev(entity);
1171 struct iss_csi2_device *csi2 = v4l2_get_subdevdata(sd);
1172 struct iss_csi2_ctrl_cfg *ctrl = &csi2->ctrl;
1173 unsigned int index = local->index;
1174
1175
1176 if (is_media_entity_v4l2_subdev(remote->entity))
1177 index |= 2 << 16;
1178
1179
1180
1181
1182
1183
1184 switch (index) {
1185 case CSI2_PAD_SOURCE:
1186 if (flags & MEDIA_LNK_FL_ENABLED) {
1187 if (csi2->output & ~CSI2_OUTPUT_MEMORY)
1188 return -EBUSY;
1189 csi2->output |= CSI2_OUTPUT_MEMORY;
1190 } else {
1191 csi2->output &= ~CSI2_OUTPUT_MEMORY;
1192 }
1193 break;
1194
1195 case CSI2_PAD_SOURCE | 2 << 16:
1196 if (flags & MEDIA_LNK_FL_ENABLED) {
1197 if (csi2->output & ~CSI2_OUTPUT_IPIPEIF)
1198 return -EBUSY;
1199 csi2->output |= CSI2_OUTPUT_IPIPEIF;
1200 } else {
1201 csi2->output &= ~CSI2_OUTPUT_IPIPEIF;
1202 }
1203 break;
1204
1205 default:
1206
1207 return -EINVAL;
1208 }
1209
1210 ctrl->vp_only_enable = csi2->output & CSI2_OUTPUT_MEMORY ? false : true;
1211 ctrl->vp_clk_enable = !!(csi2->output & CSI2_OUTPUT_IPIPEIF);
1212
1213 return 0;
1214}
1215
1216
1217static const struct media_entity_operations csi2_media_ops = {
1218 .link_setup = csi2_link_setup,
1219 .link_validate = v4l2_subdev_link_validate,
1220};
1221
1222void omap4iss_csi2_unregister_entities(struct iss_csi2_device *csi2)
1223{
1224 v4l2_device_unregister_subdev(&csi2->subdev);
1225 omap4iss_video_unregister(&csi2->video_out);
1226}
1227
1228int omap4iss_csi2_register_entities(struct iss_csi2_device *csi2,
1229 struct v4l2_device *vdev)
1230{
1231 int ret;
1232
1233
1234 ret = v4l2_device_register_subdev(vdev, &csi2->subdev);
1235 if (ret < 0)
1236 goto error;
1237
1238 ret = omap4iss_video_register(&csi2->video_out, vdev);
1239 if (ret < 0)
1240 goto error;
1241
1242 return 0;
1243
1244error:
1245 omap4iss_csi2_unregister_entities(csi2);
1246 return ret;
1247}
1248
1249
1250
1251
1252
1253
1254
1255
1256
1257
1258static int csi2_init_entities(struct iss_csi2_device *csi2, const char *subname)
1259{
1260 struct v4l2_subdev *sd = &csi2->subdev;
1261 struct media_pad *pads = csi2->pads;
1262 struct media_entity *me = &sd->entity;
1263 int ret;
1264 char name[V4L2_SUBDEV_NAME_SIZE];
1265
1266 v4l2_subdev_init(sd, &csi2_ops);
1267 sd->internal_ops = &csi2_internal_ops;
1268 snprintf(name, sizeof(name), "CSI2%s", subname);
1269 snprintf(sd->name, sizeof(sd->name), "OMAP4 ISS %s", name);
1270
1271 sd->grp_id = BIT(16);
1272 v4l2_set_subdevdata(sd, csi2);
1273 sd->flags |= V4L2_SUBDEV_FL_HAS_DEVNODE;
1274
1275 pads[CSI2_PAD_SOURCE].flags = MEDIA_PAD_FL_SOURCE;
1276 pads[CSI2_PAD_SINK].flags = MEDIA_PAD_FL_SINK;
1277
1278 me->ops = &csi2_media_ops;
1279 ret = media_entity_pads_init(me, CSI2_PADS_NUM, pads);
1280 if (ret < 0)
1281 return ret;
1282
1283 csi2_init_formats(sd, NULL);
1284
1285
1286 csi2->video_out.type = V4L2_BUF_TYPE_VIDEO_CAPTURE;
1287 csi2->video_out.ops = &csi2_issvideo_ops;
1288 csi2->video_out.bpl_alignment = 32;
1289 csi2->video_out.bpl_zero_padding = 1;
1290 csi2->video_out.bpl_max = 0x1ffe0;
1291 csi2->video_out.iss = csi2->iss;
1292 csi2->video_out.capture_mem = PAGE_ALIGN(4096 * 4096) * 3;
1293
1294 ret = omap4iss_video_init(&csi2->video_out, name);
1295 if (ret < 0)
1296 goto error_video;
1297
1298 return 0;
1299
1300error_video:
1301 media_entity_cleanup(&csi2->subdev.entity);
1302 return ret;
1303}
1304
1305
1306
1307
1308int omap4iss_csi2_init(struct iss_device *iss)
1309{
1310 struct iss_csi2_device *csi2a = &iss->csi2a;
1311 struct iss_csi2_device *csi2b = &iss->csi2b;
1312 int ret;
1313
1314 csi2a->iss = iss;
1315 csi2a->available = 1;
1316 csi2a->regs1 = OMAP4_ISS_MEM_CSI2_A_REGS1;
1317 csi2a->phy = &iss->csiphy1;
1318 csi2a->subclk = OMAP4_ISS_SUBCLK_CSI2_A;
1319 csi2a->state = ISS_PIPELINE_STREAM_STOPPED;
1320 init_waitqueue_head(&csi2a->wait);
1321
1322 ret = csi2_init_entities(csi2a, "a");
1323 if (ret < 0)
1324 return ret;
1325
1326 csi2b->iss = iss;
1327 csi2b->available = 1;
1328 csi2b->regs1 = OMAP4_ISS_MEM_CSI2_B_REGS1;
1329 csi2b->phy = &iss->csiphy2;
1330 csi2b->subclk = OMAP4_ISS_SUBCLK_CSI2_B;
1331 csi2b->state = ISS_PIPELINE_STREAM_STOPPED;
1332 init_waitqueue_head(&csi2b->wait);
1333
1334 ret = csi2_init_entities(csi2b, "b");
1335 if (ret < 0)
1336 return ret;
1337
1338 return 0;
1339}
1340
1341
1342
1343
1344
1345
1346
1347int omap4iss_csi2_create_links(struct iss_device *iss)
1348{
1349 struct iss_csi2_device *csi2a = &iss->csi2a;
1350 struct iss_csi2_device *csi2b = &iss->csi2b;
1351 int ret;
1352
1353
1354 ret = media_create_pad_link(&csi2a->subdev.entity, CSI2_PAD_SOURCE,
1355 &csi2a->video_out.video.entity, 0, 0);
1356 if (ret < 0)
1357 return ret;
1358
1359
1360 ret = media_create_pad_link(&csi2b->subdev.entity, CSI2_PAD_SOURCE,
1361 &csi2b->video_out.video.entity, 0, 0);
1362 if (ret < 0)
1363 return ret;
1364
1365 return 0;
1366}
1367
1368
1369
1370
1371void omap4iss_csi2_cleanup(struct iss_device *iss)
1372{
1373 struct iss_csi2_device *csi2a = &iss->csi2a;
1374 struct iss_csi2_device *csi2b = &iss->csi2b;
1375
1376 omap4iss_video_cleanup(&csi2a->video_out);
1377 media_entity_cleanup(&csi2a->subdev.entity);
1378
1379 omap4iss_video_cleanup(&csi2b->video_out);
1380 media_entity_cleanup(&csi2b->subdev.entity);
1381}
1382