1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24#include <linux/slab.h>
25#include <asm/unaligned.h>
26
27#include "xhci.h"
28#include "xhci-trace.h"
29
30#define PORT_WAKE_BITS (PORT_WKOC_E | PORT_WKDISC_E | PORT_WKCONN_E)
31#define PORT_RWC_BITS (PORT_CSC | PORT_PEC | PORT_WRC | PORT_OCC | \
32 PORT_RC | PORT_PLC | PORT_PE)
33
34
35
36
37static u8 usb_bos_descriptor [] = {
38 USB_DT_BOS_SIZE,
39 USB_DT_BOS,
40 0x0F, 0x00,
41 0x1,
42
43 USB_DT_USB_SS_CAP_SIZE,
44 USB_DT_DEVICE_CAPABILITY,
45 USB_SS_CAP_TYPE,
46 0x00,
47 USB_5GBPS_OPERATION, 0x00,
48 0x03,
49
50 0x00,
51 0x00, 0x00,
52
53 0x1c,
54 USB_DT_DEVICE_CAPABILITY,
55 USB_SSP_CAP_TYPE,
56 0x00,
57 0x23, 0x00, 0x00, 0x00,
58 0x01, 0x00,
59 0x00, 0x00,
60
61 0x34, 0x00, 0x05, 0x00,
62 0xb4, 0x00, 0x05, 0x00,
63 0x35, 0x40, 0x0a, 0x00,
64 0xb5, 0x40, 0x0a, 0x00,
65};
66
67static int xhci_create_usb3_bos_desc(struct xhci_hcd *xhci, char *buf,
68 u16 wLength)
69{
70 int i, ssa_count;
71 u32 temp;
72 u16 desc_size, ssp_cap_size, ssa_size = 0;
73 bool usb3_1 = false;
74
75 desc_size = USB_DT_BOS_SIZE + USB_DT_USB_SS_CAP_SIZE;
76 ssp_cap_size = sizeof(usb_bos_descriptor) - desc_size;
77
78
79 if (xhci->usb3_rhub.min_rev >= 0x01) {
80
81 if (xhci->usb3_rhub.psi_count) {
82
83 ssa_count = xhci->usb3_rhub.psi_uid_count * 2;
84 ssa_size = ssa_count * sizeof(u32);
85 ssp_cap_size -= 16;
86 }
87 desc_size += ssp_cap_size;
88 usb3_1 = true;
89 }
90 memcpy(buf, &usb_bos_descriptor, min(desc_size, wLength));
91
92 if (usb3_1) {
93
94 buf[4] += 1;
95 put_unaligned_le16(desc_size + ssa_size, &buf[2]);
96 }
97
98 if (wLength < USB_DT_BOS_SIZE + USB_DT_USB_SS_CAP_SIZE)
99 return wLength;
100
101
102 temp = readl(&xhci->cap_regs->hcc_params);
103 if (HCC_LTC(temp))
104 buf[8] |= USB_LTM_SUPPORT;
105
106
107 if ((xhci->quirks & XHCI_LPM_SUPPORT)) {
108 temp = readl(&xhci->cap_regs->hcs_params3);
109 buf[12] = HCS_U1_LATENCY(temp);
110 put_unaligned_le16(HCS_U2_LATENCY(temp), &buf[13]);
111 }
112
113
114 if (usb3_1 && xhci->usb3_rhub.psi_count) {
115 u32 ssp_cap_base, bm_attrib, psi, psi_mant, psi_exp;
116 int offset;
117
118 ssp_cap_base = USB_DT_BOS_SIZE + USB_DT_USB_SS_CAP_SIZE;
119
120 if (wLength < desc_size)
121 return wLength;
122 buf[ssp_cap_base] = ssp_cap_size + ssa_size;
123
124
125 bm_attrib = (ssa_count - 1) & 0x1f;
126 bm_attrib |= (xhci->usb3_rhub.psi_uid_count - 1) << 5;
127 put_unaligned_le32(bm_attrib, &buf[ssp_cap_base + 4]);
128
129 if (wLength < desc_size + ssa_size)
130 return wLength;
131
132
133
134
135
136
137
138 offset = desc_size;
139 for (i = 0; i < xhci->usb3_rhub.psi_count; i++) {
140 psi = xhci->usb3_rhub.psi[i];
141 psi &= ~USB_SSP_SUBLINK_SPEED_RSVD;
142 psi_exp = XHCI_EXT_PORT_PSIE(psi);
143 psi_mant = XHCI_EXT_PORT_PSIM(psi);
144
145
146 for (; psi_exp < 3; psi_exp++)
147 psi_mant /= 1000;
148 if (psi_mant >= 10)
149 psi |= BIT(14);
150
151 if ((psi & PLT_MASK) == PLT_SYM) {
152
153 put_unaligned_le32(psi, &buf[offset]);
154 psi |= 1 << 7;
155 offset += 4;
156 if (offset >= desc_size + ssa_size)
157 return desc_size + ssa_size;
158 } else if ((psi & PLT_MASK) == PLT_ASYM_RX) {
159
160 psi ^= PLT_MASK;
161 }
162 put_unaligned_le32(psi, &buf[offset]);
163 offset += 4;
164 if (offset >= desc_size + ssa_size)
165 return desc_size + ssa_size;
166 }
167 }
168
169 return desc_size + ssa_size;
170}
171
172static void xhci_common_hub_descriptor(struct xhci_hcd *xhci,
173 struct usb_hub_descriptor *desc, int ports)
174{
175 u16 temp;
176
177 desc->bPwrOn2PwrGood = 10;
178 desc->bHubContrCurrent = 0;
179
180 desc->bNbrPorts = ports;
181 temp = 0;
182
183 if (HCC_PPC(xhci->hcc_params))
184 temp |= HUB_CHAR_INDV_PORT_LPSM;
185 else
186 temp |= HUB_CHAR_NO_LPSM;
187
188
189 temp |= HUB_CHAR_INDV_PORT_OCPM;
190
191
192 desc->wHubCharacteristics = cpu_to_le16(temp);
193}
194
195
196static void xhci_usb2_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
197 struct usb_hub_descriptor *desc)
198{
199 int ports;
200 u16 temp;
201 __u8 port_removable[(USB_MAXCHILDREN + 1 + 7) / 8];
202 u32 portsc;
203 unsigned int i;
204
205 ports = xhci->num_usb2_ports;
206
207 xhci_common_hub_descriptor(xhci, desc, ports);
208 desc->bDescriptorType = USB_DT_HUB;
209 temp = 1 + (ports / 8);
210 desc->bDescLength = USB_DT_HUB_NONVAR_SIZE + 2 * temp;
211
212
213
214
215 memset(port_removable, 0, sizeof(port_removable));
216 for (i = 0; i < ports; i++) {
217 portsc = readl(xhci->usb2_ports[i]);
218
219
220
221 if (portsc & PORT_DEV_REMOVE)
222
223
224
225 port_removable[(i + 1) / 8] |= 1 << ((i + 1) % 8);
226 }
227
228
229
230
231
232
233
234
235
236
237
238 memset(desc->u.hs.DeviceRemovable, 0xff,
239 sizeof(desc->u.hs.DeviceRemovable));
240 memset(desc->u.hs.PortPwrCtrlMask, 0xff,
241 sizeof(desc->u.hs.PortPwrCtrlMask));
242
243 for (i = 0; i < (ports + 1 + 7) / 8; i++)
244 memset(&desc->u.hs.DeviceRemovable[i], port_removable[i],
245 sizeof(__u8));
246}
247
248
249static void xhci_usb3_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
250 struct usb_hub_descriptor *desc)
251{
252 int ports;
253 u16 port_removable;
254 u32 portsc;
255 unsigned int i;
256
257 ports = xhci->num_usb3_ports;
258 xhci_common_hub_descriptor(xhci, desc, ports);
259 desc->bDescriptorType = USB_DT_SS_HUB;
260 desc->bDescLength = USB_DT_SS_HUB_SIZE;
261
262
263
264
265 desc->u.ss.bHubHdrDecLat = 0;
266 desc->u.ss.wHubDelay = 0;
267
268 port_removable = 0;
269
270 for (i = 0; i < ports; i++) {
271 portsc = readl(xhci->usb3_ports[i]);
272 if (portsc & PORT_DEV_REMOVE)
273 port_removable |= 1 << (i + 1);
274 }
275
276 desc->u.ss.DeviceRemovable = cpu_to_le16(port_removable);
277}
278
279static void xhci_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
280 struct usb_hub_descriptor *desc)
281{
282
283 if (hcd->speed >= HCD_USB3)
284 xhci_usb3_hub_descriptor(hcd, xhci, desc);
285 else
286 xhci_usb2_hub_descriptor(hcd, xhci, desc);
287
288}
289
290static unsigned int xhci_port_speed(unsigned int port_status)
291{
292 if (DEV_LOWSPEED(port_status))
293 return USB_PORT_STAT_LOW_SPEED;
294 if (DEV_HIGHSPEED(port_status))
295 return USB_PORT_STAT_HIGH_SPEED;
296
297
298
299
300
301 return 0;
302}
303
304
305
306
307
308
309
310
311#define XHCI_PORT_RO ((1<<0) | (1<<3) | (0xf<<10) | (1<<30))
312
313
314
315
316
317#define XHCI_PORT_RWS ((0xf<<5) | (1<<9) | (0x3<<14) | (0x7<<25))
318
319
320
321
322#define XHCI_PORT_RW1S ((1<<4))
323
324
325
326
327
328
329
330#define XHCI_PORT_RW1CS ((1<<1) | (0x7f<<17))
331
332
333
334
335#define XHCI_PORT_RW ((1<<16))
336
337
338
339
340#define XHCI_PORT_RZ ((1<<2) | (1<<24) | (0xf<<28))
341
342
343
344
345
346
347
348
349
350u32 xhci_port_state_to_neutral(u32 state)
351{
352
353 return (state & XHCI_PORT_RO) | (state & XHCI_PORT_RWS);
354}
355
356
357
358
359
360int xhci_find_slot_id_by_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
361 u16 port)
362{
363 int slot_id;
364 int i;
365 enum usb_device_speed speed;
366
367 slot_id = 0;
368 for (i = 0; i < MAX_HC_SLOTS; i++) {
369 if (!xhci->devs[i])
370 continue;
371 speed = xhci->devs[i]->udev->speed;
372 if (((speed >= USB_SPEED_SUPER) == (hcd->speed >= HCD_USB3))
373 && xhci->devs[i]->fake_port == port) {
374 slot_id = i;
375 break;
376 }
377 }
378
379 return slot_id;
380}
381
382
383
384
385
386
387
388static int xhci_stop_device(struct xhci_hcd *xhci, int slot_id, int suspend)
389{
390 struct xhci_virt_device *virt_dev;
391 struct xhci_command *cmd;
392 unsigned long flags;
393 int ret;
394 int i;
395
396 ret = 0;
397 virt_dev = xhci->devs[slot_id];
398 if (!virt_dev)
399 return -ENODEV;
400
401 trace_xhci_stop_device(virt_dev);
402
403 cmd = xhci_alloc_command(xhci, false, true, GFP_NOIO);
404 if (!cmd)
405 return -ENOMEM;
406
407 spin_lock_irqsave(&xhci->lock, flags);
408 for (i = LAST_EP_INDEX; i > 0; i--) {
409 if (virt_dev->eps[i].ring && virt_dev->eps[i].ring->dequeue) {
410 struct xhci_ep_ctx *ep_ctx;
411 struct xhci_command *command;
412
413 ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->out_ctx, i);
414
415
416 if (GET_EP_CTX_STATE(ep_ctx) != EP_STATE_RUNNING)
417 continue;
418
419 command = xhci_alloc_command(xhci, false, false,
420 GFP_NOWAIT);
421 if (!command) {
422 spin_unlock_irqrestore(&xhci->lock, flags);
423 ret = -ENOMEM;
424 goto cmd_cleanup;
425 }
426
427 ret = xhci_queue_stop_endpoint(xhci, command, slot_id,
428 i, suspend);
429 if (ret) {
430 spin_unlock_irqrestore(&xhci->lock, flags);
431 xhci_free_command(xhci, command);
432 goto cmd_cleanup;
433 }
434 }
435 }
436 ret = xhci_queue_stop_endpoint(xhci, cmd, slot_id, 0, suspend);
437 if (ret) {
438 spin_unlock_irqrestore(&xhci->lock, flags);
439 goto cmd_cleanup;
440 }
441
442 xhci_ring_cmd_db(xhci);
443 spin_unlock_irqrestore(&xhci->lock, flags);
444
445
446 wait_for_completion(cmd->completion);
447
448 if (cmd->status == COMP_COMMAND_ABORTED ||
449 cmd->status == COMP_COMMAND_RING_STOPPED) {
450 xhci_warn(xhci, "Timeout while waiting for stop endpoint command\n");
451 ret = -ETIME;
452 }
453
454cmd_cleanup:
455 xhci_free_command(xhci, cmd);
456 return ret;
457}
458
459
460
461
462void xhci_ring_device(struct xhci_hcd *xhci, int slot_id)
463{
464 int i, s;
465 struct xhci_virt_ep *ep;
466
467 for (i = 0; i < LAST_EP_INDEX + 1; i++) {
468 ep = &xhci->devs[slot_id]->eps[i];
469
470 if (ep->ep_state & EP_HAS_STREAMS) {
471 for (s = 1; s < ep->stream_info->num_streams; s++)
472 xhci_ring_ep_doorbell(xhci, slot_id, i, s);
473 } else if (ep->ring && ep->ring->dequeue) {
474 xhci_ring_ep_doorbell(xhci, slot_id, i, 0);
475 }
476 }
477
478 return;
479}
480
481static void xhci_disable_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
482 u16 wIndex, __le32 __iomem *addr, u32 port_status)
483{
484
485 if (hcd->speed >= HCD_USB3) {
486 xhci_dbg(xhci, "Ignoring request to disable "
487 "SuperSpeed port.\n");
488 return;
489 }
490
491 if (xhci->quirks & XHCI_BROKEN_PORT_PED) {
492 xhci_dbg(xhci,
493 "Broken Port Enabled/Disabled, ignoring port disable request.\n");
494 return;
495 }
496
497
498 writel(port_status | PORT_PE, addr);
499 port_status = readl(addr);
500 xhci_dbg(xhci, "disable port, actual port %d status = 0x%x\n",
501 wIndex, port_status);
502}
503
504static void xhci_clear_port_change_bit(struct xhci_hcd *xhci, u16 wValue,
505 u16 wIndex, __le32 __iomem *addr, u32 port_status)
506{
507 char *port_change_bit;
508 u32 status;
509
510 switch (wValue) {
511 case USB_PORT_FEAT_C_RESET:
512 status = PORT_RC;
513 port_change_bit = "reset";
514 break;
515 case USB_PORT_FEAT_C_BH_PORT_RESET:
516 status = PORT_WRC;
517 port_change_bit = "warm(BH) reset";
518 break;
519 case USB_PORT_FEAT_C_CONNECTION:
520 status = PORT_CSC;
521 port_change_bit = "connect";
522 break;
523 case USB_PORT_FEAT_C_OVER_CURRENT:
524 status = PORT_OCC;
525 port_change_bit = "over-current";
526 break;
527 case USB_PORT_FEAT_C_ENABLE:
528 status = PORT_PEC;
529 port_change_bit = "enable/disable";
530 break;
531 case USB_PORT_FEAT_C_SUSPEND:
532 status = PORT_PLC;
533 port_change_bit = "suspend/resume";
534 break;
535 case USB_PORT_FEAT_C_PORT_LINK_STATE:
536 status = PORT_PLC;
537 port_change_bit = "link state";
538 break;
539 case USB_PORT_FEAT_C_PORT_CONFIG_ERROR:
540 status = PORT_CEC;
541 port_change_bit = "config error";
542 break;
543 default:
544
545 return;
546 }
547
548 writel(port_status | status, addr);
549 port_status = readl(addr);
550 xhci_dbg(xhci, "clear port %s change, actual port %d status = 0x%x\n",
551 port_change_bit, wIndex, port_status);
552}
553
554static int xhci_get_ports(struct usb_hcd *hcd, __le32 __iomem ***port_array)
555{
556 int max_ports;
557 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
558
559 if (hcd->speed >= HCD_USB3) {
560 max_ports = xhci->num_usb3_ports;
561 *port_array = xhci->usb3_ports;
562 } else {
563 max_ports = xhci->num_usb2_ports;
564 *port_array = xhci->usb2_ports;
565 }
566
567 return max_ports;
568}
569
570static __le32 __iomem *xhci_get_port_io_addr(struct usb_hcd *hcd, int index)
571{
572 __le32 __iomem **port_array;
573
574 xhci_get_ports(hcd, &port_array);
575 return port_array[index];
576}
577
578
579
580
581
582
583static void xhci_set_port_power(struct xhci_hcd *xhci, struct usb_hcd *hcd,
584 u16 index, bool on, unsigned long *flags)
585{
586 __le32 __iomem *addr;
587 u32 temp;
588
589 addr = xhci_get_port_io_addr(hcd, index);
590 temp = readl(addr);
591 temp = xhci_port_state_to_neutral(temp);
592 if (on) {
593
594 writel(temp | PORT_POWER, addr);
595 temp = readl(addr);
596 xhci_dbg(xhci, "set port power, actual port %d status = 0x%x\n",
597 index, temp);
598 } else {
599
600 writel(temp & ~PORT_POWER, addr);
601 }
602
603 spin_unlock_irqrestore(&xhci->lock, *flags);
604 temp = usb_acpi_power_manageable(hcd->self.root_hub,
605 index);
606 if (temp)
607 usb_acpi_set_power_state(hcd->self.root_hub,
608 index, on);
609 spin_lock_irqsave(&xhci->lock, *flags);
610}
611
612static void xhci_port_set_test_mode(struct xhci_hcd *xhci,
613 u16 test_mode, u16 wIndex)
614{
615 u32 temp;
616 __le32 __iomem *addr;
617
618
619 addr = xhci_get_port_io_addr(xhci->main_hcd, wIndex);
620 temp = readl(addr + PORTPMSC);
621 temp |= test_mode << PORT_TEST_MODE_SHIFT;
622 writel(temp, addr + PORTPMSC);
623 xhci->test_mode = test_mode;
624 if (test_mode == TEST_FORCE_EN)
625 xhci_start(xhci);
626}
627
628static int xhci_enter_test_mode(struct xhci_hcd *xhci,
629 u16 test_mode, u16 wIndex, unsigned long *flags)
630{
631 int i, retval;
632
633
634 xhci_dbg(xhci, "Disable all slots\n");
635 spin_unlock_irqrestore(&xhci->lock, *flags);
636 for (i = 1; i <= HCS_MAX_SLOTS(xhci->hcs_params1); i++) {
637 retval = xhci_disable_slot(xhci, NULL, i);
638 if (retval)
639 xhci_err(xhci, "Failed to disable slot %d, %d. Enter test mode anyway\n",
640 i, retval);
641 }
642 spin_lock_irqsave(&xhci->lock, *flags);
643
644 xhci_dbg(xhci, "Disable all port (PP = 0)\n");
645
646 for (i = 0; i < xhci->num_usb3_ports; i++)
647 xhci_set_port_power(xhci, xhci->shared_hcd, i, false, flags);
648
649 for (i = 0; i < xhci->num_usb2_ports; i++)
650 xhci_set_port_power(xhci, xhci->main_hcd, i, false, flags);
651
652 xhci_dbg(xhci, "Stop controller\n");
653 retval = xhci_halt(xhci);
654 if (retval)
655 return retval;
656
657 pm_runtime_forbid(xhci_to_hcd(xhci)->self.controller);
658
659
660 xhci_dbg(xhci, "Enter Test Mode: %d, Port_id=%d\n",
661 test_mode, wIndex + 1);
662 xhci_port_set_test_mode(xhci, test_mode, wIndex);
663 return retval;
664}
665
666static int xhci_exit_test_mode(struct xhci_hcd *xhci)
667{
668 int retval;
669
670 if (!xhci->test_mode) {
671 xhci_err(xhci, "Not in test mode, do nothing.\n");
672 return 0;
673 }
674 if (xhci->test_mode == TEST_FORCE_EN &&
675 !(xhci->xhc_state & XHCI_STATE_HALTED)) {
676 retval = xhci_halt(xhci);
677 if (retval)
678 return retval;
679 }
680 pm_runtime_allow(xhci_to_hcd(xhci)->self.controller);
681 xhci->test_mode = 0;
682 return xhci_reset(xhci);
683}
684
685void xhci_set_link_state(struct xhci_hcd *xhci, __le32 __iomem **port_array,
686 int port_id, u32 link_state)
687{
688 u32 temp;
689
690 temp = readl(port_array[port_id]);
691 temp = xhci_port_state_to_neutral(temp);
692 temp &= ~PORT_PLS_MASK;
693 temp |= PORT_LINK_STROBE | link_state;
694 writel(temp, port_array[port_id]);
695}
696
697static void xhci_set_remote_wake_mask(struct xhci_hcd *xhci,
698 __le32 __iomem **port_array, int port_id, u16 wake_mask)
699{
700 u32 temp;
701
702 temp = readl(port_array[port_id]);
703 temp = xhci_port_state_to_neutral(temp);
704
705 if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_CONNECT)
706 temp |= PORT_WKCONN_E;
707 else
708 temp &= ~PORT_WKCONN_E;
709
710 if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_DISCONNECT)
711 temp |= PORT_WKDISC_E;
712 else
713 temp &= ~PORT_WKDISC_E;
714
715 if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_OVER_CURRENT)
716 temp |= PORT_WKOC_E;
717 else
718 temp &= ~PORT_WKOC_E;
719
720 writel(temp, port_array[port_id]);
721}
722
723
724void xhci_test_and_clear_bit(struct xhci_hcd *xhci, __le32 __iomem **port_array,
725 int port_id, u32 port_bit)
726{
727 u32 temp;
728
729 temp = readl(port_array[port_id]);
730 if (temp & port_bit) {
731 temp = xhci_port_state_to_neutral(temp);
732 temp |= port_bit;
733 writel(temp, port_array[port_id]);
734 }
735}
736
737
738static void xhci_hub_report_usb2_link_state(u32 *status, u32 status_reg)
739{
740 if ((status_reg & PORT_PLS_MASK) == XDEV_U2)
741 *status |= USB_PORT_STAT_L1;
742}
743
744
745static void xhci_hub_report_usb3_link_state(struct xhci_hcd *xhci,
746 u32 *status, u32 status_reg)
747{
748 u32 pls = status_reg & PORT_PLS_MASK;
749
750
751
752
753
754 if (pls == XDEV_RESUME) {
755 *status |= USB_SS_PORT_LS_U3;
756 return;
757 }
758
759
760
761
762 if (status_reg & PORT_CAS) {
763
764
765
766
767
768
769
770 if (pls != USB_SS_PORT_LS_COMP_MOD &&
771 pls != USB_SS_PORT_LS_SS_INACTIVE) {
772 pls = USB_SS_PORT_LS_COMP_MOD;
773 }
774
775
776
777
778 pls |= USB_PORT_STAT_CONNECTION;
779 } else {
780
781
782
783
784
785
786
787
788 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
789 (pls == USB_SS_PORT_LS_COMP_MOD))
790 pls |= USB_PORT_STAT_CONNECTION;
791 }
792
793
794 *status |= pls;
795}
796
797
798
799
800
801
802
803
804static void xhci_del_comp_mod_timer(struct xhci_hcd *xhci, u32 status,
805 u16 wIndex)
806{
807 u32 all_ports_seen_u0 = ((1 << xhci->num_usb3_ports)-1);
808 bool port_in_u0 = ((status & PORT_PLS_MASK) == XDEV_U0);
809
810 if (!(xhci->quirks & XHCI_COMP_MODE_QUIRK))
811 return;
812
813 if ((xhci->port_status_u0 != all_ports_seen_u0) && port_in_u0) {
814 xhci->port_status_u0 |= 1 << wIndex;
815 if (xhci->port_status_u0 == all_ports_seen_u0) {
816 del_timer_sync(&xhci->comp_mode_recovery_timer);
817 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
818 "All USB3 ports have entered U0 already!");
819 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
820 "Compliance Mode Recovery Timer Deleted.");
821 }
822 }
823}
824
825static u32 xhci_get_ext_port_status(u32 raw_port_status, u32 port_li)
826{
827 u32 ext_stat = 0;
828 int speed_id;
829
830
831 speed_id = DEV_PORT_SPEED(raw_port_status);
832 ext_stat |= speed_id;
833 ext_stat |= speed_id << 4;
834
835 ext_stat |= PORT_RX_LANES(port_li) << 8;
836 ext_stat |= PORT_TX_LANES(port_li) << 12;
837
838 return ext_stat;
839}
840
841
842
843
844
845
846
847
848
849
850
851static u32 xhci_get_port_status(struct usb_hcd *hcd,
852 struct xhci_bus_state *bus_state,
853 __le32 __iomem **port_array,
854 u16 wIndex, u32 raw_port_status,
855 unsigned long flags)
856 __releases(&xhci->lock)
857 __acquires(&xhci->lock)
858{
859 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
860 u32 status = 0;
861 int slot_id;
862
863
864 if (raw_port_status & PORT_CSC)
865 status |= USB_PORT_STAT_C_CONNECTION << 16;
866 if (raw_port_status & PORT_PEC)
867 status |= USB_PORT_STAT_C_ENABLE << 16;
868 if ((raw_port_status & PORT_OCC))
869 status |= USB_PORT_STAT_C_OVERCURRENT << 16;
870 if ((raw_port_status & PORT_RC))
871 status |= USB_PORT_STAT_C_RESET << 16;
872
873 if (hcd->speed >= HCD_USB3) {
874
875
876
877
878
879
880 if ((raw_port_status & PORT_PLC) &&
881 (raw_port_status & PORT_PLS_MASK) != XDEV_RESUME)
882 status |= USB_PORT_STAT_C_LINK_STATE << 16;
883 if ((raw_port_status & PORT_WRC))
884 status |= USB_PORT_STAT_C_BH_RESET << 16;
885 if ((raw_port_status & PORT_CEC))
886 status |= USB_PORT_STAT_C_CONFIG_ERROR << 16;
887 }
888
889 if (hcd->speed < HCD_USB3) {
890 if ((raw_port_status & PORT_PLS_MASK) == XDEV_U3
891 && (raw_port_status & PORT_POWER))
892 status |= USB_PORT_STAT_SUSPEND;
893 }
894 if ((raw_port_status & PORT_PLS_MASK) == XDEV_RESUME &&
895 !DEV_SUPERSPEED_ANY(raw_port_status)) {
896 if ((raw_port_status & PORT_RESET) ||
897 !(raw_port_status & PORT_PE))
898 return 0xffffffff;
899
900 if (!bus_state->resume_done[wIndex]) {
901
902 if (test_bit(wIndex, &bus_state->resuming_ports)) {
903
904
905
906
907
908
909 } else {
910
911
912
913 unsigned long timeout = jiffies +
914 msecs_to_jiffies(USB_RESUME_TIMEOUT);
915
916 set_bit(wIndex, &bus_state->resuming_ports);
917 bus_state->resume_done[wIndex] = timeout;
918 mod_timer(&hcd->rh_timer, timeout);
919 }
920
921 } else if (time_after_eq(jiffies,
922 bus_state->resume_done[wIndex])) {
923 int time_left;
924
925 xhci_dbg(xhci, "Resume USB2 port %d\n",
926 wIndex + 1);
927 bus_state->resume_done[wIndex] = 0;
928 clear_bit(wIndex, &bus_state->resuming_ports);
929
930 set_bit(wIndex, &bus_state->rexit_ports);
931
932 xhci_test_and_clear_bit(xhci, port_array, wIndex,
933 PORT_PLC);
934 xhci_set_link_state(xhci, port_array, wIndex,
935 XDEV_U0);
936
937 spin_unlock_irqrestore(&xhci->lock, flags);
938 time_left = wait_for_completion_timeout(
939 &bus_state->rexit_done[wIndex],
940 msecs_to_jiffies(
941 XHCI_MAX_REXIT_TIMEOUT));
942 spin_lock_irqsave(&xhci->lock, flags);
943
944 if (time_left) {
945 slot_id = xhci_find_slot_id_by_port(hcd,
946 xhci, wIndex + 1);
947 if (!slot_id) {
948 xhci_dbg(xhci, "slot_id is zero\n");
949 return 0xffffffff;
950 }
951 xhci_ring_device(xhci, slot_id);
952 } else {
953 int port_status = readl(port_array[wIndex]);
954 xhci_warn(xhci, "Port resume took longer than %i msec, port status = 0x%x\n",
955 XHCI_MAX_REXIT_TIMEOUT,
956 port_status);
957 status |= USB_PORT_STAT_SUSPEND;
958 clear_bit(wIndex, &bus_state->rexit_ports);
959 }
960
961 bus_state->port_c_suspend |= 1 << wIndex;
962 bus_state->suspended_ports &= ~(1 << wIndex);
963 } else {
964
965
966
967
968
969
970 status |= USB_PORT_STAT_SUSPEND;
971 }
972 }
973
974
975
976
977 if ((bus_state->resume_done[wIndex] ||
978 test_bit(wIndex, &bus_state->resuming_ports)) &&
979 (raw_port_status & PORT_PLS_MASK) != XDEV_U3 &&
980 (raw_port_status & PORT_PLS_MASK) != XDEV_RESUME) {
981 bus_state->resume_done[wIndex] = 0;
982 clear_bit(wIndex, &bus_state->resuming_ports);
983 }
984
985
986 if ((raw_port_status & PORT_PLS_MASK) == XDEV_U0 &&
987 (raw_port_status & PORT_POWER)) {
988 if (bus_state->suspended_ports & (1 << wIndex)) {
989 bus_state->suspended_ports &= ~(1 << wIndex);
990 if (hcd->speed < HCD_USB3)
991 bus_state->port_c_suspend |= 1 << wIndex;
992 }
993 bus_state->resume_done[wIndex] = 0;
994 clear_bit(wIndex, &bus_state->resuming_ports);
995 }
996 if (raw_port_status & PORT_CONNECT) {
997 status |= USB_PORT_STAT_CONNECTION;
998 status |= xhci_port_speed(raw_port_status);
999 }
1000 if (raw_port_status & PORT_PE)
1001 status |= USB_PORT_STAT_ENABLE;
1002 if (raw_port_status & PORT_OC)
1003 status |= USB_PORT_STAT_OVERCURRENT;
1004 if (raw_port_status & PORT_RESET)
1005 status |= USB_PORT_STAT_RESET;
1006 if (raw_port_status & PORT_POWER) {
1007 if (hcd->speed >= HCD_USB3)
1008 status |= USB_SS_PORT_STAT_POWER;
1009 else
1010 status |= USB_PORT_STAT_POWER;
1011 }
1012
1013 if (hcd->speed >= HCD_USB3) {
1014 xhci_hub_report_usb3_link_state(xhci, &status, raw_port_status);
1015
1016
1017
1018
1019 xhci_del_comp_mod_timer(xhci, raw_port_status, wIndex);
1020 } else {
1021 xhci_hub_report_usb2_link_state(&status, raw_port_status);
1022 }
1023 if (bus_state->port_c_suspend & (1 << wIndex))
1024 status |= USB_PORT_STAT_C_SUSPEND << 16;
1025
1026 return status;
1027}
1028
1029int xhci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue,
1030 u16 wIndex, char *buf, u16 wLength)
1031{
1032 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
1033 int max_ports;
1034 unsigned long flags;
1035 u32 temp, status;
1036 int retval = 0;
1037 __le32 __iomem **port_array;
1038 int slot_id;
1039 struct xhci_bus_state *bus_state;
1040 u16 link_state = 0;
1041 u16 wake_mask = 0;
1042 u16 timeout = 0;
1043 u16 test_mode = 0;
1044
1045 max_ports = xhci_get_ports(hcd, &port_array);
1046 bus_state = &xhci->bus_state[hcd_index(hcd)];
1047
1048 spin_lock_irqsave(&xhci->lock, flags);
1049 switch (typeReq) {
1050 case GetHubStatus:
1051
1052 memset(buf, 0, 4);
1053 break;
1054 case GetHubDescriptor:
1055
1056
1057
1058
1059 if (hcd->speed >= HCD_USB3 &&
1060 (wLength < USB_DT_SS_HUB_SIZE ||
1061 wValue != (USB_DT_SS_HUB << 8))) {
1062 xhci_dbg(xhci, "Wrong hub descriptor type for "
1063 "USB 3.0 roothub.\n");
1064 goto error;
1065 }
1066 xhci_hub_descriptor(hcd, xhci,
1067 (struct usb_hub_descriptor *) buf);
1068 break;
1069 case DeviceRequest | USB_REQ_GET_DESCRIPTOR:
1070 if ((wValue & 0xff00) != (USB_DT_BOS << 8))
1071 goto error;
1072
1073 if (hcd->speed < HCD_USB3)
1074 goto error;
1075
1076 retval = xhci_create_usb3_bos_desc(xhci, buf, wLength);
1077 spin_unlock_irqrestore(&xhci->lock, flags);
1078 return retval;
1079 case GetPortStatus:
1080 if (!wIndex || wIndex > max_ports)
1081 goto error;
1082 wIndex--;
1083 temp = readl(port_array[wIndex]);
1084 if (temp == ~(u32)0) {
1085 xhci_hc_died(xhci);
1086 retval = -ENODEV;
1087 break;
1088 }
1089 status = xhci_get_port_status(hcd, bus_state, port_array,
1090 wIndex, temp, flags);
1091 if (status == 0xffffffff)
1092 goto error;
1093
1094 xhci_dbg(xhci, "get port status, actual port %d status = 0x%x\n",
1095 wIndex, temp);
1096 xhci_dbg(xhci, "Get port status returned 0x%x\n", status);
1097
1098 put_unaligned(cpu_to_le32(status), (__le32 *) buf);
1099
1100 if (wValue == 0x02) {
1101 u32 port_li;
1102
1103 if (hcd->speed < HCD_USB31 || wLength != 8) {
1104 xhci_err(xhci, "get ext port status invalid parameter\n");
1105 retval = -EINVAL;
1106 break;
1107 }
1108 port_li = readl(port_array[wIndex] + PORTLI);
1109 status = xhci_get_ext_port_status(temp, port_li);
1110 put_unaligned_le32(cpu_to_le32(status), &buf[4]);
1111 }
1112 break;
1113 case SetPortFeature:
1114 if (wValue == USB_PORT_FEAT_LINK_STATE)
1115 link_state = (wIndex & 0xff00) >> 3;
1116 if (wValue == USB_PORT_FEAT_REMOTE_WAKE_MASK)
1117 wake_mask = wIndex & 0xff00;
1118 if (wValue == USB_PORT_FEAT_TEST)
1119 test_mode = (wIndex & 0xff00) >> 8;
1120
1121 timeout = (wIndex & 0xff00) >> 8;
1122 wIndex &= 0xff;
1123 if (!wIndex || wIndex > max_ports)
1124 goto error;
1125 wIndex--;
1126 temp = readl(port_array[wIndex]);
1127 if (temp == ~(u32)0) {
1128 xhci_hc_died(xhci);
1129 retval = -ENODEV;
1130 break;
1131 }
1132 temp = xhci_port_state_to_neutral(temp);
1133
1134 switch (wValue) {
1135 case USB_PORT_FEAT_SUSPEND:
1136 temp = readl(port_array[wIndex]);
1137 if ((temp & PORT_PLS_MASK) != XDEV_U0) {
1138
1139 xhci_set_link_state(xhci, port_array, wIndex,
1140 XDEV_U0);
1141 spin_unlock_irqrestore(&xhci->lock, flags);
1142 msleep(10);
1143 spin_lock_irqsave(&xhci->lock, flags);
1144 }
1145
1146
1147
1148
1149 temp = readl(port_array[wIndex]);
1150 if ((temp & PORT_PE) == 0 || (temp & PORT_RESET)
1151 || (temp & PORT_PLS_MASK) >= XDEV_U3) {
1152 xhci_warn(xhci, "USB core suspending device not in U0/U1/U2.\n");
1153 goto error;
1154 }
1155
1156 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1157 wIndex + 1);
1158 if (!slot_id) {
1159 xhci_warn(xhci, "slot_id is zero\n");
1160 goto error;
1161 }
1162
1163 spin_unlock_irqrestore(&xhci->lock, flags);
1164 xhci_stop_device(xhci, slot_id, 1);
1165 spin_lock_irqsave(&xhci->lock, flags);
1166
1167 xhci_set_link_state(xhci, port_array, wIndex, XDEV_U3);
1168
1169 spin_unlock_irqrestore(&xhci->lock, flags);
1170 msleep(10);
1171 spin_lock_irqsave(&xhci->lock, flags);
1172
1173 temp = readl(port_array[wIndex]);
1174 bus_state->suspended_ports |= 1 << wIndex;
1175 break;
1176 case USB_PORT_FEAT_LINK_STATE:
1177 temp = readl(port_array[wIndex]);
1178
1179
1180 if (link_state == USB_SS_PORT_LS_SS_DISABLED) {
1181 xhci_dbg(xhci, "Disable port %d\n", wIndex);
1182 temp = xhci_port_state_to_neutral(temp);
1183
1184
1185
1186
1187 temp |= PORT_CSC | PORT_PEC | PORT_WRC |
1188 PORT_OCC | PORT_RC | PORT_PLC |
1189 PORT_CEC;
1190 writel(temp | PORT_PE, port_array[wIndex]);
1191 temp = readl(port_array[wIndex]);
1192 break;
1193 }
1194
1195
1196 if (link_state == USB_SS_PORT_LS_RX_DETECT) {
1197 xhci_dbg(xhci, "Enable port %d\n", wIndex);
1198 xhci_set_link_state(xhci, port_array, wIndex,
1199 link_state);
1200 temp = readl(port_array[wIndex]);
1201 break;
1202 }
1203
1204
1205
1206
1207
1208
1209
1210
1211
1212
1213
1214
1215
1216
1217
1218 if (link_state == USB_SS_PORT_LS_COMP_MOD) {
1219 if (!HCC2_CTC(xhci->hcc_params2)) {
1220 xhci_dbg(xhci, "CTC flag is 0, port already supports entering compliance mode\n");
1221 break;
1222 }
1223
1224 if ((temp & PORT_CONNECT)) {
1225 xhci_warn(xhci, "Can't set compliance mode when port is connected\n");
1226 goto error;
1227 }
1228
1229 xhci_dbg(xhci, "Enable compliance mode transition for port %d\n",
1230 wIndex);
1231 xhci_set_link_state(xhci, port_array, wIndex,
1232 link_state);
1233 temp = readl(port_array[wIndex]);
1234 break;
1235 }
1236
1237
1238
1239
1240
1241 if ((temp & PORT_PE) == 0 ||
1242 (link_state > USB_SS_PORT_LS_U3)) {
1243 xhci_warn(xhci, "Cannot set link state.\n");
1244 goto error;
1245 }
1246
1247 if (link_state == USB_SS_PORT_LS_U3) {
1248 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1249 wIndex + 1);
1250 if (slot_id) {
1251
1252
1253 spin_unlock_irqrestore(&xhci->lock,
1254 flags);
1255 xhci_stop_device(xhci, slot_id, 1);
1256 spin_lock_irqsave(&xhci->lock, flags);
1257 }
1258 }
1259
1260 xhci_set_link_state(xhci, port_array, wIndex,
1261 link_state);
1262
1263 spin_unlock_irqrestore(&xhci->lock, flags);
1264 msleep(20);
1265 spin_lock_irqsave(&xhci->lock, flags);
1266
1267 temp = readl(port_array[wIndex]);
1268 if (link_state == USB_SS_PORT_LS_U3)
1269 bus_state->suspended_ports |= 1 << wIndex;
1270 break;
1271 case USB_PORT_FEAT_POWER:
1272
1273
1274
1275
1276
1277
1278 xhci_set_port_power(xhci, hcd, wIndex, true, &flags);
1279 break;
1280 case USB_PORT_FEAT_RESET:
1281 temp = (temp | PORT_RESET);
1282 writel(temp, port_array[wIndex]);
1283
1284 temp = readl(port_array[wIndex]);
1285 xhci_dbg(xhci, "set port reset, actual port %d status = 0x%x\n", wIndex, temp);
1286 break;
1287 case USB_PORT_FEAT_REMOTE_WAKE_MASK:
1288 xhci_set_remote_wake_mask(xhci, port_array,
1289 wIndex, wake_mask);
1290 temp = readl(port_array[wIndex]);
1291 xhci_dbg(xhci, "set port remote wake mask, "
1292 "actual port %d status = 0x%x\n",
1293 wIndex, temp);
1294 break;
1295 case USB_PORT_FEAT_BH_PORT_RESET:
1296 temp |= PORT_WR;
1297 writel(temp, port_array[wIndex]);
1298
1299 temp = readl(port_array[wIndex]);
1300 break;
1301 case USB_PORT_FEAT_U1_TIMEOUT:
1302 if (hcd->speed < HCD_USB3)
1303 goto error;
1304 temp = readl(port_array[wIndex] + PORTPMSC);
1305 temp &= ~PORT_U1_TIMEOUT_MASK;
1306 temp |= PORT_U1_TIMEOUT(timeout);
1307 writel(temp, port_array[wIndex] + PORTPMSC);
1308 break;
1309 case USB_PORT_FEAT_U2_TIMEOUT:
1310 if (hcd->speed < HCD_USB3)
1311 goto error;
1312 temp = readl(port_array[wIndex] + PORTPMSC);
1313 temp &= ~PORT_U2_TIMEOUT_MASK;
1314 temp |= PORT_U2_TIMEOUT(timeout);
1315 writel(temp, port_array[wIndex] + PORTPMSC);
1316 break;
1317 case USB_PORT_FEAT_TEST:
1318
1319 if (hcd->speed != HCD_USB2)
1320 goto error;
1321 if (test_mode > TEST_FORCE_EN || test_mode < TEST_J)
1322 goto error;
1323 retval = xhci_enter_test_mode(xhci, test_mode, wIndex,
1324 &flags);
1325 break;
1326 default:
1327 goto error;
1328 }
1329
1330 temp = readl(port_array[wIndex]);
1331 break;
1332 case ClearPortFeature:
1333 if (!wIndex || wIndex > max_ports)
1334 goto error;
1335 wIndex--;
1336 temp = readl(port_array[wIndex]);
1337 if (temp == ~(u32)0) {
1338 xhci_hc_died(xhci);
1339 retval = -ENODEV;
1340 break;
1341 }
1342
1343 temp = xhci_port_state_to_neutral(temp);
1344 switch (wValue) {
1345 case USB_PORT_FEAT_SUSPEND:
1346 temp = readl(port_array[wIndex]);
1347 xhci_dbg(xhci, "clear USB_PORT_FEAT_SUSPEND\n");
1348 xhci_dbg(xhci, "PORTSC %04x\n", temp);
1349 if (temp & PORT_RESET)
1350 goto error;
1351 if ((temp & PORT_PLS_MASK) == XDEV_U3) {
1352 if ((temp & PORT_PE) == 0)
1353 goto error;
1354
1355 set_bit(wIndex, &bus_state->resuming_ports);
1356 xhci_set_link_state(xhci, port_array, wIndex,
1357 XDEV_RESUME);
1358 spin_unlock_irqrestore(&xhci->lock, flags);
1359 msleep(USB_RESUME_TIMEOUT);
1360 spin_lock_irqsave(&xhci->lock, flags);
1361 xhci_set_link_state(xhci, port_array, wIndex,
1362 XDEV_U0);
1363 clear_bit(wIndex, &bus_state->resuming_ports);
1364 }
1365 bus_state->port_c_suspend |= 1 << wIndex;
1366
1367 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1368 wIndex + 1);
1369 if (!slot_id) {
1370 xhci_dbg(xhci, "slot_id is zero\n");
1371 goto error;
1372 }
1373 xhci_ring_device(xhci, slot_id);
1374 break;
1375 case USB_PORT_FEAT_C_SUSPEND:
1376 bus_state->port_c_suspend &= ~(1 << wIndex);
1377 case USB_PORT_FEAT_C_RESET:
1378 case USB_PORT_FEAT_C_BH_PORT_RESET:
1379 case USB_PORT_FEAT_C_CONNECTION:
1380 case USB_PORT_FEAT_C_OVER_CURRENT:
1381 case USB_PORT_FEAT_C_ENABLE:
1382 case USB_PORT_FEAT_C_PORT_LINK_STATE:
1383 case USB_PORT_FEAT_C_PORT_CONFIG_ERROR:
1384 xhci_clear_port_change_bit(xhci, wValue, wIndex,
1385 port_array[wIndex], temp);
1386 break;
1387 case USB_PORT_FEAT_ENABLE:
1388 xhci_disable_port(hcd, xhci, wIndex,
1389 port_array[wIndex], temp);
1390 break;
1391 case USB_PORT_FEAT_POWER:
1392 xhci_set_port_power(xhci, hcd, wIndex, false, &flags);
1393 break;
1394 case USB_PORT_FEAT_TEST:
1395 retval = xhci_exit_test_mode(xhci);
1396 break;
1397 default:
1398 goto error;
1399 }
1400 break;
1401 default:
1402error:
1403
1404 retval = -EPIPE;
1405 }
1406 spin_unlock_irqrestore(&xhci->lock, flags);
1407 return retval;
1408}
1409
1410
1411
1412
1413
1414
1415
1416
1417
1418int xhci_hub_status_data(struct usb_hcd *hcd, char *buf)
1419{
1420 unsigned long flags;
1421 u32 temp, status;
1422 u32 mask;
1423 int i, retval;
1424 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
1425 int max_ports;
1426 __le32 __iomem **port_array;
1427 struct xhci_bus_state *bus_state;
1428 bool reset_change = false;
1429
1430 max_ports = xhci_get_ports(hcd, &port_array);
1431 bus_state = &xhci->bus_state[hcd_index(hcd)];
1432
1433
1434 retval = (max_ports + 8) / 8;
1435 memset(buf, 0, retval);
1436
1437
1438
1439
1440
1441 status = bus_state->resuming_ports;
1442
1443 mask = PORT_CSC | PORT_PEC | PORT_OCC | PORT_PLC | PORT_WRC | PORT_CEC;
1444
1445 spin_lock_irqsave(&xhci->lock, flags);
1446
1447 for (i = 0; i < max_ports; i++) {
1448 temp = readl(port_array[i]);
1449 if (temp == ~(u32)0) {
1450 xhci_hc_died(xhci);
1451 retval = -ENODEV;
1452 break;
1453 }
1454 if ((temp & mask) != 0 ||
1455 (bus_state->port_c_suspend & 1 << i) ||
1456 (bus_state->resume_done[i] && time_after_eq(
1457 jiffies, bus_state->resume_done[i]))) {
1458 buf[(i + 1) / 8] |= 1 << (i + 1) % 8;
1459 status = 1;
1460 }
1461 if ((temp & PORT_RC))
1462 reset_change = true;
1463 }
1464 if (!status && !reset_change) {
1465 xhci_dbg(xhci, "%s: stopping port polling.\n", __func__);
1466 clear_bit(HCD_FLAG_POLL_RH, &hcd->flags);
1467 }
1468 spin_unlock_irqrestore(&xhci->lock, flags);
1469 return status ? retval : 0;
1470}
1471
1472#ifdef CONFIG_PM
1473
1474int xhci_bus_suspend(struct usb_hcd *hcd)
1475{
1476 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
1477 int max_ports, port_index;
1478 __le32 __iomem **port_array;
1479 struct xhci_bus_state *bus_state;
1480 unsigned long flags;
1481
1482 max_ports = xhci_get_ports(hcd, &port_array);
1483 bus_state = &xhci->bus_state[hcd_index(hcd)];
1484
1485 spin_lock_irqsave(&xhci->lock, flags);
1486
1487 if (hcd->self.root_hub->do_remote_wakeup) {
1488 if (bus_state->resuming_ports ||
1489 bus_state->port_remote_wakeup) {
1490 spin_unlock_irqrestore(&xhci->lock, flags);
1491 xhci_dbg(xhci, "suspend failed because a port is resuming\n");
1492 return -EBUSY;
1493 }
1494 }
1495
1496 port_index = max_ports;
1497 bus_state->bus_suspended = 0;
1498 while (port_index--) {
1499
1500 u32 t1, t2;
1501 int slot_id;
1502
1503 t1 = readl(port_array[port_index]);
1504 t2 = xhci_port_state_to_neutral(t1);
1505
1506 if ((t1 & PORT_PE) && !(t1 & PORT_PLS_MASK)) {
1507 xhci_dbg(xhci, "port %d not suspended\n", port_index);
1508 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1509 port_index + 1);
1510 if (slot_id) {
1511 spin_unlock_irqrestore(&xhci->lock, flags);
1512 xhci_stop_device(xhci, slot_id, 1);
1513 spin_lock_irqsave(&xhci->lock, flags);
1514 }
1515 t2 &= ~PORT_PLS_MASK;
1516 t2 |= PORT_LINK_STROBE | XDEV_U3;
1517 set_bit(port_index, &bus_state->bus_suspended);
1518 }
1519
1520
1521
1522
1523 if (hcd->self.root_hub->do_remote_wakeup) {
1524 if (t1 & PORT_CONNECT) {
1525 t2 |= PORT_WKOC_E | PORT_WKDISC_E;
1526 t2 &= ~PORT_WKCONN_E;
1527 } else {
1528 t2 |= PORT_WKOC_E | PORT_WKCONN_E;
1529 t2 &= ~PORT_WKDISC_E;
1530 }
1531 } else
1532 t2 &= ~PORT_WAKE_BITS;
1533
1534 t1 = xhci_port_state_to_neutral(t1);
1535 if (t1 != t2)
1536 writel(t2, port_array[port_index]);
1537 }
1538 hcd->state = HC_STATE_SUSPENDED;
1539 bus_state->next_statechange = jiffies + msecs_to_jiffies(10);
1540 spin_unlock_irqrestore(&xhci->lock, flags);
1541 return 0;
1542}
1543
1544
1545
1546
1547
1548
1549static bool xhci_port_missing_cas_quirk(int port_index,
1550 __le32 __iomem **port_array)
1551{
1552 u32 portsc;
1553
1554 portsc = readl(port_array[port_index]);
1555
1556
1557 if (portsc & (PORT_CONNECT | PORT_CAS))
1558 return false;
1559
1560 if (((portsc & PORT_PLS_MASK) != XDEV_POLLING) &&
1561 ((portsc & PORT_PLS_MASK) != XDEV_COMP_MODE))
1562 return false;
1563
1564
1565 portsc &= ~(PORT_RWC_BITS | PORT_CEC | PORT_WAKE_BITS);
1566 portsc |= PORT_WR;
1567 writel(portsc, port_array[port_index]);
1568
1569 readl(port_array[port_index]);
1570 return true;
1571}
1572
1573int xhci_bus_resume(struct usb_hcd *hcd)
1574{
1575 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
1576 struct xhci_bus_state *bus_state;
1577 __le32 __iomem **port_array;
1578 unsigned long flags;
1579 int max_ports, port_index;
1580 int slot_id;
1581 int sret;
1582 u32 next_state;
1583 u32 temp, portsc;
1584
1585 max_ports = xhci_get_ports(hcd, &port_array);
1586 bus_state = &xhci->bus_state[hcd_index(hcd)];
1587
1588 if (time_before(jiffies, bus_state->next_statechange))
1589 msleep(5);
1590
1591 spin_lock_irqsave(&xhci->lock, flags);
1592 if (!HCD_HW_ACCESSIBLE(hcd)) {
1593 spin_unlock_irqrestore(&xhci->lock, flags);
1594 return -ESHUTDOWN;
1595 }
1596
1597
1598 temp = readl(&xhci->op_regs->command);
1599 temp &= ~CMD_EIE;
1600 writel(temp, &xhci->op_regs->command);
1601
1602
1603 if (hcd->speed >= HCD_USB3)
1604 next_state = XDEV_U0;
1605 else
1606 next_state = XDEV_RESUME;
1607
1608 port_index = max_ports;
1609 while (port_index--) {
1610 portsc = readl(port_array[port_index]);
1611
1612
1613 if ((xhci->quirks & XHCI_MISSING_CAS) &&
1614 (hcd->speed >= HCD_USB3) &&
1615 xhci_port_missing_cas_quirk(port_index, port_array)) {
1616 xhci_dbg(xhci, "reset stuck port %d\n", port_index);
1617 clear_bit(port_index, &bus_state->bus_suspended);
1618 continue;
1619 }
1620
1621 if (test_bit(port_index, &bus_state->bus_suspended))
1622 switch (portsc & PORT_PLS_MASK) {
1623 case XDEV_U3:
1624 portsc = xhci_port_state_to_neutral(portsc);
1625 portsc &= ~PORT_PLS_MASK;
1626 portsc |= PORT_LINK_STROBE | next_state;
1627 break;
1628 case XDEV_RESUME:
1629
1630 break;
1631 default:
1632
1633 clear_bit(port_index,
1634 &bus_state->bus_suspended);
1635 break;
1636 }
1637
1638 portsc &= ~(PORT_RWC_BITS | PORT_CEC | PORT_WAKE_BITS);
1639 writel(portsc, port_array[port_index]);
1640 }
1641
1642
1643 if (hcd->speed < HCD_USB3) {
1644 if (bus_state->bus_suspended) {
1645 spin_unlock_irqrestore(&xhci->lock, flags);
1646 msleep(USB_RESUME_TIMEOUT);
1647 spin_lock_irqsave(&xhci->lock, flags);
1648 }
1649 for_each_set_bit(port_index, &bus_state->bus_suspended,
1650 BITS_PER_LONG) {
1651
1652 xhci_test_and_clear_bit(xhci, port_array, port_index,
1653 PORT_PLC);
1654 xhci_set_link_state(xhci, port_array, port_index,
1655 XDEV_U0);
1656 }
1657 }
1658
1659
1660
1661
1662
1663 if (next_state == XDEV_U0)
1664 mdelay(1);
1665
1666
1667 for_each_set_bit(port_index, &bus_state->bus_suspended, BITS_PER_LONG) {
1668 sret = xhci_handshake(port_array[port_index], PORT_PLC,
1669 PORT_PLC, 10 * 1000);
1670 if (sret) {
1671 xhci_warn(xhci, "port %d resume PLC timeout\n",
1672 port_index);
1673 continue;
1674 }
1675 xhci_test_and_clear_bit(xhci, port_array, port_index, PORT_PLC);
1676 slot_id = xhci_find_slot_id_by_port(hcd, xhci, port_index + 1);
1677 if (slot_id)
1678 xhci_ring_device(xhci, slot_id);
1679 }
1680 (void) readl(&xhci->op_regs->command);
1681
1682 bus_state->next_statechange = jiffies + msecs_to_jiffies(5);
1683
1684 temp = readl(&xhci->op_regs->command);
1685 temp |= CMD_EIE;
1686 writel(temp, &xhci->op_regs->command);
1687 temp = readl(&xhci->op_regs->command);
1688
1689 spin_unlock_irqrestore(&xhci->lock, flags);
1690 return 0;
1691}
1692
1693#endif
1694