1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37#ifndef MLX4_H
38#define MLX4_H
39
40#include <linux/mutex.h>
41#include <linux/radix-tree.h>
42#include <linux/rbtree.h>
43#include <linux/timer.h>
44#include <linux/semaphore.h>
45#include <linux/workqueue.h>
46#include <linux/interrupt.h>
47#include <linux/spinlock.h>
48#include <net/devlink.h>
49#include <linux/rwsem.h>
50
51#include <linux/mlx4/device.h>
52#include <linux/mlx4/driver.h>
53#include <linux/mlx4/doorbell.h>
54#include <linux/mlx4/cmd.h>
55#include "fw_qos.h"
56
57#define DRV_NAME "mlx4_core"
58#define PFX DRV_NAME ": "
59#define DRV_VERSION "4.0-0"
60
61#define MLX4_FS_UDP_UC_EN (1 << 1)
62#define MLX4_FS_TCP_UC_EN (1 << 2)
63#define MLX4_FS_NUM_OF_L2_ADDR 8
64#define MLX4_FS_MGM_LOG_ENTRY_SIZE 7
65#define MLX4_FS_NUM_MCG (1 << 17)
66
67#define INIT_HCA_TPT_MW_ENABLE (1 << 7)
68
69#define MLX4_QUERY_IF_STAT_RESET BIT(31)
70
71enum {
72 MLX4_HCR_BASE = 0x80680,
73 MLX4_HCR_SIZE = 0x0001c,
74 MLX4_CLR_INT_SIZE = 0x00008,
75 MLX4_SLAVE_COMM_BASE = 0x0,
76 MLX4_COMM_PAGESIZE = 0x1000,
77 MLX4_CLOCK_SIZE = 0x00008,
78 MLX4_COMM_CHAN_CAPS = 0x8,
79 MLX4_COMM_CHAN_FLAGS = 0xc
80};
81
82enum {
83 MLX4_DEFAULT_MGM_LOG_ENTRY_SIZE = 10,
84 MLX4_MIN_MGM_LOG_ENTRY_SIZE = 7,
85 MLX4_MAX_MGM_LOG_ENTRY_SIZE = 12,
86 MLX4_MAX_QP_PER_MGM = 4 * ((1 << MLX4_MAX_MGM_LOG_ENTRY_SIZE) / 16 - 2),
87 MLX4_MTT_ENTRY_PER_SEG = 8,
88};
89
90enum {
91 MLX4_NUM_PDS = 1 << 15
92};
93
94enum {
95 MLX4_CMPT_TYPE_QP = 0,
96 MLX4_CMPT_TYPE_SRQ = 1,
97 MLX4_CMPT_TYPE_CQ = 2,
98 MLX4_CMPT_TYPE_EQ = 3,
99 MLX4_CMPT_NUM_TYPE
100};
101
102enum {
103 MLX4_CMPT_SHIFT = 24,
104 MLX4_NUM_CMPTS = MLX4_CMPT_NUM_TYPE << MLX4_CMPT_SHIFT
105};
106
107enum mlx4_mpt_state {
108 MLX4_MPT_DISABLED = 0,
109 MLX4_MPT_EN_HW,
110 MLX4_MPT_EN_SW
111};
112
113#define MLX4_COMM_TIME 10000
114#define MLX4_COMM_OFFLINE_TIME_OUT 30000
115#define MLX4_COMM_CMD_NA_OP 0x0
116
117
118enum {
119 MLX4_COMM_CMD_RESET,
120 MLX4_COMM_CMD_VHCR0,
121 MLX4_COMM_CMD_VHCR1,
122 MLX4_COMM_CMD_VHCR2,
123 MLX4_COMM_CMD_VHCR_EN,
124 MLX4_COMM_CMD_VHCR_POST,
125 MLX4_COMM_CMD_FLR = 254
126};
127
128enum {
129 MLX4_VF_SMI_DISABLED,
130 MLX4_VF_SMI_ENABLED
131};
132
133
134#define MLX4_DELAY_RESET_SLAVE 0xbbbbbbb
135
136#define NUM_OF_RESET_RETRIES 10
137#define SLEEP_TIME_IN_RESET (2 * 1000)
138enum mlx4_resource {
139 RES_QP,
140 RES_CQ,
141 RES_SRQ,
142 RES_XRCD,
143 RES_MPT,
144 RES_MTT,
145 RES_MAC,
146 RES_VLAN,
147 RES_NPORT_ID,
148 RES_COUNTER,
149 RES_FS_RULE,
150 RES_EQ,
151 MLX4_NUM_OF_RESOURCE_TYPE
152};
153
154enum mlx4_alloc_mode {
155 RES_OP_RESERVE,
156 RES_OP_RESERVE_AND_MAP,
157 RES_OP_MAP_ICM,
158};
159
160enum mlx4_res_tracker_free_type {
161 RES_TR_FREE_ALL,
162 RES_TR_FREE_SLAVES_ONLY,
163 RES_TR_FREE_STRUCTS_ONLY,
164};
165
166
167
168
169
170
171
172
173
174
175struct mlx4_vhcr {
176 u64 in_param;
177 u64 out_param;
178 u32 in_modifier;
179 u32 errno;
180 u16 op;
181 u16 token;
182 u8 op_modifier;
183 u8 e_bit;
184};
185
186struct mlx4_vhcr_cmd {
187 __be64 in_param;
188 __be32 in_modifier;
189 u32 reserved1;
190 __be64 out_param;
191 __be16 token;
192 u16 reserved;
193 u8 status;
194 u8 flags;
195 __be16 opcode;
196};
197
198struct mlx4_cmd_info {
199 u16 opcode;
200 bool has_inbox;
201 bool has_outbox;
202 bool out_is_imm;
203 bool encode_slave_id;
204 int (*verify)(struct mlx4_dev *dev, int slave, struct mlx4_vhcr *vhcr,
205 struct mlx4_cmd_mailbox *inbox);
206 int (*wrapper)(struct mlx4_dev *dev, int slave, struct mlx4_vhcr *vhcr,
207 struct mlx4_cmd_mailbox *inbox,
208 struct mlx4_cmd_mailbox *outbox,
209 struct mlx4_cmd_info *cmd);
210};
211
212#ifdef CONFIG_MLX4_DEBUG
213extern int mlx4_debug_level;
214#else
215#define mlx4_debug_level (0)
216#endif
217
218#define mlx4_dbg(mdev, format, ...) \
219do { \
220 if (mlx4_debug_level) \
221 dev_printk(KERN_DEBUG, \
222 &(mdev)->persist->pdev->dev, format, \
223 ##__VA_ARGS__); \
224} while (0)
225
226#define mlx4_err(mdev, format, ...) \
227 dev_err(&(mdev)->persist->pdev->dev, format, ##__VA_ARGS__)
228#define mlx4_info(mdev, format, ...) \
229 dev_info(&(mdev)->persist->pdev->dev, format, ##__VA_ARGS__)
230#define mlx4_warn(mdev, format, ...) \
231 dev_warn(&(mdev)->persist->pdev->dev, format, ##__VA_ARGS__)
232
233extern int log_mtts_per_seg;
234extern int mlx4_internal_err_reset;
235
236#define MLX4_MAX_NUM_SLAVES (min(MLX4_MAX_NUM_PF + MLX4_MAX_NUM_VF, \
237 MLX4_MFUNC_MAX))
238#define ALL_SLAVES 0xff
239
240struct mlx4_bitmap {
241 u32 last;
242 u32 top;
243 u32 max;
244 u32 reserved_top;
245 u32 mask;
246 u32 avail;
247 u32 effective_len;
248 spinlock_t lock;
249 unsigned long *table;
250};
251
252struct mlx4_buddy {
253 unsigned long **bits;
254 unsigned int *num_free;
255 u32 max_order;
256 spinlock_t lock;
257};
258
259struct mlx4_icm;
260
261struct mlx4_icm_table {
262 u64 virt;
263 int num_icm;
264 u32 num_obj;
265 int obj_size;
266 int lowmem;
267 int coherent;
268 struct mutex mutex;
269 struct mlx4_icm **icm;
270};
271
272#define MLX4_MPT_FLAG_SW_OWNS (0xfUL << 28)
273#define MLX4_MPT_FLAG_FREE (0x3UL << 28)
274#define MLX4_MPT_FLAG_MIO (1 << 17)
275#define MLX4_MPT_FLAG_BIND_ENABLE (1 << 15)
276#define MLX4_MPT_FLAG_PHYSICAL (1 << 9)
277#define MLX4_MPT_FLAG_REGION (1 << 8)
278
279#define MLX4_MPT_PD_MASK (0x1FFFFUL)
280#define MLX4_MPT_PD_VF_MASK (0xFE0000UL)
281#define MLX4_MPT_PD_FLAG_FAST_REG (1 << 27)
282#define MLX4_MPT_PD_FLAG_RAE (1 << 28)
283#define MLX4_MPT_PD_FLAG_EN_INV (3 << 24)
284
285#define MLX4_MPT_QP_FLAG_BOUND_QP (1 << 7)
286
287#define MLX4_MPT_STATUS_SW 0xF0
288#define MLX4_MPT_STATUS_HW 0x00
289
290#define MLX4_CQE_SIZE_MASK_STRIDE 0x3
291#define MLX4_EQE_SIZE_MASK_STRIDE 0x30
292
293#define MLX4_EQ_ASYNC 0
294#define MLX4_EQ_TO_CQ_VECTOR(vector) ((vector) - \
295 !!((int)(vector) >= MLX4_EQ_ASYNC))
296#define MLX4_CQ_TO_EQ_VECTOR(vector) ((vector) + \
297 !!((int)(vector) >= MLX4_EQ_ASYNC))
298
299
300
301
302struct mlx4_mpt_entry {
303 __be32 flags;
304 __be32 qpn;
305 __be32 key;
306 __be32 pd_flags;
307 __be64 start;
308 __be64 length;
309 __be32 lkey;
310 __be32 win_cnt;
311 u8 reserved1[3];
312 u8 mtt_rep;
313 __be64 mtt_addr;
314 __be32 mtt_sz;
315 __be32 entity_size;
316 __be32 first_byte_offset;
317} __packed;
318
319
320
321
322struct mlx4_eq_context {
323 __be32 flags;
324 u16 reserved1[3];
325 __be16 page_offset;
326 u8 log_eq_size;
327 u8 reserved2[4];
328 u8 eq_period;
329 u8 reserved3;
330 u8 eq_max_count;
331 u8 reserved4[3];
332 u8 intr;
333 u8 log_page_size;
334 u8 reserved5[2];
335 u8 mtt_base_addr_h;
336 __be32 mtt_base_addr_l;
337 u32 reserved6[2];
338 __be32 consumer_index;
339 __be32 producer_index;
340 u32 reserved7[4];
341};
342
343struct mlx4_cq_context {
344 __be32 flags;
345 u16 reserved1[3];
346 __be16 page_offset;
347 __be32 logsize_usrpage;
348 __be16 cq_period;
349 __be16 cq_max_count;
350 u8 reserved2[3];
351 u8 comp_eqn;
352 u8 log_page_size;
353 u8 reserved3[2];
354 u8 mtt_base_addr_h;
355 __be32 mtt_base_addr_l;
356 __be32 last_notified_index;
357 __be32 solicit_producer_index;
358 __be32 consumer_index;
359 __be32 producer_index;
360 u32 reserved4[2];
361 __be64 db_rec_addr;
362};
363
364struct mlx4_srq_context {
365 __be32 state_logsize_srqn;
366 u8 logstride;
367 u8 reserved1;
368 __be16 xrcd;
369 __be32 pg_offset_cqn;
370 u32 reserved2;
371 u8 log_page_size;
372 u8 reserved3[2];
373 u8 mtt_base_addr_h;
374 __be32 mtt_base_addr_l;
375 __be32 pd;
376 __be16 limit_watermark;
377 __be16 wqe_cnt;
378 u16 reserved4;
379 __be16 wqe_counter;
380 u32 reserved5;
381 __be64 db_rec_addr;
382};
383
384struct mlx4_eq_tasklet {
385 struct list_head list;
386 struct list_head process_list;
387 struct tasklet_struct task;
388
389 spinlock_t lock;
390};
391
392struct mlx4_eq {
393 struct mlx4_dev *dev;
394 void __iomem *doorbell;
395 int eqn;
396 u32 cons_index;
397 u16 irq;
398 u16 have_irq;
399 int nent;
400 struct mlx4_buf_list *page_list;
401 struct mlx4_mtt mtt;
402 struct mlx4_eq_tasklet tasklet_ctx;
403 struct mlx4_active_ports actv_ports;
404 u32 ref_count;
405 cpumask_var_t affinity_mask;
406};
407
408struct mlx4_slave_eqe {
409 u8 type;
410 u8 port;
411 u32 param;
412};
413
414struct mlx4_slave_event_eq_info {
415 int eqn;
416 u16 token;
417};
418
419struct mlx4_profile {
420 int num_qp;
421 int rdmarc_per_qp;
422 int num_srq;
423 int num_cq;
424 int num_mcg;
425 int num_mpt;
426 unsigned num_mtt;
427};
428
429struct mlx4_fw {
430 u64 clr_int_base;
431 u64 catas_offset;
432 u64 comm_base;
433 u64 clock_offset;
434 struct mlx4_icm *fw_icm;
435 struct mlx4_icm *aux_icm;
436 u32 catas_size;
437 u16 fw_pages;
438 u8 clr_int_bar;
439 u8 catas_bar;
440 u8 comm_bar;
441 u8 clock_bar;
442};
443
444struct mlx4_comm {
445 u32 slave_write;
446 u32 slave_read;
447};
448
449enum {
450 MLX4_MCAST_CONFIG = 0,
451 MLX4_MCAST_DISABLE = 1,
452 MLX4_MCAST_ENABLE = 2,
453};
454
455#define VLAN_FLTR_SIZE 128
456
457struct mlx4_vlan_fltr {
458 __be32 entry[VLAN_FLTR_SIZE];
459};
460
461struct mlx4_mcast_entry {
462 struct list_head list;
463 u64 addr;
464};
465
466struct mlx4_promisc_qp {
467 struct list_head list;
468 u32 qpn;
469};
470
471struct mlx4_steer_index {
472 struct list_head list;
473 unsigned int index;
474 struct list_head duplicates;
475};
476
477#define MLX4_EVENT_TYPES_NUM 64
478
479struct mlx4_slave_state {
480 u8 comm_toggle;
481 u8 last_cmd;
482 u8 init_port_mask;
483 bool active;
484 bool old_vlan_api;
485 bool vst_qinq_supported;
486 u8 function;
487 dma_addr_t vhcr_dma;
488 u16 user_mtu[MLX4_MAX_PORTS + 1];
489 u16 mtu[MLX4_MAX_PORTS + 1];
490 __be32 ib_cap_mask[MLX4_MAX_PORTS + 1];
491 struct mlx4_slave_eqe eq[MLX4_MFUNC_MAX_EQES];
492 struct list_head mcast_filters[MLX4_MAX_PORTS + 1];
493 struct mlx4_vlan_fltr *vlan_filter[MLX4_MAX_PORTS + 1];
494
495 struct mlx4_slave_event_eq_info event_eq[MLX4_EVENT_TYPES_NUM];
496 u16 eq_pi;
497 u16 eq_ci;
498 spinlock_t lock;
499
500 u8 is_slave_going_down;
501 u32 cookie;
502 enum slave_port_state port_state[MLX4_MAX_PORTS + 1];
503};
504
505#define MLX4_VGT 4095
506#define NO_INDX (-1)
507
508struct mlx4_vport_state {
509 u64 mac;
510 u16 default_vlan;
511 u8 default_qos;
512 __be16 vlan_proto;
513 u32 tx_rate;
514 bool spoofchk;
515 u32 link_state;
516 u8 qos_vport;
517 __be64 guid;
518};
519
520struct mlx4_vf_admin_state {
521 struct mlx4_vport_state vport[MLX4_MAX_PORTS + 1];
522 u8 enable_smi[MLX4_MAX_PORTS + 1];
523};
524
525struct mlx4_vport_oper_state {
526 struct mlx4_vport_state state;
527 int mac_idx;
528 int vlan_idx;
529};
530
531struct mlx4_vf_oper_state {
532 struct mlx4_vport_oper_state vport[MLX4_MAX_PORTS + 1];
533 u8 smi_enabled[MLX4_MAX_PORTS + 1];
534};
535
536struct slave_list {
537 struct mutex mutex;
538 struct list_head res_list[MLX4_NUM_OF_RESOURCE_TYPE];
539};
540
541struct resource_allocator {
542 spinlock_t alloc_lock;
543 union {
544 int res_reserved;
545 int res_port_rsvd[MLX4_MAX_PORTS];
546 };
547 union {
548 int res_free;
549 int res_port_free[MLX4_MAX_PORTS];
550 };
551 int *quota;
552 int *allocated;
553 int *guaranteed;
554};
555
556struct mlx4_resource_tracker {
557 spinlock_t lock;
558
559 struct rb_root res_tree[MLX4_NUM_OF_RESOURCE_TYPE];
560
561 struct slave_list *slave_list;
562 struct resource_allocator res_alloc[MLX4_NUM_OF_RESOURCE_TYPE];
563};
564
565#define SLAVE_EVENT_EQ_SIZE 128
566struct mlx4_slave_event_eq {
567 u32 eqn;
568 u32 cons;
569 u32 prod;
570 spinlock_t event_lock;
571 struct mlx4_eqe event_eqe[SLAVE_EVENT_EQ_SIZE];
572};
573
574struct mlx4_qos_manager {
575 int num_of_qos_vfs;
576 DECLARE_BITMAP(priority_bm, MLX4_NUM_UP);
577};
578
579struct mlx4_master_qp0_state {
580 int proxy_qp0_active;
581 int qp0_active;
582 int port_active;
583};
584
585struct mlx4_mfunc_master_ctx {
586 struct mlx4_slave_state *slave_state;
587 struct mlx4_vf_admin_state *vf_admin;
588 struct mlx4_vf_oper_state *vf_oper;
589 struct mlx4_master_qp0_state qp0_state[MLX4_MAX_PORTS + 1];
590 int init_port_ref[MLX4_MAX_PORTS + 1];
591 u16 max_mtu[MLX4_MAX_PORTS + 1];
592 u16 max_user_mtu[MLX4_MAX_PORTS + 1];
593 u8 pptx;
594 u8 pprx;
595 int disable_mcast_ref[MLX4_MAX_PORTS + 1];
596 struct mlx4_resource_tracker res_tracker;
597 struct workqueue_struct *comm_wq;
598 struct work_struct comm_work;
599 struct work_struct slave_event_work;
600 struct work_struct slave_flr_event_work;
601 spinlock_t slave_state_lock;
602 __be32 comm_arm_bit_vector[4];
603 struct mlx4_eqe cmd_eqe;
604 struct mlx4_slave_event_eq slave_eq;
605 struct mutex gen_eqe_mutex[MLX4_MFUNC_MAX];
606 struct mlx4_qos_manager qos_ctl[MLX4_MAX_PORTS + 1];
607};
608
609struct mlx4_mfunc {
610 struct mlx4_comm __iomem *comm;
611 struct mlx4_vhcr_cmd *vhcr;
612 dma_addr_t vhcr_dma;
613
614 struct mlx4_mfunc_master_ctx master;
615};
616
617#define MGM_QPN_MASK 0x00FFFFFF
618#define MGM_BLCK_LB_BIT 30
619
620struct mlx4_mgm {
621 __be32 next_gid_index;
622 __be32 members_count;
623 u32 reserved[2];
624 u8 gid[16];
625 __be32 qp[MLX4_MAX_QP_PER_MGM];
626};
627
628struct mlx4_cmd {
629 struct dma_pool *pool;
630 void __iomem *hcr;
631 struct mutex slave_cmd_mutex;
632 struct semaphore poll_sem;
633 struct semaphore event_sem;
634 struct rw_semaphore switch_sem;
635 int max_cmds;
636 spinlock_t context_lock;
637 int free_head;
638 struct mlx4_cmd_context *context;
639 u16 token_mask;
640 u8 use_events;
641 u8 toggle;
642 u8 comm_toggle;
643 u8 initialized;
644};
645
646enum {
647 MLX4_VF_IMMED_VLAN_FLAG_VLAN = 1 << 0,
648 MLX4_VF_IMMED_VLAN_FLAG_QOS = 1 << 1,
649 MLX4_VF_IMMED_VLAN_FLAG_LINK_DISABLE = 1 << 2,
650};
651struct mlx4_vf_immed_vlan_work {
652 struct work_struct work;
653 struct mlx4_priv *priv;
654 int flags;
655 int slave;
656 int vlan_ix;
657 int orig_vlan_ix;
658 u8 port;
659 u8 qos;
660 u8 qos_vport;
661 u16 vlan_id;
662 u16 orig_vlan_id;
663 __be16 vlan_proto;
664};
665
666
667struct mlx4_uar_table {
668 struct mlx4_bitmap bitmap;
669};
670
671struct mlx4_mr_table {
672 struct mlx4_bitmap mpt_bitmap;
673 struct mlx4_buddy mtt_buddy;
674 u64 mtt_base;
675 u64 mpt_base;
676 struct mlx4_icm_table mtt_table;
677 struct mlx4_icm_table dmpt_table;
678};
679
680struct mlx4_cq_table {
681 struct mlx4_bitmap bitmap;
682 spinlock_t lock;
683 struct radix_tree_root tree;
684 struct mlx4_icm_table table;
685 struct mlx4_icm_table cmpt_table;
686};
687
688struct mlx4_eq_table {
689 struct mlx4_bitmap bitmap;
690 char *irq_names;
691 void __iomem *clr_int;
692 void __iomem **uar_map;
693 u32 clr_mask;
694 struct mlx4_eq *eq;
695 struct mlx4_icm_table table;
696 struct mlx4_icm_table cmpt_table;
697 int have_irq;
698 u8 inta_pin;
699};
700
701struct mlx4_srq_table {
702 struct mlx4_bitmap bitmap;
703 spinlock_t lock;
704 struct radix_tree_root tree;
705 struct mlx4_icm_table table;
706 struct mlx4_icm_table cmpt_table;
707};
708
709enum mlx4_qp_table_zones {
710 MLX4_QP_TABLE_ZONE_GENERAL,
711 MLX4_QP_TABLE_ZONE_RSS,
712 MLX4_QP_TABLE_ZONE_RAW_ETH,
713 MLX4_QP_TABLE_ZONE_NUM
714};
715
716struct mlx4_qp_table {
717 struct mlx4_bitmap *bitmap_gen;
718 struct mlx4_zone_allocator *zones;
719 u32 zones_uids[MLX4_QP_TABLE_ZONE_NUM];
720 u32 rdmarc_base;
721 int rdmarc_shift;
722 spinlock_t lock;
723 struct mlx4_icm_table qp_table;
724 struct mlx4_icm_table auxc_table;
725 struct mlx4_icm_table altc_table;
726 struct mlx4_icm_table rdmarc_table;
727 struct mlx4_icm_table cmpt_table;
728};
729
730struct mlx4_mcg_table {
731 struct mutex mutex;
732 struct mlx4_bitmap bitmap;
733 struct mlx4_icm_table table;
734};
735
736struct mlx4_catas_err {
737 u32 __iomem *map;
738 struct timer_list timer;
739 struct list_head list;
740};
741
742#define MLX4_MAX_MAC_NUM 128
743#define MLX4_MAC_TABLE_SIZE (MLX4_MAX_MAC_NUM << 3)
744
745struct mlx4_mac_table {
746 __be64 entries[MLX4_MAX_MAC_NUM];
747 int refs[MLX4_MAX_MAC_NUM];
748 bool is_dup[MLX4_MAX_MAC_NUM];
749 struct mutex mutex;
750 int total;
751 int max;
752};
753
754#define MLX4_ROCE_GID_ENTRY_SIZE 16
755
756struct mlx4_roce_gid_entry {
757 u8 raw[MLX4_ROCE_GID_ENTRY_SIZE];
758};
759
760struct mlx4_roce_gid_table {
761 struct mlx4_roce_gid_entry roce_gids[MLX4_ROCE_MAX_GIDS];
762 struct mutex mutex;
763};
764
765#define MLX4_MAX_VLAN_NUM 128
766#define MLX4_VLAN_TABLE_SIZE (MLX4_MAX_VLAN_NUM << 2)
767
768struct mlx4_vlan_table {
769 __be32 entries[MLX4_MAX_VLAN_NUM];
770 int refs[MLX4_MAX_VLAN_NUM];
771 int is_dup[MLX4_MAX_VLAN_NUM];
772 struct mutex mutex;
773 int total;
774 int max;
775};
776
777#define SET_PORT_GEN_ALL_VALID (MLX4_FLAG_V_MTU_MASK | \
778 MLX4_FLAG_V_PPRX_MASK | \
779 MLX4_FLAG_V_PPTX_MASK)
780#define SET_PORT_PROMISC_SHIFT 31
781#define SET_PORT_MC_PROMISC_SHIFT 30
782
783enum {
784 MCAST_DIRECT_ONLY = 0,
785 MCAST_DIRECT = 1,
786 MCAST_DEFAULT = 2
787};
788
789
790struct mlx4_set_port_general_context {
791 u16 reserved1;
792 u8 flags2;
793 u8 flags;
794 union {
795 u8 ignore_fcs;
796 u8 roce_mode;
797 };
798 u8 reserved2;
799 __be16 mtu;
800 u8 pptx;
801 u8 pfctx;
802 u16 reserved3;
803 u8 pprx;
804 u8 pfcrx;
805 u16 reserved4;
806 u32 reserved5;
807 u8 phv_en;
808 u8 reserved6[5];
809 __be16 user_mtu;
810 u16 reserved7;
811 u8 user_mac[6];
812};
813
814struct mlx4_set_port_rqp_calc_context {
815 __be32 base_qpn;
816 u8 rererved;
817 u8 n_mac;
818 u8 n_vlan;
819 u8 n_prio;
820 u8 reserved2[3];
821 u8 mac_miss;
822 u8 intra_no_vlan;
823 u8 no_vlan;
824 u8 intra_vlan_miss;
825 u8 vlan_miss;
826 u8 reserved3[3];
827 u8 no_vlan_prio;
828 __be32 promisc;
829 __be32 mcast;
830};
831
832struct mlx4_port_info {
833 struct mlx4_dev *dev;
834 int port;
835 char dev_name[16];
836 struct device_attribute port_attr;
837 enum mlx4_port_type tmp_type;
838 char dev_mtu_name[16];
839 struct device_attribute port_mtu_attr;
840 struct mlx4_mac_table mac_table;
841 struct mlx4_vlan_table vlan_table;
842 struct mlx4_roce_gid_table gid_table;
843 int base_qpn;
844 struct cpu_rmap *rmap;
845 struct devlink_port devlink_port;
846};
847
848struct mlx4_sense {
849 struct mlx4_dev *dev;
850 u8 do_sense_port[MLX4_MAX_PORTS + 1];
851 u8 sense_allowed[MLX4_MAX_PORTS + 1];
852 struct delayed_work sense_poll;
853};
854
855struct mlx4_msix_ctl {
856 DECLARE_BITMAP(pool_bm, MAX_MSIX);
857 struct mutex pool_lock;
858};
859
860struct mlx4_steer {
861 struct list_head promisc_qps[MLX4_NUM_STEERS];
862 struct list_head steer_entries[MLX4_NUM_STEERS];
863};
864
865enum {
866 MLX4_PCI_DEV_IS_VF = 1 << 0,
867 MLX4_PCI_DEV_FORCE_SENSE_PORT = 1 << 1,
868};
869
870enum {
871 MLX4_NO_RR = 0,
872 MLX4_USE_RR = 1,
873};
874
875struct mlx4_priv {
876 struct mlx4_dev dev;
877
878 struct list_head dev_list;
879 struct list_head ctx_list;
880 spinlock_t ctx_lock;
881
882 int pci_dev_data;
883 int removed;
884
885 struct list_head pgdir_list;
886 struct mutex pgdir_mutex;
887
888 struct mlx4_fw fw;
889 struct mlx4_cmd cmd;
890 struct mlx4_mfunc mfunc;
891
892 struct mlx4_bitmap pd_bitmap;
893 struct mlx4_bitmap xrcd_bitmap;
894 struct mlx4_uar_table uar_table;
895 struct mlx4_mr_table mr_table;
896 struct mlx4_cq_table cq_table;
897 struct mlx4_eq_table eq_table;
898 struct mlx4_srq_table srq_table;
899 struct mlx4_qp_table qp_table;
900 struct mlx4_mcg_table mcg_table;
901 struct mlx4_bitmap counters_bitmap;
902 int def_counter[MLX4_MAX_PORTS];
903
904 struct mlx4_catas_err catas_err;
905
906 void __iomem *clr_base;
907
908 struct mlx4_uar driver_uar;
909 void __iomem *kar;
910 struct mlx4_port_info port[MLX4_MAX_PORTS + 1];
911 struct mlx4_sense sense;
912 struct mutex port_mutex;
913 struct mlx4_msix_ctl msix_ctl;
914 struct mlx4_steer *steer;
915 struct list_head bf_list;
916 struct mutex bf_mutex;
917 struct io_mapping *bf_mapping;
918 void __iomem *clock_mapping;
919 int reserved_mtts;
920 int fs_hash_mode;
921 u8 virt2phys_pkey[MLX4_MFUNC_MAX][MLX4_MAX_PORTS][MLX4_MAX_PORT_PKEYS];
922 struct mlx4_port_map v2p;
923 struct mutex bond_mutex;
924 __be64 slave_node_guids[MLX4_MFUNC_MAX];
925
926 atomic_t opreq_count;
927 struct work_struct opreq_task;
928};
929
930static inline struct mlx4_priv *mlx4_priv(struct mlx4_dev *dev)
931{
932 return container_of(dev, struct mlx4_priv, dev);
933}
934
935#define MLX4_SENSE_RANGE (HZ * 3)
936
937extern struct workqueue_struct *mlx4_wq;
938
939u32 mlx4_bitmap_alloc(struct mlx4_bitmap *bitmap);
940void mlx4_bitmap_free(struct mlx4_bitmap *bitmap, u32 obj, int use_rr);
941u32 mlx4_bitmap_alloc_range(struct mlx4_bitmap *bitmap, int cnt,
942 int align, u32 skip_mask);
943void mlx4_bitmap_free_range(struct mlx4_bitmap *bitmap, u32 obj, int cnt,
944 int use_rr);
945u32 mlx4_bitmap_avail(struct mlx4_bitmap *bitmap);
946int mlx4_bitmap_init(struct mlx4_bitmap *bitmap, u32 num, u32 mask,
947 u32 reserved_bot, u32 resetrved_top);
948void mlx4_bitmap_cleanup(struct mlx4_bitmap *bitmap);
949
950int mlx4_reset(struct mlx4_dev *dev);
951
952int mlx4_alloc_eq_table(struct mlx4_dev *dev);
953void mlx4_free_eq_table(struct mlx4_dev *dev);
954
955int mlx4_init_pd_table(struct mlx4_dev *dev);
956int mlx4_init_xrcd_table(struct mlx4_dev *dev);
957int mlx4_init_uar_table(struct mlx4_dev *dev);
958int mlx4_init_mr_table(struct mlx4_dev *dev);
959int mlx4_init_eq_table(struct mlx4_dev *dev);
960int mlx4_init_cq_table(struct mlx4_dev *dev);
961int mlx4_init_qp_table(struct mlx4_dev *dev);
962int mlx4_init_srq_table(struct mlx4_dev *dev);
963int mlx4_init_mcg_table(struct mlx4_dev *dev);
964
965void mlx4_cleanup_pd_table(struct mlx4_dev *dev);
966void mlx4_cleanup_xrcd_table(struct mlx4_dev *dev);
967void mlx4_cleanup_uar_table(struct mlx4_dev *dev);
968void mlx4_cleanup_mr_table(struct mlx4_dev *dev);
969void mlx4_cleanup_eq_table(struct mlx4_dev *dev);
970void mlx4_cleanup_cq_table(struct mlx4_dev *dev);
971void mlx4_cleanup_qp_table(struct mlx4_dev *dev);
972void mlx4_cleanup_srq_table(struct mlx4_dev *dev);
973void mlx4_cleanup_mcg_table(struct mlx4_dev *dev);
974int __mlx4_qp_alloc_icm(struct mlx4_dev *dev, int qpn);
975void __mlx4_qp_free_icm(struct mlx4_dev *dev, int qpn);
976int __mlx4_cq_alloc_icm(struct mlx4_dev *dev, int *cqn);
977void __mlx4_cq_free_icm(struct mlx4_dev *dev, int cqn);
978int __mlx4_srq_alloc_icm(struct mlx4_dev *dev, int *srqn);
979void __mlx4_srq_free_icm(struct mlx4_dev *dev, int srqn);
980int __mlx4_mpt_reserve(struct mlx4_dev *dev);
981void __mlx4_mpt_release(struct mlx4_dev *dev, u32 index);
982int __mlx4_mpt_alloc_icm(struct mlx4_dev *dev, u32 index);
983void __mlx4_mpt_free_icm(struct mlx4_dev *dev, u32 index);
984u32 __mlx4_alloc_mtt_range(struct mlx4_dev *dev, int order);
985void __mlx4_free_mtt_range(struct mlx4_dev *dev, u32 first_seg, int order);
986
987int mlx4_WRITE_MTT_wrapper(struct mlx4_dev *dev, int slave,
988 struct mlx4_vhcr *vhcr,
989 struct mlx4_cmd_mailbox *inbox,
990 struct mlx4_cmd_mailbox *outbox,
991 struct mlx4_cmd_info *cmd);
992int mlx4_SYNC_TPT_wrapper(struct mlx4_dev *dev, int slave,
993 struct mlx4_vhcr *vhcr,
994 struct mlx4_cmd_mailbox *inbox,
995 struct mlx4_cmd_mailbox *outbox,
996 struct mlx4_cmd_info *cmd);
997int mlx4_SW2HW_MPT_wrapper(struct mlx4_dev *dev, int slave,
998 struct mlx4_vhcr *vhcr,
999 struct mlx4_cmd_mailbox *inbox,
1000 struct mlx4_cmd_mailbox *outbox,
1001 struct mlx4_cmd_info *cmd);
1002int mlx4_HW2SW_MPT_wrapper(struct mlx4_dev *dev, int slave,
1003 struct mlx4_vhcr *vhcr,
1004 struct mlx4_cmd_mailbox *inbox,
1005 struct mlx4_cmd_mailbox *outbox,
1006 struct mlx4_cmd_info *cmd);
1007int mlx4_QUERY_MPT_wrapper(struct mlx4_dev *dev, int slave,
1008 struct mlx4_vhcr *vhcr,
1009 struct mlx4_cmd_mailbox *inbox,
1010 struct mlx4_cmd_mailbox *outbox,
1011 struct mlx4_cmd_info *cmd);
1012int mlx4_SW2HW_EQ_wrapper(struct mlx4_dev *dev, int slave,
1013 struct mlx4_vhcr *vhcr,
1014 struct mlx4_cmd_mailbox *inbox,
1015 struct mlx4_cmd_mailbox *outbox,
1016 struct mlx4_cmd_info *cmd);
1017int mlx4_CONFIG_DEV_wrapper(struct mlx4_dev *dev, int slave,
1018 struct mlx4_vhcr *vhcr,
1019 struct mlx4_cmd_mailbox *inbox,
1020 struct mlx4_cmd_mailbox *outbox,
1021 struct mlx4_cmd_info *cmd);
1022int mlx4_DMA_wrapper(struct mlx4_dev *dev, int slave,
1023 struct mlx4_vhcr *vhcr,
1024 struct mlx4_cmd_mailbox *inbox,
1025 struct mlx4_cmd_mailbox *outbox,
1026 struct mlx4_cmd_info *cmd);
1027int __mlx4_qp_reserve_range(struct mlx4_dev *dev, int cnt, int align,
1028 int *base, u8 flags);
1029void __mlx4_qp_release_range(struct mlx4_dev *dev, int base_qpn, int cnt);
1030int __mlx4_register_mac(struct mlx4_dev *dev, u8 port, u64 mac);
1031void __mlx4_unregister_mac(struct mlx4_dev *dev, u8 port, u64 mac);
1032int __mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
1033 int start_index, int npages, u64 *page_list);
1034int __mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx);
1035void __mlx4_counter_free(struct mlx4_dev *dev, u32 idx);
1036int mlx4_calc_vf_counters(struct mlx4_dev *dev, int slave, int port,
1037 struct mlx4_counter *data);
1038int __mlx4_xrcd_alloc(struct mlx4_dev *dev, u32 *xrcdn);
1039void __mlx4_xrcd_free(struct mlx4_dev *dev, u32 xrcdn);
1040
1041void mlx4_start_catas_poll(struct mlx4_dev *dev);
1042void mlx4_stop_catas_poll(struct mlx4_dev *dev);
1043int mlx4_catas_init(struct mlx4_dev *dev);
1044void mlx4_catas_end(struct mlx4_dev *dev);
1045int mlx4_restart_one(struct pci_dev *pdev);
1046int mlx4_register_device(struct mlx4_dev *dev);
1047void mlx4_unregister_device(struct mlx4_dev *dev);
1048void mlx4_dispatch_event(struct mlx4_dev *dev, enum mlx4_dev_event type,
1049 unsigned long param);
1050
1051struct mlx4_dev_cap;
1052struct mlx4_init_hca_param;
1053
1054u64 mlx4_make_profile(struct mlx4_dev *dev,
1055 struct mlx4_profile *request,
1056 struct mlx4_dev_cap *dev_cap,
1057 struct mlx4_init_hca_param *init_hca);
1058void mlx4_master_comm_channel(struct work_struct *work);
1059void mlx4_gen_slave_eqe(struct work_struct *work);
1060void mlx4_master_handle_slave_flr(struct work_struct *work);
1061
1062int mlx4_ALLOC_RES_wrapper(struct mlx4_dev *dev, int slave,
1063 struct mlx4_vhcr *vhcr,
1064 struct mlx4_cmd_mailbox *inbox,
1065 struct mlx4_cmd_mailbox *outbox,
1066 struct mlx4_cmd_info *cmd);
1067int mlx4_FREE_RES_wrapper(struct mlx4_dev *dev, int slave,
1068 struct mlx4_vhcr *vhcr,
1069 struct mlx4_cmd_mailbox *inbox,
1070 struct mlx4_cmd_mailbox *outbox,
1071 struct mlx4_cmd_info *cmd);
1072int mlx4_MAP_EQ_wrapper(struct mlx4_dev *dev, int slave,
1073 struct mlx4_vhcr *vhcr, struct mlx4_cmd_mailbox *inbox,
1074 struct mlx4_cmd_mailbox *outbox,
1075 struct mlx4_cmd_info *cmd);
1076int mlx4_COMM_INT_wrapper(struct mlx4_dev *dev, int slave,
1077 struct mlx4_vhcr *vhcr,
1078 struct mlx4_cmd_mailbox *inbox,
1079 struct mlx4_cmd_mailbox *outbox,
1080 struct mlx4_cmd_info *cmd);
1081int mlx4_HW2SW_EQ_wrapper(struct mlx4_dev *dev, int slave,
1082 struct mlx4_vhcr *vhcr,
1083 struct mlx4_cmd_mailbox *inbox,
1084 struct mlx4_cmd_mailbox *outbox,
1085 struct mlx4_cmd_info *cmd);
1086int mlx4_QUERY_EQ_wrapper(struct mlx4_dev *dev, int slave,
1087 struct mlx4_vhcr *vhcr,
1088 struct mlx4_cmd_mailbox *inbox,
1089 struct mlx4_cmd_mailbox *outbox,
1090 struct mlx4_cmd_info *cmd);
1091int mlx4_SW2HW_CQ_wrapper(struct mlx4_dev *dev, int slave,
1092 struct mlx4_vhcr *vhcr,
1093 struct mlx4_cmd_mailbox *inbox,
1094 struct mlx4_cmd_mailbox *outbox,
1095 struct mlx4_cmd_info *cmd);
1096int mlx4_HW2SW_CQ_wrapper(struct mlx4_dev *dev, int slave,
1097 struct mlx4_vhcr *vhcr,
1098 struct mlx4_cmd_mailbox *inbox,
1099 struct mlx4_cmd_mailbox *outbox,
1100 struct mlx4_cmd_info *cmd);
1101int mlx4_QUERY_CQ_wrapper(struct mlx4_dev *dev, int slave,
1102 struct mlx4_vhcr *vhcr,
1103 struct mlx4_cmd_mailbox *inbox,
1104 struct mlx4_cmd_mailbox *outbox,
1105 struct mlx4_cmd_info *cmd);
1106int mlx4_MODIFY_CQ_wrapper(struct mlx4_dev *dev, int slave,
1107 struct mlx4_vhcr *vhcr,
1108 struct mlx4_cmd_mailbox *inbox,
1109 struct mlx4_cmd_mailbox *outbox,
1110 struct mlx4_cmd_info *cmd);
1111int mlx4_SW2HW_SRQ_wrapper(struct mlx4_dev *dev, int slave,
1112 struct mlx4_vhcr *vhcr,
1113 struct mlx4_cmd_mailbox *inbox,
1114 struct mlx4_cmd_mailbox *outbox,
1115 struct mlx4_cmd_info *cmd);
1116int mlx4_HW2SW_SRQ_wrapper(struct mlx4_dev *dev, int slave,
1117 struct mlx4_vhcr *vhcr,
1118 struct mlx4_cmd_mailbox *inbox,
1119 struct mlx4_cmd_mailbox *outbox,
1120 struct mlx4_cmd_info *cmd);
1121int mlx4_QUERY_SRQ_wrapper(struct mlx4_dev *dev, int slave,
1122 struct mlx4_vhcr *vhcr,
1123 struct mlx4_cmd_mailbox *inbox,
1124 struct mlx4_cmd_mailbox *outbox,
1125 struct mlx4_cmd_info *cmd);
1126int mlx4_ARM_SRQ_wrapper(struct mlx4_dev *dev, int slave,
1127 struct mlx4_vhcr *vhcr,
1128 struct mlx4_cmd_mailbox *inbox,
1129 struct mlx4_cmd_mailbox *outbox,
1130 struct mlx4_cmd_info *cmd);
1131int mlx4_GEN_QP_wrapper(struct mlx4_dev *dev, int slave,
1132 struct mlx4_vhcr *vhcr,
1133 struct mlx4_cmd_mailbox *inbox,
1134 struct mlx4_cmd_mailbox *outbox,
1135 struct mlx4_cmd_info *cmd);
1136int mlx4_RST2INIT_QP_wrapper(struct mlx4_dev *dev, int slave,
1137 struct mlx4_vhcr *vhcr,
1138 struct mlx4_cmd_mailbox *inbox,
1139 struct mlx4_cmd_mailbox *outbox,
1140 struct mlx4_cmd_info *cmd);
1141int mlx4_INIT2INIT_QP_wrapper(struct mlx4_dev *dev, int slave,
1142 struct mlx4_vhcr *vhcr,
1143 struct mlx4_cmd_mailbox *inbox,
1144 struct mlx4_cmd_mailbox *outbox,
1145 struct mlx4_cmd_info *cmd);
1146int mlx4_INIT2RTR_QP_wrapper(struct mlx4_dev *dev, int slave,
1147 struct mlx4_vhcr *vhcr,
1148 struct mlx4_cmd_mailbox *inbox,
1149 struct mlx4_cmd_mailbox *outbox,
1150 struct mlx4_cmd_info *cmd);
1151int mlx4_RTR2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
1152 struct mlx4_vhcr *vhcr,
1153 struct mlx4_cmd_mailbox *inbox,
1154 struct mlx4_cmd_mailbox *outbox,
1155 struct mlx4_cmd_info *cmd);
1156int mlx4_RTS2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
1157 struct mlx4_vhcr *vhcr,
1158 struct mlx4_cmd_mailbox *inbox,
1159 struct mlx4_cmd_mailbox *outbox,
1160 struct mlx4_cmd_info *cmd);
1161int mlx4_SQERR2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
1162 struct mlx4_vhcr *vhcr,
1163 struct mlx4_cmd_mailbox *inbox,
1164 struct mlx4_cmd_mailbox *outbox,
1165 struct mlx4_cmd_info *cmd);
1166int mlx4_2ERR_QP_wrapper(struct mlx4_dev *dev, int slave,
1167 struct mlx4_vhcr *vhcr,
1168 struct mlx4_cmd_mailbox *inbox,
1169 struct mlx4_cmd_mailbox *outbox,
1170 struct mlx4_cmd_info *cmd);
1171int mlx4_RTS2SQD_QP_wrapper(struct mlx4_dev *dev, int slave,
1172 struct mlx4_vhcr *vhcr,
1173 struct mlx4_cmd_mailbox *inbox,
1174 struct mlx4_cmd_mailbox *outbox,
1175 struct mlx4_cmd_info *cmd);
1176int mlx4_SQD2SQD_QP_wrapper(struct mlx4_dev *dev, int slave,
1177 struct mlx4_vhcr *vhcr,
1178 struct mlx4_cmd_mailbox *inbox,
1179 struct mlx4_cmd_mailbox *outbox,
1180 struct mlx4_cmd_info *cmd);
1181int mlx4_SQD2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
1182 struct mlx4_vhcr *vhcr,
1183 struct mlx4_cmd_mailbox *inbox,
1184 struct mlx4_cmd_mailbox *outbox,
1185 struct mlx4_cmd_info *cmd);
1186int mlx4_2RST_QP_wrapper(struct mlx4_dev *dev, int slave,
1187 struct mlx4_vhcr *vhcr,
1188 struct mlx4_cmd_mailbox *inbox,
1189 struct mlx4_cmd_mailbox *outbox,
1190 struct mlx4_cmd_info *cmd);
1191int mlx4_QUERY_QP_wrapper(struct mlx4_dev *dev, int slave,
1192 struct mlx4_vhcr *vhcr,
1193 struct mlx4_cmd_mailbox *inbox,
1194 struct mlx4_cmd_mailbox *outbox,
1195 struct mlx4_cmd_info *cmd);
1196
1197int mlx4_GEN_EQE(struct mlx4_dev *dev, int slave, struct mlx4_eqe *eqe);
1198
1199enum {
1200 MLX4_CMD_CLEANUP_STRUCT = 1UL << 0,
1201 MLX4_CMD_CLEANUP_POOL = 1UL << 1,
1202 MLX4_CMD_CLEANUP_HCR = 1UL << 2,
1203 MLX4_CMD_CLEANUP_VHCR = 1UL << 3,
1204 MLX4_CMD_CLEANUP_ALL = (MLX4_CMD_CLEANUP_VHCR << 1) - 1
1205};
1206
1207int mlx4_cmd_init(struct mlx4_dev *dev);
1208void mlx4_cmd_cleanup(struct mlx4_dev *dev, int cleanup_mask);
1209int mlx4_multi_func_init(struct mlx4_dev *dev);
1210int mlx4_ARM_COMM_CHANNEL(struct mlx4_dev *dev);
1211void mlx4_multi_func_cleanup(struct mlx4_dev *dev);
1212void mlx4_cmd_event(struct mlx4_dev *dev, u16 token, u8 status, u64 out_param);
1213int mlx4_cmd_use_events(struct mlx4_dev *dev);
1214void mlx4_cmd_use_polling(struct mlx4_dev *dev);
1215
1216int mlx4_comm_cmd(struct mlx4_dev *dev, u8 cmd, u16 param,
1217 u16 op, unsigned long timeout);
1218
1219void mlx4_cq_tasklet_cb(unsigned long data);
1220void mlx4_cq_completion(struct mlx4_dev *dev, u32 cqn);
1221void mlx4_cq_event(struct mlx4_dev *dev, u32 cqn, int event_type);
1222
1223void mlx4_qp_event(struct mlx4_dev *dev, u32 qpn, int event_type);
1224
1225void mlx4_srq_event(struct mlx4_dev *dev, u32 srqn, int event_type);
1226
1227void mlx4_enter_error_state(struct mlx4_dev_persistent *persist);
1228int mlx4_comm_internal_err(u32 slave_read);
1229
1230int mlx4_SENSE_PORT(struct mlx4_dev *dev, int port,
1231 enum mlx4_port_type *type);
1232void mlx4_do_sense_ports(struct mlx4_dev *dev,
1233 enum mlx4_port_type *stype,
1234 enum mlx4_port_type *defaults);
1235void mlx4_start_sense(struct mlx4_dev *dev);
1236void mlx4_stop_sense(struct mlx4_dev *dev);
1237void mlx4_sense_init(struct mlx4_dev *dev);
1238int mlx4_check_port_params(struct mlx4_dev *dev,
1239 enum mlx4_port_type *port_type);
1240int mlx4_change_port_types(struct mlx4_dev *dev,
1241 enum mlx4_port_type *port_types);
1242
1243void mlx4_init_mac_table(struct mlx4_dev *dev, struct mlx4_mac_table *table);
1244void mlx4_init_vlan_table(struct mlx4_dev *dev, struct mlx4_vlan_table *table);
1245void mlx4_init_roce_gid_table(struct mlx4_dev *dev,
1246 struct mlx4_roce_gid_table *table);
1247void __mlx4_unregister_vlan(struct mlx4_dev *dev, u8 port, u16 vlan);
1248int __mlx4_register_vlan(struct mlx4_dev *dev, u8 port, u16 vlan, int *index);
1249int mlx4_bond_vlan_table(struct mlx4_dev *dev);
1250int mlx4_unbond_vlan_table(struct mlx4_dev *dev);
1251int mlx4_bond_mac_table(struct mlx4_dev *dev);
1252int mlx4_unbond_mac_table(struct mlx4_dev *dev);
1253
1254int mlx4_SET_PORT(struct mlx4_dev *dev, u8 port, int pkey_tbl_sz);
1255
1256int mlx4_get_slave_from_resource_id(struct mlx4_dev *dev,
1257 enum mlx4_resource resource_type,
1258 u64 resource_id, int *slave);
1259void mlx4_delete_all_resources_for_slave(struct mlx4_dev *dev, int slave_id);
1260void mlx4_reset_roce_gids(struct mlx4_dev *dev, int slave);
1261int mlx4_init_resource_tracker(struct mlx4_dev *dev);
1262
1263void mlx4_free_resource_tracker(struct mlx4_dev *dev,
1264 enum mlx4_res_tracker_free_type type);
1265
1266int mlx4_QUERY_FW_wrapper(struct mlx4_dev *dev, int slave,
1267 struct mlx4_vhcr *vhcr,
1268 struct mlx4_cmd_mailbox *inbox,
1269 struct mlx4_cmd_mailbox *outbox,
1270 struct mlx4_cmd_info *cmd);
1271int mlx4_SET_PORT_wrapper(struct mlx4_dev *dev, int slave,
1272 struct mlx4_vhcr *vhcr,
1273 struct mlx4_cmd_mailbox *inbox,
1274 struct mlx4_cmd_mailbox *outbox,
1275 struct mlx4_cmd_info *cmd);
1276int mlx4_INIT_PORT_wrapper(struct mlx4_dev *dev, int slave,
1277 struct mlx4_vhcr *vhcr,
1278 struct mlx4_cmd_mailbox *inbox,
1279 struct mlx4_cmd_mailbox *outbox,
1280 struct mlx4_cmd_info *cmd);
1281int mlx4_CLOSE_PORT_wrapper(struct mlx4_dev *dev, int slave,
1282 struct mlx4_vhcr *vhcr,
1283 struct mlx4_cmd_mailbox *inbox,
1284 struct mlx4_cmd_mailbox *outbox,
1285 struct mlx4_cmd_info *cmd);
1286int mlx4_QUERY_DEV_CAP_wrapper(struct mlx4_dev *dev, int slave,
1287 struct mlx4_vhcr *vhcr,
1288 struct mlx4_cmd_mailbox *inbox,
1289 struct mlx4_cmd_mailbox *outbox,
1290 struct mlx4_cmd_info *cmd);
1291int mlx4_QUERY_PORT_wrapper(struct mlx4_dev *dev, int slave,
1292 struct mlx4_vhcr *vhcr,
1293 struct mlx4_cmd_mailbox *inbox,
1294 struct mlx4_cmd_mailbox *outbox,
1295 struct mlx4_cmd_info *cmd);
1296int mlx4_get_port_ib_caps(struct mlx4_dev *dev, u8 port, __be32 *caps);
1297
1298int mlx4_get_slave_pkey_gid_tbl_len(struct mlx4_dev *dev, u8 port,
1299 int *gid_tbl_len, int *pkey_tbl_len);
1300
1301int mlx4_QP_ATTACH_wrapper(struct mlx4_dev *dev, int slave,
1302 struct mlx4_vhcr *vhcr,
1303 struct mlx4_cmd_mailbox *inbox,
1304 struct mlx4_cmd_mailbox *outbox,
1305 struct mlx4_cmd_info *cmd);
1306
1307int mlx4_UPDATE_QP_wrapper(struct mlx4_dev *dev, int slave,
1308 struct mlx4_vhcr *vhcr,
1309 struct mlx4_cmd_mailbox *inbox,
1310 struct mlx4_cmd_mailbox *outbox,
1311 struct mlx4_cmd_info *cmd);
1312
1313int mlx4_PROMISC_wrapper(struct mlx4_dev *dev, int slave,
1314 struct mlx4_vhcr *vhcr,
1315 struct mlx4_cmd_mailbox *inbox,
1316 struct mlx4_cmd_mailbox *outbox,
1317 struct mlx4_cmd_info *cmd);
1318int mlx4_qp_detach_common(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
1319 enum mlx4_protocol prot, enum mlx4_steer_type steer);
1320int mlx4_qp_attach_common(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
1321 int block_mcast_loopback, enum mlx4_protocol prot,
1322 enum mlx4_steer_type steer);
1323int mlx4_trans_to_dmfs_attach(struct mlx4_dev *dev, struct mlx4_qp *qp,
1324 u8 gid[16], u8 port,
1325 int block_mcast_loopback,
1326 enum mlx4_protocol prot, u64 *reg_id);
1327int mlx4_SET_MCAST_FLTR_wrapper(struct mlx4_dev *dev, int slave,
1328 struct mlx4_vhcr *vhcr,
1329 struct mlx4_cmd_mailbox *inbox,
1330 struct mlx4_cmd_mailbox *outbox,
1331 struct mlx4_cmd_info *cmd);
1332int mlx4_SET_VLAN_FLTR_wrapper(struct mlx4_dev *dev, int slave,
1333 struct mlx4_vhcr *vhcr,
1334 struct mlx4_cmd_mailbox *inbox,
1335 struct mlx4_cmd_mailbox *outbox,
1336 struct mlx4_cmd_info *cmd);
1337int mlx4_common_set_vlan_fltr(struct mlx4_dev *dev, int function,
1338 int port, void *buf);
1339int mlx4_DUMP_ETH_STATS_wrapper(struct mlx4_dev *dev, int slave,
1340 struct mlx4_vhcr *vhcr,
1341 struct mlx4_cmd_mailbox *inbox,
1342 struct mlx4_cmd_mailbox *outbox,
1343 struct mlx4_cmd_info *cmd);
1344int mlx4_PKEY_TABLE_wrapper(struct mlx4_dev *dev, int slave,
1345 struct mlx4_vhcr *vhcr,
1346 struct mlx4_cmd_mailbox *inbox,
1347 struct mlx4_cmd_mailbox *outbox,
1348 struct mlx4_cmd_info *cmd);
1349int mlx4_QUERY_IF_STAT_wrapper(struct mlx4_dev *dev, int slave,
1350 struct mlx4_vhcr *vhcr,
1351 struct mlx4_cmd_mailbox *inbox,
1352 struct mlx4_cmd_mailbox *outbox,
1353 struct mlx4_cmd_info *cmd);
1354int mlx4_QP_FLOW_STEERING_ATTACH_wrapper(struct mlx4_dev *dev, int slave,
1355 struct mlx4_vhcr *vhcr,
1356 struct mlx4_cmd_mailbox *inbox,
1357 struct mlx4_cmd_mailbox *outbox,
1358 struct mlx4_cmd_info *cmd);
1359int mlx4_QP_FLOW_STEERING_DETACH_wrapper(struct mlx4_dev *dev, int slave,
1360 struct mlx4_vhcr *vhcr,
1361 struct mlx4_cmd_mailbox *inbox,
1362 struct mlx4_cmd_mailbox *outbox,
1363 struct mlx4_cmd_info *cmd);
1364int mlx4_ACCESS_REG_wrapper(struct mlx4_dev *dev, int slave,
1365 struct mlx4_vhcr *vhcr,
1366 struct mlx4_cmd_mailbox *inbox,
1367 struct mlx4_cmd_mailbox *outbox,
1368 struct mlx4_cmd_info *cmd);
1369
1370int mlx4_get_mgm_entry_size(struct mlx4_dev *dev);
1371int mlx4_get_qp_per_mgm(struct mlx4_dev *dev);
1372
1373static inline void set_param_l(u64 *arg, u32 val)
1374{
1375 *arg = (*arg & 0xffffffff00000000ULL) | (u64) val;
1376}
1377
1378static inline void set_param_h(u64 *arg, u32 val)
1379{
1380 *arg = (*arg & 0xffffffff) | ((u64) val << 32);
1381}
1382
1383static inline u32 get_param_l(u64 *arg)
1384{
1385 return (u32) (*arg & 0xffffffff);
1386}
1387
1388static inline u32 get_param_h(u64 *arg)
1389{
1390 return (u32)(*arg >> 32);
1391}
1392
1393static inline spinlock_t *mlx4_tlock(struct mlx4_dev *dev)
1394{
1395 return &mlx4_priv(dev)->mfunc.master.res_tracker.lock;
1396}
1397
1398#define NOT_MASKED_PD_BITS 17
1399
1400void mlx4_vf_immed_vlan_work_handler(struct work_struct *_work);
1401
1402void mlx4_init_quotas(struct mlx4_dev *dev);
1403
1404
1405void mlx4_replace_zero_macs(struct mlx4_dev *dev);
1406int mlx4_get_slave_num_gids(struct mlx4_dev *dev, int slave, int port);
1407
1408int mlx4_get_vf_indx(struct mlx4_dev *dev, int slave);
1409int mlx4_config_mad_demux(struct mlx4_dev *dev);
1410int mlx4_do_bond(struct mlx4_dev *dev, bool enable);
1411int mlx4_bond_fs_rules(struct mlx4_dev *dev);
1412int mlx4_unbond_fs_rules(struct mlx4_dev *dev);
1413
1414enum mlx4_zone_flags {
1415 MLX4_ZONE_ALLOW_ALLOC_FROM_LOWER_PRIO = 1UL << 0,
1416 MLX4_ZONE_ALLOW_ALLOC_FROM_EQ_PRIO = 1UL << 1,
1417 MLX4_ZONE_FALLBACK_TO_HIGHER_PRIO = 1UL << 2,
1418 MLX4_ZONE_USE_RR = 1UL << 3,
1419};
1420
1421enum mlx4_zone_alloc_flags {
1422
1423
1424
1425
1426
1427 MLX4_ZONE_ALLOC_FLAGS_NO_OVERLAP = 1UL << 0,
1428};
1429
1430struct mlx4_zone_allocator;
1431
1432
1433struct mlx4_zone_allocator *mlx4_zone_allocator_create(enum mlx4_zone_alloc_flags flags);
1434
1435
1436
1437
1438
1439
1440
1441
1442
1443
1444int mlx4_zone_add_one(struct mlx4_zone_allocator *zone_alloc,
1445 struct mlx4_bitmap *bitmap,
1446 u32 flags,
1447 int priority,
1448 int offset,
1449 u32 *puid);
1450
1451
1452int mlx4_zone_remove_one(struct mlx4_zone_allocator *zone_alloc, u32 uid);
1453
1454
1455
1456
1457void mlx4_zone_allocator_destroy(struct mlx4_zone_allocator *zone_alloc);
1458
1459
1460
1461
1462
1463
1464u32 mlx4_zone_alloc_entries(struct mlx4_zone_allocator *zones, u32 uid, int count,
1465 int align, u32 skip_mask, u32 *puid);
1466
1467
1468
1469
1470u32 mlx4_zone_free_entries(struct mlx4_zone_allocator *zones,
1471 u32 uid, u32 obj, u32 count);
1472
1473
1474
1475
1476
1477u32 mlx4_zone_free_entries_unique(struct mlx4_zone_allocator *zones, u32 obj, u32 count);
1478
1479
1480struct mlx4_bitmap *mlx4_zone_get_bitmap(struct mlx4_zone_allocator *zones, u32 uid);
1481
1482#endif
1483