1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32#include <drm/drmP.h>
33#include <drm/drm_atomic_helper.h>
34#include <drm/drm_crtc.h>
35#include <drm/drm_fourcc.h>
36#include <drm/drm_rect.h>
37#include <drm/drm_atomic.h>
38#include <drm/drm_plane_helper.h>
39#include "intel_drv.h"
40#include "intel_frontbuffer.h"
41#include <drm/i915_drm.h>
42#include "i915_drv.h"
43
44static bool
45format_is_yuv(uint32_t format)
46{
47 switch (format) {
48 case DRM_FORMAT_YUYV:
49 case DRM_FORMAT_UYVY:
50 case DRM_FORMAT_VYUY:
51 case DRM_FORMAT_YVYU:
52 return true;
53 default:
54 return false;
55 }
56}
57
58int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
59 int usecs)
60{
61
62 if (!adjusted_mode->crtc_htotal)
63 return 1;
64
65 return DIV_ROUND_UP(usecs * adjusted_mode->crtc_clock,
66 1000 * adjusted_mode->crtc_htotal);
67}
68
69#define VBLANK_EVASION_TIME_US 100
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85void intel_pipe_update_start(struct intel_crtc *crtc)
86{
87 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
88 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
89 long timeout = msecs_to_jiffies_timeout(1);
90 int scanline, min, max, vblank_start;
91 wait_queue_head_t *wq = drm_crtc_vblank_waitqueue(&crtc->base);
92 bool need_vlv_dsi_wa = (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
93 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DSI);
94 DEFINE_WAIT(wait);
95
96 vblank_start = adjusted_mode->crtc_vblank_start;
97 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
98 vblank_start = DIV_ROUND_UP(vblank_start, 2);
99
100
101 min = vblank_start - intel_usecs_to_scanlines(adjusted_mode,
102 VBLANK_EVASION_TIME_US);
103 max = vblank_start - 1;
104
105 local_irq_disable();
106
107 if (min <= 0 || max <= 0)
108 return;
109
110 if (WARN_ON(drm_crtc_vblank_get(&crtc->base)))
111 return;
112
113 crtc->debug.min_vbl = min;
114 crtc->debug.max_vbl = max;
115 trace_i915_pipe_update_start(crtc);
116
117 for (;;) {
118
119
120
121
122
123 prepare_to_wait(wq, &wait, TASK_UNINTERRUPTIBLE);
124
125 scanline = intel_get_crtc_scanline(crtc);
126 if (scanline < min || scanline > max)
127 break;
128
129 if (timeout <= 0) {
130 DRM_ERROR("Potential atomic update failure on pipe %c\n",
131 pipe_name(crtc->pipe));
132 break;
133 }
134
135 local_irq_enable();
136
137 timeout = schedule_timeout(timeout);
138
139 local_irq_disable();
140 }
141
142 finish_wait(wq, &wait);
143
144 drm_crtc_vblank_put(&crtc->base);
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161 while (need_vlv_dsi_wa && scanline == vblank_start)
162 scanline = intel_get_crtc_scanline(crtc);
163
164 crtc->debug.scanline_start = scanline;
165 crtc->debug.start_vbl_time = ktime_get();
166 crtc->debug.start_vbl_count = intel_crtc_get_vblank_counter(crtc);
167
168 trace_i915_pipe_update_vblank_evaded(crtc);
169}
170
171
172
173
174
175
176
177
178
179
180void intel_pipe_update_end(struct intel_crtc *crtc)
181{
182 enum pipe pipe = crtc->pipe;
183 int scanline_end = intel_get_crtc_scanline(crtc);
184 u32 end_vbl_count = intel_crtc_get_vblank_counter(crtc);
185 ktime_t end_vbl_time = ktime_get();
186 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
187
188 trace_i915_pipe_update_end(crtc, end_vbl_count, scanline_end);
189
190
191
192
193
194 if (crtc->base.state->event) {
195 WARN_ON(drm_crtc_vblank_get(&crtc->base) != 0);
196
197 spin_lock(&crtc->base.dev->event_lock);
198 drm_crtc_arm_vblank_event(&crtc->base, crtc->base.state->event);
199 spin_unlock(&crtc->base.dev->event_lock);
200
201 crtc->base.state->event = NULL;
202 }
203
204 local_irq_enable();
205
206 if (intel_vgpu_active(dev_priv))
207 return;
208
209 if (crtc->debug.start_vbl_count &&
210 crtc->debug.start_vbl_count != end_vbl_count) {
211 DRM_ERROR("Atomic update failure on pipe %c (start=%u end=%u) time %lld us, min %d, max %d, scanline start %d, end %d\n",
212 pipe_name(pipe), crtc->debug.start_vbl_count,
213 end_vbl_count,
214 ktime_us_delta(end_vbl_time, crtc->debug.start_vbl_time),
215 crtc->debug.min_vbl, crtc->debug.max_vbl,
216 crtc->debug.scanline_start, scanline_end);
217 }
218#ifdef CONFIG_DRM_I915_DEBUG_VBLANK_EVADE
219 else if (ktime_us_delta(end_vbl_time, crtc->debug.start_vbl_time) >
220 VBLANK_EVASION_TIME_US)
221 DRM_WARN("Atomic update on pipe (%c) took %lld us, max time under evasion is %u us\n",
222 pipe_name(pipe),
223 ktime_us_delta(end_vbl_time, crtc->debug.start_vbl_time),
224 VBLANK_EVASION_TIME_US);
225#endif
226}
227
228static void
229skl_update_plane(struct intel_plane *plane,
230 const struct intel_crtc_state *crtc_state,
231 const struct intel_plane_state *plane_state)
232{
233 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
234 const struct drm_framebuffer *fb = plane_state->base.fb;
235 enum plane_id plane_id = plane->id;
236 enum pipe pipe = plane->pipe;
237 u32 plane_ctl = plane_state->ctl;
238 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
239 u32 surf_addr = plane_state->main.offset;
240 unsigned int rotation = plane_state->base.rotation;
241 u32 stride = skl_plane_stride(fb, 0, rotation);
242 u32 aux_stride = skl_plane_stride(fb, 1, rotation);
243 int crtc_x = plane_state->base.dst.x1;
244 int crtc_y = plane_state->base.dst.y1;
245 uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
246 uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
247 uint32_t x = plane_state->main.x;
248 uint32_t y = plane_state->main.y;
249 uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
250 uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
251 unsigned long irqflags;
252
253
254 src_w--;
255 src_h--;
256 crtc_w--;
257 crtc_h--;
258
259 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
260
261 if (IS_GEMINILAKE(dev_priv) || IS_CANNONLAKE(dev_priv)) {
262 I915_WRITE_FW(PLANE_COLOR_CTL(pipe, plane_id),
263 PLANE_COLOR_PIPE_GAMMA_ENABLE |
264 PLANE_COLOR_PIPE_CSC_ENABLE |
265 PLANE_COLOR_PLANE_GAMMA_DISABLE);
266 }
267
268 if (key->flags) {
269 I915_WRITE_FW(PLANE_KEYVAL(pipe, plane_id), key->min_value);
270 I915_WRITE_FW(PLANE_KEYMAX(pipe, plane_id), key->max_value);
271 I915_WRITE_FW(PLANE_KEYMSK(pipe, plane_id), key->channel_mask);
272 }
273
274 I915_WRITE_FW(PLANE_OFFSET(pipe, plane_id), (y << 16) | x);
275 I915_WRITE_FW(PLANE_STRIDE(pipe, plane_id), stride);
276 I915_WRITE_FW(PLANE_SIZE(pipe, plane_id), (src_h << 16) | src_w);
277 I915_WRITE_FW(PLANE_AUX_DIST(pipe, plane_id),
278 (plane_state->aux.offset - surf_addr) | aux_stride);
279 I915_WRITE_FW(PLANE_AUX_OFFSET(pipe, plane_id),
280 (plane_state->aux.y << 16) | plane_state->aux.x);
281
282
283 if (plane_state->scaler_id >= 0) {
284 int scaler_id = plane_state->scaler_id;
285 const struct intel_scaler *scaler;
286
287 scaler = &crtc_state->scaler_state.scalers[scaler_id];
288
289 I915_WRITE_FW(SKL_PS_CTRL(pipe, scaler_id),
290 PS_SCALER_EN | PS_PLANE_SEL(plane_id) | scaler->mode);
291 I915_WRITE_FW(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
292 I915_WRITE_FW(SKL_PS_WIN_POS(pipe, scaler_id), (crtc_x << 16) | crtc_y);
293 I915_WRITE_FW(SKL_PS_WIN_SZ(pipe, scaler_id),
294 ((crtc_w + 1) << 16)|(crtc_h + 1));
295
296 I915_WRITE_FW(PLANE_POS(pipe, plane_id), 0);
297 } else {
298 I915_WRITE_FW(PLANE_POS(pipe, plane_id), (crtc_y << 16) | crtc_x);
299 }
300
301 I915_WRITE_FW(PLANE_CTL(pipe, plane_id), plane_ctl);
302 I915_WRITE_FW(PLANE_SURF(pipe, plane_id),
303 intel_plane_ggtt_offset(plane_state) + surf_addr);
304 POSTING_READ_FW(PLANE_SURF(pipe, plane_id));
305
306 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
307}
308
309static void
310skl_disable_plane(struct intel_plane *plane, struct intel_crtc *crtc)
311{
312 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
313 enum plane_id plane_id = plane->id;
314 enum pipe pipe = plane->pipe;
315 unsigned long irqflags;
316
317 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
318
319 I915_WRITE_FW(PLANE_CTL(pipe, plane_id), 0);
320
321 I915_WRITE_FW(PLANE_SURF(pipe, plane_id), 0);
322 POSTING_READ_FW(PLANE_SURF(pipe, plane_id));
323
324 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
325}
326
327static void
328chv_update_csc(struct intel_plane *plane, uint32_t format)
329{
330 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
331 enum plane_id plane_id = plane->id;
332
333
334 if (!format_is_yuv(format))
335 return;
336
337
338
339
340
341
342
343
344
345
346
347 I915_WRITE_FW(SPCSCYGOFF(plane_id), SPCSC_OOFF(0) | SPCSC_IOFF(-64));
348 I915_WRITE_FW(SPCSCCBOFF(plane_id), SPCSC_OOFF(0) | SPCSC_IOFF(0));
349 I915_WRITE_FW(SPCSCCROFF(plane_id), SPCSC_OOFF(0) | SPCSC_IOFF(0));
350
351 I915_WRITE_FW(SPCSCC01(plane_id), SPCSC_C1(4769) | SPCSC_C0(6537));
352 I915_WRITE_FW(SPCSCC23(plane_id), SPCSC_C1(-3330) | SPCSC_C0(0));
353 I915_WRITE_FW(SPCSCC45(plane_id), SPCSC_C1(-1605) | SPCSC_C0(4769));
354 I915_WRITE_FW(SPCSCC67(plane_id), SPCSC_C1(4769) | SPCSC_C0(0));
355 I915_WRITE_FW(SPCSCC8(plane_id), SPCSC_C0(8263));
356
357 I915_WRITE_FW(SPCSCYGICLAMP(plane_id), SPCSC_IMAX(940) | SPCSC_IMIN(64));
358 I915_WRITE_FW(SPCSCCBICLAMP(plane_id), SPCSC_IMAX(448) | SPCSC_IMIN(-448));
359 I915_WRITE_FW(SPCSCCRICLAMP(plane_id), SPCSC_IMAX(448) | SPCSC_IMIN(-448));
360
361 I915_WRITE_FW(SPCSCYGOCLAMP(plane_id), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
362 I915_WRITE_FW(SPCSCCBOCLAMP(plane_id), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
363 I915_WRITE_FW(SPCSCCROCLAMP(plane_id), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
364}
365
366static u32 vlv_sprite_ctl(const struct intel_crtc_state *crtc_state,
367 const struct intel_plane_state *plane_state)
368{
369 const struct drm_framebuffer *fb = plane_state->base.fb;
370 unsigned int rotation = plane_state->base.rotation;
371 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
372 u32 sprctl;
373
374 sprctl = SP_ENABLE | SP_GAMMA_ENABLE;
375
376 switch (fb->format->format) {
377 case DRM_FORMAT_YUYV:
378 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YUYV;
379 break;
380 case DRM_FORMAT_YVYU:
381 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YVYU;
382 break;
383 case DRM_FORMAT_UYVY:
384 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_UYVY;
385 break;
386 case DRM_FORMAT_VYUY:
387 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_VYUY;
388 break;
389 case DRM_FORMAT_RGB565:
390 sprctl |= SP_FORMAT_BGR565;
391 break;
392 case DRM_FORMAT_XRGB8888:
393 sprctl |= SP_FORMAT_BGRX8888;
394 break;
395 case DRM_FORMAT_ARGB8888:
396 sprctl |= SP_FORMAT_BGRA8888;
397 break;
398 case DRM_FORMAT_XBGR2101010:
399 sprctl |= SP_FORMAT_RGBX1010102;
400 break;
401 case DRM_FORMAT_ABGR2101010:
402 sprctl |= SP_FORMAT_RGBA1010102;
403 break;
404 case DRM_FORMAT_XBGR8888:
405 sprctl |= SP_FORMAT_RGBX8888;
406 break;
407 case DRM_FORMAT_ABGR8888:
408 sprctl |= SP_FORMAT_RGBA8888;
409 break;
410 default:
411 MISSING_CASE(fb->format->format);
412 return 0;
413 }
414
415 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
416 sprctl |= SP_TILED;
417
418 if (rotation & DRM_MODE_ROTATE_180)
419 sprctl |= SP_ROTATE_180;
420
421 if (rotation & DRM_MODE_REFLECT_X)
422 sprctl |= SP_MIRROR;
423
424 if (key->flags & I915_SET_COLORKEY_SOURCE)
425 sprctl |= SP_SOURCE_KEY;
426
427 return sprctl;
428}
429
430static void
431vlv_update_plane(struct intel_plane *plane,
432 const struct intel_crtc_state *crtc_state,
433 const struct intel_plane_state *plane_state)
434{
435 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
436 const struct drm_framebuffer *fb = plane_state->base.fb;
437 enum pipe pipe = plane->pipe;
438 enum plane_id plane_id = plane->id;
439 u32 sprctl = plane_state->ctl;
440 u32 sprsurf_offset = plane_state->main.offset;
441 u32 linear_offset;
442 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
443 int crtc_x = plane_state->base.dst.x1;
444 int crtc_y = plane_state->base.dst.y1;
445 uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
446 uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
447 uint32_t x = plane_state->main.x;
448 uint32_t y = plane_state->main.y;
449 unsigned long irqflags;
450
451
452 crtc_w--;
453 crtc_h--;
454
455 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
456
457 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
458
459 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B)
460 chv_update_csc(plane, fb->format->format);
461
462 if (key->flags) {
463 I915_WRITE_FW(SPKEYMINVAL(pipe, plane_id), key->min_value);
464 I915_WRITE_FW(SPKEYMAXVAL(pipe, plane_id), key->max_value);
465 I915_WRITE_FW(SPKEYMSK(pipe, plane_id), key->channel_mask);
466 }
467 I915_WRITE_FW(SPSTRIDE(pipe, plane_id), fb->pitches[0]);
468 I915_WRITE_FW(SPPOS(pipe, plane_id), (crtc_y << 16) | crtc_x);
469
470 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
471 I915_WRITE_FW(SPTILEOFF(pipe, plane_id), (y << 16) | x);
472 else
473 I915_WRITE_FW(SPLINOFF(pipe, plane_id), linear_offset);
474
475 I915_WRITE_FW(SPCONSTALPHA(pipe, plane_id), 0);
476
477 I915_WRITE_FW(SPSIZE(pipe, plane_id), (crtc_h << 16) | crtc_w);
478 I915_WRITE_FW(SPCNTR(pipe, plane_id), sprctl);
479 I915_WRITE_FW(SPSURF(pipe, plane_id),
480 intel_plane_ggtt_offset(plane_state) + sprsurf_offset);
481 POSTING_READ_FW(SPSURF(pipe, plane_id));
482
483 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
484}
485
486static void
487vlv_disable_plane(struct intel_plane *plane, struct intel_crtc *crtc)
488{
489 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
490 enum pipe pipe = plane->pipe;
491 enum plane_id plane_id = plane->id;
492 unsigned long irqflags;
493
494 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
495
496 I915_WRITE_FW(SPCNTR(pipe, plane_id), 0);
497
498 I915_WRITE_FW(SPSURF(pipe, plane_id), 0);
499 POSTING_READ_FW(SPSURF(pipe, plane_id));
500
501 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
502}
503
504static u32 ivb_sprite_ctl(const struct intel_crtc_state *crtc_state,
505 const struct intel_plane_state *plane_state)
506{
507 struct drm_i915_private *dev_priv =
508 to_i915(plane_state->base.plane->dev);
509 const struct drm_framebuffer *fb = plane_state->base.fb;
510 unsigned int rotation = plane_state->base.rotation;
511 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
512 u32 sprctl;
513
514 sprctl = SPRITE_ENABLE | SPRITE_GAMMA_ENABLE;
515
516 if (IS_IVYBRIDGE(dev_priv))
517 sprctl |= SPRITE_TRICKLE_FEED_DISABLE;
518
519 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
520 sprctl |= SPRITE_PIPE_CSC_ENABLE;
521
522 switch (fb->format->format) {
523 case DRM_FORMAT_XBGR8888:
524 sprctl |= SPRITE_FORMAT_RGBX888 | SPRITE_RGB_ORDER_RGBX;
525 break;
526 case DRM_FORMAT_XRGB8888:
527 sprctl |= SPRITE_FORMAT_RGBX888;
528 break;
529 case DRM_FORMAT_YUYV:
530 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YUYV;
531 break;
532 case DRM_FORMAT_YVYU:
533 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YVYU;
534 break;
535 case DRM_FORMAT_UYVY:
536 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_UYVY;
537 break;
538 case DRM_FORMAT_VYUY:
539 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_VYUY;
540 break;
541 default:
542 MISSING_CASE(fb->format->format);
543 return 0;
544 }
545
546 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
547 sprctl |= SPRITE_TILED;
548
549 if (rotation & DRM_MODE_ROTATE_180)
550 sprctl |= SPRITE_ROTATE_180;
551
552 if (key->flags & I915_SET_COLORKEY_DESTINATION)
553 sprctl |= SPRITE_DEST_KEY;
554 else if (key->flags & I915_SET_COLORKEY_SOURCE)
555 sprctl |= SPRITE_SOURCE_KEY;
556
557 return sprctl;
558}
559
560static void
561ivb_update_plane(struct intel_plane *plane,
562 const struct intel_crtc_state *crtc_state,
563 const struct intel_plane_state *plane_state)
564{
565 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
566 const struct drm_framebuffer *fb = plane_state->base.fb;
567 enum pipe pipe = plane->pipe;
568 u32 sprctl = plane_state->ctl, sprscale = 0;
569 u32 sprsurf_offset = plane_state->main.offset;
570 u32 linear_offset;
571 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
572 int crtc_x = plane_state->base.dst.x1;
573 int crtc_y = plane_state->base.dst.y1;
574 uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
575 uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
576 uint32_t x = plane_state->main.x;
577 uint32_t y = plane_state->main.y;
578 uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
579 uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
580 unsigned long irqflags;
581
582
583 src_w--;
584 src_h--;
585 crtc_w--;
586 crtc_h--;
587
588 if (crtc_w != src_w || crtc_h != src_h)
589 sprscale = SPRITE_SCALE_ENABLE | (src_w << 16) | src_h;
590
591 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
592
593 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
594
595 if (key->flags) {
596 I915_WRITE_FW(SPRKEYVAL(pipe), key->min_value);
597 I915_WRITE_FW(SPRKEYMAX(pipe), key->max_value);
598 I915_WRITE_FW(SPRKEYMSK(pipe), key->channel_mask);
599 }
600
601 I915_WRITE_FW(SPRSTRIDE(pipe), fb->pitches[0]);
602 I915_WRITE_FW(SPRPOS(pipe), (crtc_y << 16) | crtc_x);
603
604
605
606 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
607 I915_WRITE_FW(SPROFFSET(pipe), (y << 16) | x);
608 else if (fb->modifier == I915_FORMAT_MOD_X_TILED)
609 I915_WRITE_FW(SPRTILEOFF(pipe), (y << 16) | x);
610 else
611 I915_WRITE_FW(SPRLINOFF(pipe), linear_offset);
612
613 I915_WRITE_FW(SPRSIZE(pipe), (crtc_h << 16) | crtc_w);
614 if (plane->can_scale)
615 I915_WRITE_FW(SPRSCALE(pipe), sprscale);
616 I915_WRITE_FW(SPRCTL(pipe), sprctl);
617 I915_WRITE_FW(SPRSURF(pipe),
618 intel_plane_ggtt_offset(plane_state) + sprsurf_offset);
619 POSTING_READ_FW(SPRSURF(pipe));
620
621 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
622}
623
624static void
625ivb_disable_plane(struct intel_plane *plane, struct intel_crtc *crtc)
626{
627 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
628 enum pipe pipe = plane->pipe;
629 unsigned long irqflags;
630
631 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
632
633 I915_WRITE_FW(SPRCTL(pipe), 0);
634
635 if (plane->can_scale)
636 I915_WRITE_FW(SPRSCALE(pipe), 0);
637
638 I915_WRITE_FW(SPRSURF(pipe), 0);
639 POSTING_READ_FW(SPRSURF(pipe));
640
641 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
642}
643
644static u32 g4x_sprite_ctl(const struct intel_crtc_state *crtc_state,
645 const struct intel_plane_state *plane_state)
646{
647 struct drm_i915_private *dev_priv =
648 to_i915(plane_state->base.plane->dev);
649 const struct drm_framebuffer *fb = plane_state->base.fb;
650 unsigned int rotation = plane_state->base.rotation;
651 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
652 u32 dvscntr;
653
654 dvscntr = DVS_ENABLE | DVS_GAMMA_ENABLE;
655
656 if (IS_GEN6(dev_priv))
657 dvscntr |= DVS_TRICKLE_FEED_DISABLE;
658
659 switch (fb->format->format) {
660 case DRM_FORMAT_XBGR8888:
661 dvscntr |= DVS_FORMAT_RGBX888 | DVS_RGB_ORDER_XBGR;
662 break;
663 case DRM_FORMAT_XRGB8888:
664 dvscntr |= DVS_FORMAT_RGBX888;
665 break;
666 case DRM_FORMAT_YUYV:
667 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YUYV;
668 break;
669 case DRM_FORMAT_YVYU:
670 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YVYU;
671 break;
672 case DRM_FORMAT_UYVY:
673 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_UYVY;
674 break;
675 case DRM_FORMAT_VYUY:
676 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_VYUY;
677 break;
678 default:
679 MISSING_CASE(fb->format->format);
680 return 0;
681 }
682
683 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
684 dvscntr |= DVS_TILED;
685
686 if (rotation & DRM_MODE_ROTATE_180)
687 dvscntr |= DVS_ROTATE_180;
688
689 if (key->flags & I915_SET_COLORKEY_DESTINATION)
690 dvscntr |= DVS_DEST_KEY;
691 else if (key->flags & I915_SET_COLORKEY_SOURCE)
692 dvscntr |= DVS_SOURCE_KEY;
693
694 return dvscntr;
695}
696
697static void
698g4x_update_plane(struct intel_plane *plane,
699 const struct intel_crtc_state *crtc_state,
700 const struct intel_plane_state *plane_state)
701{
702 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
703 const struct drm_framebuffer *fb = plane_state->base.fb;
704 enum pipe pipe = plane->pipe;
705 u32 dvscntr = plane_state->ctl, dvsscale = 0;
706 u32 dvssurf_offset = plane_state->main.offset;
707 u32 linear_offset;
708 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
709 int crtc_x = plane_state->base.dst.x1;
710 int crtc_y = plane_state->base.dst.y1;
711 uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
712 uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
713 uint32_t x = plane_state->main.x;
714 uint32_t y = plane_state->main.y;
715 uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
716 uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
717 unsigned long irqflags;
718
719
720 src_w--;
721 src_h--;
722 crtc_w--;
723 crtc_h--;
724
725 if (crtc_w != src_w || crtc_h != src_h)
726 dvsscale = DVS_SCALE_ENABLE | (src_w << 16) | src_h;
727
728 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
729
730 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
731
732 if (key->flags) {
733 I915_WRITE_FW(DVSKEYVAL(pipe), key->min_value);
734 I915_WRITE_FW(DVSKEYMAX(pipe), key->max_value);
735 I915_WRITE_FW(DVSKEYMSK(pipe), key->channel_mask);
736 }
737
738 I915_WRITE_FW(DVSSTRIDE(pipe), fb->pitches[0]);
739 I915_WRITE_FW(DVSPOS(pipe), (crtc_y << 16) | crtc_x);
740
741 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
742 I915_WRITE_FW(DVSTILEOFF(pipe), (y << 16) | x);
743 else
744 I915_WRITE_FW(DVSLINOFF(pipe), linear_offset);
745
746 I915_WRITE_FW(DVSSIZE(pipe), (crtc_h << 16) | crtc_w);
747 I915_WRITE_FW(DVSSCALE(pipe), dvsscale);
748 I915_WRITE_FW(DVSCNTR(pipe), dvscntr);
749 I915_WRITE_FW(DVSSURF(pipe),
750 intel_plane_ggtt_offset(plane_state) + dvssurf_offset);
751 POSTING_READ_FW(DVSSURF(pipe));
752
753 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
754}
755
756static void
757g4x_disable_plane(struct intel_plane *plane, struct intel_crtc *crtc)
758{
759 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
760 enum pipe pipe = plane->pipe;
761 unsigned long irqflags;
762
763 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
764
765 I915_WRITE_FW(DVSCNTR(pipe), 0);
766
767 I915_WRITE_FW(DVSSCALE(pipe), 0);
768
769 I915_WRITE_FW(DVSSURF(pipe), 0);
770 POSTING_READ_FW(DVSSURF(pipe));
771
772 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
773}
774
775static int
776intel_check_sprite_plane(struct intel_plane *plane,
777 struct intel_crtc_state *crtc_state,
778 struct intel_plane_state *state)
779{
780 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
781 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
782 struct drm_framebuffer *fb = state->base.fb;
783 int crtc_x, crtc_y;
784 unsigned int crtc_w, crtc_h;
785 uint32_t src_x, src_y, src_w, src_h;
786 struct drm_rect *src = &state->base.src;
787 struct drm_rect *dst = &state->base.dst;
788 const struct drm_rect *clip = &state->clip;
789 int hscale, vscale;
790 int max_scale, min_scale;
791 bool can_scale;
792 int ret;
793
794 *src = drm_plane_state_src(&state->base);
795 *dst = drm_plane_state_dest(&state->base);
796
797 if (!fb) {
798 state->base.visible = false;
799 return 0;
800 }
801
802
803 if (plane->pipe != crtc->pipe) {
804 DRM_DEBUG_KMS("Wrong plane <-> crtc mapping\n");
805 return -EINVAL;
806 }
807
808
809 if (fb->width < 3 || fb->height < 3 || fb->pitches[0] > 16384) {
810 DRM_DEBUG_KMS("Unsuitable framebuffer for plane\n");
811 return -EINVAL;
812 }
813
814
815 if (INTEL_GEN(dev_priv) >= 9) {
816
817 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
818 can_scale = 1;
819 min_scale = 1;
820 max_scale = skl_max_scale(crtc, crtc_state);
821 } else {
822 can_scale = 0;
823 min_scale = DRM_PLANE_HELPER_NO_SCALING;
824 max_scale = DRM_PLANE_HELPER_NO_SCALING;
825 }
826 } else {
827 can_scale = plane->can_scale;
828 max_scale = plane->max_downscale << 16;
829 min_scale = plane->can_scale ? 1 : (1 << 16);
830 }
831
832
833
834
835
836
837 drm_rect_rotate(src, fb->width << 16, fb->height << 16,
838 state->base.rotation);
839
840 hscale = drm_rect_calc_hscale_relaxed(src, dst, min_scale, max_scale);
841 BUG_ON(hscale < 0);
842
843 vscale = drm_rect_calc_vscale_relaxed(src, dst, min_scale, max_scale);
844 BUG_ON(vscale < 0);
845
846 state->base.visible = drm_rect_clip_scaled(src, dst, clip, hscale, vscale);
847
848 crtc_x = dst->x1;
849 crtc_y = dst->y1;
850 crtc_w = drm_rect_width(dst);
851 crtc_h = drm_rect_height(dst);
852
853 if (state->base.visible) {
854
855 hscale = drm_rect_calc_hscale(src, dst, min_scale, max_scale);
856 if (hscale < 0) {
857 DRM_DEBUG_KMS("Horizontal scaling factor out of limits\n");
858 drm_rect_debug_print("src: ", src, true);
859 drm_rect_debug_print("dst: ", dst, false);
860
861 return hscale;
862 }
863
864 vscale = drm_rect_calc_vscale(src, dst, min_scale, max_scale);
865 if (vscale < 0) {
866 DRM_DEBUG_KMS("Vertical scaling factor out of limits\n");
867 drm_rect_debug_print("src: ", src, true);
868 drm_rect_debug_print("dst: ", dst, false);
869
870 return vscale;
871 }
872
873
874 drm_rect_adjust_size(src,
875 drm_rect_width(dst) * hscale - drm_rect_width(src),
876 drm_rect_height(dst) * vscale - drm_rect_height(src));
877
878 drm_rect_rotate_inv(src, fb->width << 16, fb->height << 16,
879 state->base.rotation);
880
881
882 WARN_ON(src->x1 < (int) state->base.src_x ||
883 src->y1 < (int) state->base.src_y ||
884 src->x2 > (int) state->base.src_x + state->base.src_w ||
885 src->y2 > (int) state->base.src_y + state->base.src_h);
886
887
888
889
890
891
892
893 src_x = src->x1 >> 16;
894 src_w = drm_rect_width(src) >> 16;
895 src_y = src->y1 >> 16;
896 src_h = drm_rect_height(src) >> 16;
897
898 if (format_is_yuv(fb->format->format)) {
899 src_x &= ~1;
900 src_w &= ~1;
901
902
903
904
905
906 if (!can_scale)
907 crtc_w &= ~1;
908
909 if (crtc_w == 0)
910 state->base.visible = false;
911 }
912 }
913
914
915 if (state->base.visible && (src_w != crtc_w || src_h != crtc_h)) {
916 unsigned int width_bytes;
917 int cpp = fb->format->cpp[0];
918
919 WARN_ON(!can_scale);
920
921
922
923 if (crtc_w < 3 || crtc_h < 3)
924 state->base.visible = false;
925
926 if (src_w < 3 || src_h < 3)
927 state->base.visible = false;
928
929 width_bytes = ((src_x * cpp) & 63) + src_w * cpp;
930
931 if (INTEL_GEN(dev_priv) < 9 && (src_w > 2048 || src_h > 2048 ||
932 width_bytes > 4096 || fb->pitches[0] > 4096)) {
933 DRM_DEBUG_KMS("Source dimensions exceed hardware limits\n");
934 return -EINVAL;
935 }
936 }
937
938 if (state->base.visible) {
939 src->x1 = src_x << 16;
940 src->x2 = (src_x + src_w) << 16;
941 src->y1 = src_y << 16;
942 src->y2 = (src_y + src_h) << 16;
943 }
944
945 dst->x1 = crtc_x;
946 dst->x2 = crtc_x + crtc_w;
947 dst->y1 = crtc_y;
948 dst->y2 = crtc_y + crtc_h;
949
950 if (INTEL_GEN(dev_priv) >= 9) {
951 ret = skl_check_plane_surface(state);
952 if (ret)
953 return ret;
954
955 state->ctl = skl_plane_ctl(crtc_state, state);
956 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
957 ret = i9xx_check_plane_surface(state);
958 if (ret)
959 return ret;
960
961 state->ctl = vlv_sprite_ctl(crtc_state, state);
962 } else if (INTEL_GEN(dev_priv) >= 7) {
963 ret = i9xx_check_plane_surface(state);
964 if (ret)
965 return ret;
966
967 state->ctl = ivb_sprite_ctl(crtc_state, state);
968 } else {
969 ret = i9xx_check_plane_surface(state);
970 if (ret)
971 return ret;
972
973 state->ctl = g4x_sprite_ctl(crtc_state, state);
974 }
975
976 return 0;
977}
978
979int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
980 struct drm_file *file_priv)
981{
982 struct drm_i915_private *dev_priv = to_i915(dev);
983 struct drm_intel_sprite_colorkey *set = data;
984 struct drm_plane *plane;
985 struct drm_plane_state *plane_state;
986 struct drm_atomic_state *state;
987 struct drm_modeset_acquire_ctx ctx;
988 int ret = 0;
989
990
991 if ((set->flags & (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE)) == (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE))
992 return -EINVAL;
993
994 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
995 set->flags & I915_SET_COLORKEY_DESTINATION)
996 return -EINVAL;
997
998 plane = drm_plane_find(dev, set->plane_id);
999 if (!plane || plane->type != DRM_PLANE_TYPE_OVERLAY)
1000 return -ENOENT;
1001
1002 drm_modeset_acquire_init(&ctx, 0);
1003
1004 state = drm_atomic_state_alloc(plane->dev);
1005 if (!state) {
1006 ret = -ENOMEM;
1007 goto out;
1008 }
1009 state->acquire_ctx = &ctx;
1010
1011 while (1) {
1012 plane_state = drm_atomic_get_plane_state(state, plane);
1013 ret = PTR_ERR_OR_ZERO(plane_state);
1014 if (!ret) {
1015 to_intel_plane_state(plane_state)->ckey = *set;
1016 ret = drm_atomic_commit(state);
1017 }
1018
1019 if (ret != -EDEADLK)
1020 break;
1021
1022 drm_atomic_state_clear(state);
1023 drm_modeset_backoff(&ctx);
1024 }
1025
1026 drm_atomic_state_put(state);
1027out:
1028 drm_modeset_drop_locks(&ctx);
1029 drm_modeset_acquire_fini(&ctx);
1030 return ret;
1031}
1032
1033static const uint32_t g4x_plane_formats[] = {
1034 DRM_FORMAT_XRGB8888,
1035 DRM_FORMAT_YUYV,
1036 DRM_FORMAT_YVYU,
1037 DRM_FORMAT_UYVY,
1038 DRM_FORMAT_VYUY,
1039};
1040
1041static const uint64_t i9xx_plane_format_modifiers[] = {
1042 I915_FORMAT_MOD_X_TILED,
1043 DRM_FORMAT_MOD_LINEAR,
1044 DRM_FORMAT_MOD_INVALID
1045};
1046
1047static const uint32_t snb_plane_formats[] = {
1048 DRM_FORMAT_XBGR8888,
1049 DRM_FORMAT_XRGB8888,
1050 DRM_FORMAT_YUYV,
1051 DRM_FORMAT_YVYU,
1052 DRM_FORMAT_UYVY,
1053 DRM_FORMAT_VYUY,
1054};
1055
1056static const uint32_t vlv_plane_formats[] = {
1057 DRM_FORMAT_RGB565,
1058 DRM_FORMAT_ABGR8888,
1059 DRM_FORMAT_ARGB8888,
1060 DRM_FORMAT_XBGR8888,
1061 DRM_FORMAT_XRGB8888,
1062 DRM_FORMAT_XBGR2101010,
1063 DRM_FORMAT_ABGR2101010,
1064 DRM_FORMAT_YUYV,
1065 DRM_FORMAT_YVYU,
1066 DRM_FORMAT_UYVY,
1067 DRM_FORMAT_VYUY,
1068};
1069
1070static uint32_t skl_plane_formats[] = {
1071 DRM_FORMAT_RGB565,
1072 DRM_FORMAT_ABGR8888,
1073 DRM_FORMAT_ARGB8888,
1074 DRM_FORMAT_XBGR8888,
1075 DRM_FORMAT_XRGB8888,
1076 DRM_FORMAT_YUYV,
1077 DRM_FORMAT_YVYU,
1078 DRM_FORMAT_UYVY,
1079 DRM_FORMAT_VYUY,
1080};
1081
1082static const uint64_t skl_plane_format_modifiers[] = {
1083 I915_FORMAT_MOD_X_TILED,
1084 DRM_FORMAT_MOD_LINEAR,
1085 DRM_FORMAT_MOD_INVALID
1086};
1087
1088static bool g4x_sprite_plane_format_mod_supported(struct drm_plane *plane,
1089 uint32_t format,
1090 uint64_t modifier)
1091{
1092 switch (format) {
1093 case DRM_FORMAT_XBGR8888:
1094 case DRM_FORMAT_XRGB8888:
1095 case DRM_FORMAT_YUYV:
1096 case DRM_FORMAT_YVYU:
1097 case DRM_FORMAT_UYVY:
1098 case DRM_FORMAT_VYUY:
1099 if (modifier == DRM_FORMAT_MOD_LINEAR ||
1100 modifier == I915_FORMAT_MOD_X_TILED)
1101 return true;
1102
1103 default:
1104 return false;
1105 }
1106}
1107
1108static bool vlv_sprite_plane_format_mod_supported(struct drm_plane *plane,
1109 uint32_t format,
1110 uint64_t modifier)
1111{
1112 switch (format) {
1113 case DRM_FORMAT_YUYV:
1114 case DRM_FORMAT_YVYU:
1115 case DRM_FORMAT_UYVY:
1116 case DRM_FORMAT_VYUY:
1117 case DRM_FORMAT_RGB565:
1118 case DRM_FORMAT_XRGB8888:
1119 case DRM_FORMAT_ARGB8888:
1120 case DRM_FORMAT_XBGR2101010:
1121 case DRM_FORMAT_ABGR2101010:
1122 case DRM_FORMAT_XBGR8888:
1123 case DRM_FORMAT_ABGR8888:
1124 if (modifier == DRM_FORMAT_MOD_LINEAR ||
1125 modifier == I915_FORMAT_MOD_X_TILED)
1126 return true;
1127
1128 default:
1129 return false;
1130 }
1131}
1132
1133static bool skl_sprite_plane_format_mod_supported(struct drm_plane *plane,
1134 uint32_t format,
1135 uint64_t modifier)
1136{
1137
1138 switch (format) {
1139 case DRM_FORMAT_XRGB8888:
1140 case DRM_FORMAT_XBGR8888:
1141 case DRM_FORMAT_ARGB8888:
1142 case DRM_FORMAT_ABGR8888:
1143 case DRM_FORMAT_RGB565:
1144 case DRM_FORMAT_XRGB2101010:
1145 case DRM_FORMAT_XBGR2101010:
1146 case DRM_FORMAT_YUYV:
1147 case DRM_FORMAT_YVYU:
1148 case DRM_FORMAT_UYVY:
1149 case DRM_FORMAT_VYUY:
1150 if (modifier == I915_FORMAT_MOD_Yf_TILED)
1151 return true;
1152
1153 case DRM_FORMAT_C8:
1154 if (modifier == DRM_FORMAT_MOD_LINEAR ||
1155 modifier == I915_FORMAT_MOD_X_TILED ||
1156 modifier == I915_FORMAT_MOD_Y_TILED)
1157 return true;
1158
1159 default:
1160 return false;
1161 }
1162}
1163
1164static bool intel_sprite_plane_format_mod_supported(struct drm_plane *plane,
1165 uint32_t format,
1166 uint64_t modifier)
1167{
1168 struct drm_i915_private *dev_priv = to_i915(plane->dev);
1169
1170 if (WARN_ON(modifier == DRM_FORMAT_MOD_INVALID))
1171 return false;
1172
1173 if ((modifier >> 56) != DRM_FORMAT_MOD_VENDOR_INTEL &&
1174 modifier != DRM_FORMAT_MOD_LINEAR)
1175 return false;
1176
1177 if (INTEL_GEN(dev_priv) >= 9)
1178 return skl_sprite_plane_format_mod_supported(plane, format, modifier);
1179 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1180 return vlv_sprite_plane_format_mod_supported(plane, format, modifier);
1181 else
1182 return g4x_sprite_plane_format_mod_supported(plane, format, modifier);
1183
1184 unreachable();
1185}
1186
1187static const struct drm_plane_funcs intel_sprite_plane_funcs = {
1188 .update_plane = drm_atomic_helper_update_plane,
1189 .disable_plane = drm_atomic_helper_disable_plane,
1190 .destroy = intel_plane_destroy,
1191 .atomic_get_property = intel_plane_atomic_get_property,
1192 .atomic_set_property = intel_plane_atomic_set_property,
1193 .atomic_duplicate_state = intel_plane_duplicate_state,
1194 .atomic_destroy_state = intel_plane_destroy_state,
1195 .format_mod_supported = intel_sprite_plane_format_mod_supported,
1196};
1197
1198struct intel_plane *
1199intel_sprite_plane_create(struct drm_i915_private *dev_priv,
1200 enum pipe pipe, int plane)
1201{
1202 struct intel_plane *intel_plane = NULL;
1203 struct intel_plane_state *state = NULL;
1204 unsigned long possible_crtcs;
1205 const uint32_t *plane_formats;
1206 const uint64_t *modifiers;
1207 unsigned int supported_rotations;
1208 int num_plane_formats;
1209 int ret;
1210
1211 intel_plane = kzalloc(sizeof(*intel_plane), GFP_KERNEL);
1212 if (!intel_plane) {
1213 ret = -ENOMEM;
1214 goto fail;
1215 }
1216
1217 state = intel_create_plane_state(&intel_plane->base);
1218 if (!state) {
1219 ret = -ENOMEM;
1220 goto fail;
1221 }
1222 intel_plane->base.state = &state->base;
1223
1224 if (INTEL_GEN(dev_priv) >= 10) {
1225 intel_plane->can_scale = true;
1226 state->scaler_id = -1;
1227
1228 intel_plane->update_plane = skl_update_plane;
1229 intel_plane->disable_plane = skl_disable_plane;
1230
1231 plane_formats = skl_plane_formats;
1232 num_plane_formats = ARRAY_SIZE(skl_plane_formats);
1233 modifiers = skl_plane_format_modifiers;
1234 } else if (INTEL_GEN(dev_priv) >= 9) {
1235 intel_plane->can_scale = true;
1236 state->scaler_id = -1;
1237
1238 intel_plane->update_plane = skl_update_plane;
1239 intel_plane->disable_plane = skl_disable_plane;
1240
1241 plane_formats = skl_plane_formats;
1242 num_plane_formats = ARRAY_SIZE(skl_plane_formats);
1243 modifiers = skl_plane_format_modifiers;
1244 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1245 intel_plane->can_scale = false;
1246 intel_plane->max_downscale = 1;
1247
1248 intel_plane->update_plane = vlv_update_plane;
1249 intel_plane->disable_plane = vlv_disable_plane;
1250
1251 plane_formats = vlv_plane_formats;
1252 num_plane_formats = ARRAY_SIZE(vlv_plane_formats);
1253 modifiers = i9xx_plane_format_modifiers;
1254 } else if (INTEL_GEN(dev_priv) >= 7) {
1255 if (IS_IVYBRIDGE(dev_priv)) {
1256 intel_plane->can_scale = true;
1257 intel_plane->max_downscale = 2;
1258 } else {
1259 intel_plane->can_scale = false;
1260 intel_plane->max_downscale = 1;
1261 }
1262
1263 intel_plane->update_plane = ivb_update_plane;
1264 intel_plane->disable_plane = ivb_disable_plane;
1265
1266 plane_formats = snb_plane_formats;
1267 num_plane_formats = ARRAY_SIZE(snb_plane_formats);
1268 modifiers = i9xx_plane_format_modifiers;
1269 } else {
1270 intel_plane->can_scale = true;
1271 intel_plane->max_downscale = 16;
1272
1273 intel_plane->update_plane = g4x_update_plane;
1274 intel_plane->disable_plane = g4x_disable_plane;
1275
1276 modifiers = i9xx_plane_format_modifiers;
1277 if (IS_GEN6(dev_priv)) {
1278 plane_formats = snb_plane_formats;
1279 num_plane_formats = ARRAY_SIZE(snb_plane_formats);
1280 } else {
1281 plane_formats = g4x_plane_formats;
1282 num_plane_formats = ARRAY_SIZE(g4x_plane_formats);
1283 }
1284 }
1285
1286 if (INTEL_GEN(dev_priv) >= 9) {
1287 supported_rotations =
1288 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_90 |
1289 DRM_MODE_ROTATE_180 | DRM_MODE_ROTATE_270;
1290 } else if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
1291 supported_rotations =
1292 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180 |
1293 DRM_MODE_REFLECT_X;
1294 } else {
1295 supported_rotations =
1296 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180;
1297 }
1298
1299 intel_plane->pipe = pipe;
1300 intel_plane->plane = plane;
1301 intel_plane->id = PLANE_SPRITE0 + plane;
1302 intel_plane->frontbuffer_bit = INTEL_FRONTBUFFER_SPRITE(pipe, plane);
1303 intel_plane->check_plane = intel_check_sprite_plane;
1304
1305 possible_crtcs = (1 << pipe);
1306
1307 if (INTEL_GEN(dev_priv) >= 9)
1308 ret = drm_universal_plane_init(&dev_priv->drm, &intel_plane->base,
1309 possible_crtcs, &intel_sprite_plane_funcs,
1310 plane_formats, num_plane_formats,
1311 modifiers,
1312 DRM_PLANE_TYPE_OVERLAY,
1313 "plane %d%c", plane + 2, pipe_name(pipe));
1314 else
1315 ret = drm_universal_plane_init(&dev_priv->drm, &intel_plane->base,
1316 possible_crtcs, &intel_sprite_plane_funcs,
1317 plane_formats, num_plane_formats,
1318 modifiers,
1319 DRM_PLANE_TYPE_OVERLAY,
1320 "sprite %c", sprite_name(pipe, plane));
1321 if (ret)
1322 goto fail;
1323
1324 drm_plane_create_rotation_property(&intel_plane->base,
1325 DRM_MODE_ROTATE_0,
1326 supported_rotations);
1327
1328 drm_plane_helper_add(&intel_plane->base, &intel_plane_helper_funcs);
1329
1330 return intel_plane;
1331
1332fail:
1333 kfree(state);
1334 kfree(intel_plane);
1335
1336 return ERR_PTR(ret);
1337}
1338