1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24#include <linux/delay.h>
25#include <linux/sched.h>
26#include <linux/init.h>
27#include <linux/list.h>
28#include <linux/pci.h>
29#include <linux/iommu.h>
30#include <linux/proc_fs.h>
31#include <linux/rbtree.h>
32#include <linux/reboot.h>
33#include <linux/seq_file.h>
34#include <linux/spinlock.h>
35#include <linux/export.h>
36#include <linux/of.h>
37
38#include <linux/atomic.h>
39#include <asm/debugfs.h>
40#include <asm/eeh.h>
41#include <asm/eeh_event.h>
42#include <asm/io.h>
43#include <asm/iommu.h>
44#include <asm/machdep.h>
45#include <asm/ppc-pci.h>
46#include <asm/rtas.h>
47#include <asm/pte-walk.h>
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89#define EEH_MAX_FAILS 2100000
90
91
92#define PCI_BUS_RESET_WAIT_MSEC (5*60*1000)
93
94
95
96
97
98
99
100
101
102
103
104int eeh_subsystem_flags;
105EXPORT_SYMBOL(eeh_subsystem_flags);
106
107
108
109
110
111
112int eeh_max_freezes = 5;
113
114
115struct eeh_ops *eeh_ops = NULL;
116
117
118DEFINE_RAW_SPINLOCK(confirm_error_lock);
119EXPORT_SYMBOL_GPL(confirm_error_lock);
120
121
122static DEFINE_MUTEX(eeh_dev_mutex);
123
124
125
126
127
128#define EEH_PCI_REGS_LOG_LEN 8192
129static unsigned char pci_regs_buf[EEH_PCI_REGS_LOG_LEN];
130
131
132
133
134
135
136struct eeh_stats {
137 u64 no_device;
138 u64 no_dn;
139 u64 no_cfg_addr;
140 u64 ignored_check;
141 u64 total_mmio_ffs;
142 u64 false_positives;
143 u64 slot_resets;
144};
145
146static struct eeh_stats eeh_stats;
147
148static int __init eeh_setup(char *str)
149{
150 if (!strcmp(str, "off"))
151 eeh_add_flag(EEH_FORCE_DISABLED);
152 else if (!strcmp(str, "early_log"))
153 eeh_add_flag(EEH_EARLY_DUMP_LOG);
154
155 return 1;
156}
157__setup("eeh=", eeh_setup);
158
159
160
161
162
163
164static size_t eeh_dump_dev_log(struct eeh_dev *edev, char *buf, size_t len)
165{
166 struct pci_dn *pdn = eeh_dev_to_pdn(edev);
167 u32 cfg;
168 int cap, i;
169 int n = 0, l = 0;
170 char buffer[128];
171
172 n += scnprintf(buf+n, len-n, "%04x:%02x:%02x.%01x\n",
173 pdn->phb->global_number, pdn->busno,
174 PCI_SLOT(pdn->devfn), PCI_FUNC(pdn->devfn));
175 pr_warn("EEH: of node=%04x:%02x:%02x.%01x\n",
176 pdn->phb->global_number, pdn->busno,
177 PCI_SLOT(pdn->devfn), PCI_FUNC(pdn->devfn));
178
179 eeh_ops->read_config(pdn, PCI_VENDOR_ID, 4, &cfg);
180 n += scnprintf(buf+n, len-n, "dev/vend:%08x\n", cfg);
181 pr_warn("EEH: PCI device/vendor: %08x\n", cfg);
182
183 eeh_ops->read_config(pdn, PCI_COMMAND, 4, &cfg);
184 n += scnprintf(buf+n, len-n, "cmd/stat:%x\n", cfg);
185 pr_warn("EEH: PCI cmd/status register: %08x\n", cfg);
186
187
188 if (edev->mode & EEH_DEV_BRIDGE) {
189 eeh_ops->read_config(pdn, PCI_SEC_STATUS, 2, &cfg);
190 n += scnprintf(buf+n, len-n, "sec stat:%x\n", cfg);
191 pr_warn("EEH: Bridge secondary status: %04x\n", cfg);
192
193 eeh_ops->read_config(pdn, PCI_BRIDGE_CONTROL, 2, &cfg);
194 n += scnprintf(buf+n, len-n, "brdg ctl:%x\n", cfg);
195 pr_warn("EEH: Bridge control: %04x\n", cfg);
196 }
197
198
199 cap = edev->pcix_cap;
200 if (cap) {
201 eeh_ops->read_config(pdn, cap, 4, &cfg);
202 n += scnprintf(buf+n, len-n, "pcix-cmd:%x\n", cfg);
203 pr_warn("EEH: PCI-X cmd: %08x\n", cfg);
204
205 eeh_ops->read_config(pdn, cap+4, 4, &cfg);
206 n += scnprintf(buf+n, len-n, "pcix-stat:%x\n", cfg);
207 pr_warn("EEH: PCI-X status: %08x\n", cfg);
208 }
209
210
211 cap = edev->pcie_cap;
212 if (cap) {
213 n += scnprintf(buf+n, len-n, "pci-e cap10:\n");
214 pr_warn("EEH: PCI-E capabilities and status follow:\n");
215
216 for (i=0; i<=8; i++) {
217 eeh_ops->read_config(pdn, cap+4*i, 4, &cfg);
218 n += scnprintf(buf+n, len-n, "%02x:%x\n", 4*i, cfg);
219
220 if ((i % 4) == 0) {
221 if (i != 0)
222 pr_warn("%s\n", buffer);
223
224 l = scnprintf(buffer, sizeof(buffer),
225 "EEH: PCI-E %02x: %08x ",
226 4*i, cfg);
227 } else {
228 l += scnprintf(buffer+l, sizeof(buffer)-l,
229 "%08x ", cfg);
230 }
231
232 }
233
234 pr_warn("%s\n", buffer);
235 }
236
237
238 cap = edev->aer_cap;
239 if (cap) {
240 n += scnprintf(buf+n, len-n, "pci-e AER:\n");
241 pr_warn("EEH: PCI-E AER capability register set follows:\n");
242
243 for (i=0; i<=13; i++) {
244 eeh_ops->read_config(pdn, cap+4*i, 4, &cfg);
245 n += scnprintf(buf+n, len-n, "%02x:%x\n", 4*i, cfg);
246
247 if ((i % 4) == 0) {
248 if (i != 0)
249 pr_warn("%s\n", buffer);
250
251 l = scnprintf(buffer, sizeof(buffer),
252 "EEH: PCI-E AER %02x: %08x ",
253 4*i, cfg);
254 } else {
255 l += scnprintf(buffer+l, sizeof(buffer)-l,
256 "%08x ", cfg);
257 }
258 }
259
260 pr_warn("%s\n", buffer);
261 }
262
263 return n;
264}
265
266static void *eeh_dump_pe_log(struct eeh_pe *pe, void *flag)
267{
268 struct eeh_dev *edev, *tmp;
269 size_t *plen = flag;
270
271 eeh_pe_for_each_dev(pe, edev, tmp)
272 *plen += eeh_dump_dev_log(edev, pci_regs_buf + *plen,
273 EEH_PCI_REGS_LOG_LEN - *plen);
274
275 return NULL;
276}
277
278
279
280
281
282
283
284
285
286
287
288void eeh_slot_error_detail(struct eeh_pe *pe, int severity)
289{
290 size_t loglen = 0;
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308 if (!(pe->type & EEH_PE_PHB)) {
309 if (eeh_has_flag(EEH_ENABLE_IO_FOR_LOG) ||
310 severity == EEH_LOG_PERM)
311 eeh_pci_enable(pe, EEH_OPT_THAW_MMIO);
312
313
314
315
316
317
318
319
320
321
322
323
324
325 eeh_ops->configure_bridge(pe);
326 if (!(pe->state & EEH_PE_CFG_BLOCKED)) {
327 eeh_pe_restore_bars(pe);
328
329 pci_regs_buf[0] = 0;
330 eeh_pe_traverse(pe, eeh_dump_pe_log, &loglen);
331 }
332 }
333
334 eeh_ops->get_log(pe, severity, pci_regs_buf, loglen);
335}
336
337
338
339
340
341
342
343
344static inline unsigned long eeh_token_to_phys(unsigned long token)
345{
346 pte_t *ptep;
347 unsigned long pa;
348 int hugepage_shift;
349
350
351
352
353
354
355 ptep = find_init_mm_pte(token, &hugepage_shift);
356 if (!ptep)
357 return token;
358 WARN_ON(hugepage_shift);
359 pa = pte_pfn(*ptep) << PAGE_SHIFT;
360
361 return pa | (token & (PAGE_SIZE-1));
362}
363
364
365
366
367
368
369static int eeh_phb_check_failure(struct eeh_pe *pe)
370{
371 struct eeh_pe *phb_pe;
372 unsigned long flags;
373 int ret;
374
375 if (!eeh_has_flag(EEH_PROBE_MODE_DEV))
376 return -EPERM;
377
378
379 phb_pe = eeh_phb_pe_get(pe->phb);
380 if (!phb_pe) {
381 pr_warn("%s Can't find PE for PHB#%x\n",
382 __func__, pe->phb->global_number);
383 return -EEXIST;
384 }
385
386
387 eeh_serialize_lock(&flags);
388 if (phb_pe->state & EEH_PE_ISOLATED) {
389 ret = 0;
390 goto out;
391 }
392
393
394 ret = eeh_ops->get_state(phb_pe, NULL);
395 if ((ret < 0) ||
396 (ret == EEH_STATE_NOT_SUPPORT) || eeh_state_active(ret)) {
397 ret = 0;
398 goto out;
399 }
400
401
402 eeh_pe_state_mark(phb_pe, EEH_PE_ISOLATED);
403 eeh_serialize_unlock(flags);
404
405 pr_err("EEH: PHB#%x failure detected, location: %s\n",
406 phb_pe->phb->global_number, eeh_pe_loc_get(phb_pe));
407 dump_stack();
408 eeh_send_failure_event(phb_pe);
409
410 return 1;
411out:
412 eeh_serialize_unlock(flags);
413 return ret;
414}
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430int eeh_dev_check_failure(struct eeh_dev *edev)
431{
432 int ret;
433 unsigned long flags;
434 struct device_node *dn;
435 struct pci_dev *dev;
436 struct eeh_pe *pe, *parent_pe, *phb_pe;
437 int rc = 0;
438 const char *location = NULL;
439
440 eeh_stats.total_mmio_ffs++;
441
442 if (!eeh_enabled())
443 return 0;
444
445 if (!edev) {
446 eeh_stats.no_dn++;
447 return 0;
448 }
449 dev = eeh_dev_to_pci_dev(edev);
450 pe = eeh_dev_to_pe(edev);
451
452
453 if (!pe) {
454 eeh_stats.ignored_check++;
455 pr_debug("EEH: Ignored check for %s\n",
456 eeh_pci_name(dev));
457 return 0;
458 }
459
460 if (!pe->addr && !pe->config_addr) {
461 eeh_stats.no_cfg_addr++;
462 return 0;
463 }
464
465
466
467
468
469 ret = eeh_phb_check_failure(pe);
470 if (ret > 0)
471 return ret;
472
473
474
475
476
477
478 if (eeh_pe_passed(pe))
479 return 0;
480
481
482
483
484
485
486
487 eeh_serialize_lock(&flags);
488 rc = 1;
489 if (pe->state & EEH_PE_ISOLATED) {
490 pe->check_count++;
491 if (pe->check_count % EEH_MAX_FAILS == 0) {
492 dn = pci_device_to_OF_node(dev);
493 if (dn)
494 location = of_get_property(dn, "ibm,loc-code",
495 NULL);
496 printk(KERN_ERR "EEH: %d reads ignored for recovering device at "
497 "location=%s driver=%s pci addr=%s\n",
498 pe->check_count,
499 location ? location : "unknown",
500 eeh_driver_name(dev), eeh_pci_name(dev));
501 printk(KERN_ERR "EEH: Might be infinite loop in %s driver\n",
502 eeh_driver_name(dev));
503 dump_stack();
504 }
505 goto dn_unlock;
506 }
507
508
509
510
511
512
513
514
515 ret = eeh_ops->get_state(pe, NULL);
516
517
518
519
520
521
522
523 if ((ret < 0) ||
524 (ret == EEH_STATE_NOT_SUPPORT) || eeh_state_active(ret)) {
525 eeh_stats.false_positives++;
526 pe->false_positives++;
527 rc = 0;
528 goto dn_unlock;
529 }
530
531
532
533
534
535
536 parent_pe = pe->parent;
537 while (parent_pe) {
538
539 if (parent_pe->type & EEH_PE_PHB)
540 break;
541
542
543 ret = eeh_ops->get_state(parent_pe, NULL);
544 if (ret > 0 && !eeh_state_active(ret)) {
545 pe = parent_pe;
546 pr_err("EEH: Failure of PHB#%x-PE#%x will be handled at parent PHB#%x-PE#%x.\n",
547 pe->phb->global_number, pe->addr,
548 pe->phb->global_number, parent_pe->addr);
549 }
550
551
552 parent_pe = parent_pe->parent;
553 }
554
555 eeh_stats.slot_resets++;
556
557
558
559
560
561 eeh_pe_state_mark(pe, EEH_PE_ISOLATED);
562 eeh_serialize_unlock(flags);
563
564
565
566
567
568 phb_pe = eeh_phb_pe_get(pe->phb);
569 pr_err("EEH: Frozen PHB#%x-PE#%x detected\n",
570 pe->phb->global_number, pe->addr);
571 pr_err("EEH: PE location: %s, PHB location: %s\n",
572 eeh_pe_loc_get(pe), eeh_pe_loc_get(phb_pe));
573 dump_stack();
574
575 eeh_send_failure_event(pe);
576
577 return 1;
578
579dn_unlock:
580 eeh_serialize_unlock(flags);
581 return rc;
582}
583
584EXPORT_SYMBOL_GPL(eeh_dev_check_failure);
585
586
587
588
589
590
591
592
593
594
595
596
597int eeh_check_failure(const volatile void __iomem *token)
598{
599 unsigned long addr;
600 struct eeh_dev *edev;
601
602
603 addr = eeh_token_to_phys((unsigned long __force) token);
604 edev = eeh_addr_cache_get_dev(addr);
605 if (!edev) {
606 eeh_stats.no_device++;
607 return 0;
608 }
609
610 return eeh_dev_check_failure(edev);
611}
612EXPORT_SYMBOL(eeh_check_failure);
613
614
615
616
617
618
619
620
621
622
623int eeh_pci_enable(struct eeh_pe *pe, int function)
624{
625 int active_flag, rc;
626
627
628
629
630
631
632 switch (function) {
633 case EEH_OPT_THAW_MMIO:
634 active_flag = EEH_STATE_MMIO_ACTIVE | EEH_STATE_MMIO_ENABLED;
635 break;
636 case EEH_OPT_THAW_DMA:
637 active_flag = EEH_STATE_DMA_ACTIVE;
638 break;
639 case EEH_OPT_DISABLE:
640 case EEH_OPT_ENABLE:
641 case EEH_OPT_FREEZE_PE:
642 active_flag = 0;
643 break;
644 default:
645 pr_warn("%s: Invalid function %d\n",
646 __func__, function);
647 return -EINVAL;
648 }
649
650
651
652
653
654 if (active_flag) {
655 rc = eeh_ops->get_state(pe, NULL);
656 if (rc < 0)
657 return rc;
658
659
660 if (rc == EEH_STATE_NOT_SUPPORT)
661 return 0;
662
663
664 if (rc & active_flag)
665 return 0;
666 }
667
668
669
670 rc = eeh_ops->set_option(pe, function);
671 if (rc)
672 pr_warn("%s: Unexpected state change %d on "
673 "PHB#%x-PE#%x, err=%d\n",
674 __func__, function, pe->phb->global_number,
675 pe->addr, rc);
676
677
678 if (active_flag) {
679 rc = eeh_ops->wait_state(pe, PCI_BUS_RESET_WAIT_MSEC);
680 if (rc < 0)
681 return rc;
682
683 if (rc & active_flag)
684 return 0;
685
686 return -EIO;
687 }
688
689 return rc;
690}
691
692static void *eeh_disable_and_save_dev_state(struct eeh_dev *edev,
693 void *userdata)
694{
695 struct pci_dev *pdev = eeh_dev_to_pci_dev(edev);
696 struct pci_dev *dev = userdata;
697
698
699
700
701
702 if (!pdev || pdev == dev)
703 return NULL;
704
705
706 pci_set_power_state(pdev, PCI_D0);
707
708
709 pci_save_state(pdev);
710
711
712
713
714
715 pci_write_config_word(pdev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE);
716
717 return NULL;
718}
719
720static void *eeh_restore_dev_state(struct eeh_dev *edev, void *userdata)
721{
722 struct pci_dn *pdn = eeh_dev_to_pdn(edev);
723 struct pci_dev *pdev = eeh_dev_to_pci_dev(edev);
724 struct pci_dev *dev = userdata;
725
726 if (!pdev)
727 return NULL;
728
729
730 if (pdn && eeh_ops->restore_config)
731 eeh_ops->restore_config(pdn);
732
733
734 if (pdev != dev)
735 pci_restore_state(pdev);
736
737 return NULL;
738}
739
740int eeh_restore_vf_config(struct pci_dn *pdn)
741{
742 struct eeh_dev *edev = pdn_to_eeh_dev(pdn);
743 u32 devctl, cmd, cap2, aer_capctl;
744 int old_mps;
745
746 if (edev->pcie_cap) {
747
748 old_mps = (ffs(pdn->mps) - 8) << 5;
749 eeh_ops->read_config(pdn, edev->pcie_cap + PCI_EXP_DEVCTL,
750 2, &devctl);
751 devctl &= ~PCI_EXP_DEVCTL_PAYLOAD;
752 devctl |= old_mps;
753 eeh_ops->write_config(pdn, edev->pcie_cap + PCI_EXP_DEVCTL,
754 2, devctl);
755
756
757 eeh_ops->read_config(pdn, edev->pcie_cap + PCI_EXP_DEVCAP2,
758 4, &cap2);
759 if (cap2 & PCI_EXP_DEVCAP2_COMP_TMOUT_DIS) {
760 eeh_ops->read_config(pdn,
761 edev->pcie_cap + PCI_EXP_DEVCTL2,
762 4, &cap2);
763 cap2 |= PCI_EXP_DEVCTL2_COMP_TMOUT_DIS;
764 eeh_ops->write_config(pdn,
765 edev->pcie_cap + PCI_EXP_DEVCTL2,
766 4, cap2);
767 }
768 }
769
770
771 eeh_ops->read_config(pdn, PCI_COMMAND, 2, &cmd);
772 cmd |= (PCI_COMMAND_PARITY | PCI_COMMAND_SERR);
773 eeh_ops->write_config(pdn, PCI_COMMAND, 2, cmd);
774
775
776 if (edev->pcie_cap) {
777 eeh_ops->read_config(pdn, edev->pcie_cap + PCI_EXP_DEVCTL,
778 2, &devctl);
779 devctl &= ~PCI_EXP_DEVCTL_CERE;
780 devctl |= (PCI_EXP_DEVCTL_NFERE |
781 PCI_EXP_DEVCTL_FERE |
782 PCI_EXP_DEVCTL_URRE);
783 eeh_ops->write_config(pdn, edev->pcie_cap + PCI_EXP_DEVCTL,
784 2, devctl);
785 }
786
787
788 if (edev->pcie_cap && edev->aer_cap) {
789 eeh_ops->read_config(pdn, edev->aer_cap + PCI_ERR_CAP,
790 4, &aer_capctl);
791 aer_capctl |= (PCI_ERR_CAP_ECRC_GENE | PCI_ERR_CAP_ECRC_CHKE);
792 eeh_ops->write_config(pdn, edev->aer_cap + PCI_ERR_CAP,
793 4, aer_capctl);
794 }
795
796 return 0;
797}
798
799
800
801
802
803
804
805
806
807int pcibios_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
808{
809 struct eeh_dev *edev = pci_dev_to_eeh_dev(dev);
810 struct eeh_pe *pe = eeh_dev_to_pe(edev);
811
812 if (!pe) {
813 pr_err("%s: No PE found on PCI device %s\n",
814 __func__, pci_name(dev));
815 return -EINVAL;
816 }
817
818 switch (state) {
819 case pcie_deassert_reset:
820 eeh_ops->reset(pe, EEH_RESET_DEACTIVATE);
821 eeh_unfreeze_pe(pe, false);
822 if (!(pe->type & EEH_PE_VF))
823 eeh_pe_state_clear(pe, EEH_PE_CFG_BLOCKED);
824 eeh_pe_dev_traverse(pe, eeh_restore_dev_state, dev);
825 eeh_pe_state_clear(pe, EEH_PE_ISOLATED);
826 break;
827 case pcie_hot_reset:
828 eeh_pe_state_mark_with_cfg(pe, EEH_PE_ISOLATED);
829 eeh_ops->set_option(pe, EEH_OPT_FREEZE_PE);
830 eeh_pe_dev_traverse(pe, eeh_disable_and_save_dev_state, dev);
831 if (!(pe->type & EEH_PE_VF))
832 eeh_pe_state_mark(pe, EEH_PE_CFG_BLOCKED);
833 eeh_ops->reset(pe, EEH_RESET_HOT);
834 break;
835 case pcie_warm_reset:
836 eeh_pe_state_mark_with_cfg(pe, EEH_PE_ISOLATED);
837 eeh_ops->set_option(pe, EEH_OPT_FREEZE_PE);
838 eeh_pe_dev_traverse(pe, eeh_disable_and_save_dev_state, dev);
839 if (!(pe->type & EEH_PE_VF))
840 eeh_pe_state_mark(pe, EEH_PE_CFG_BLOCKED);
841 eeh_ops->reset(pe, EEH_RESET_FUNDAMENTAL);
842 break;
843 default:
844 eeh_pe_state_clear(pe, EEH_PE_ISOLATED | EEH_PE_CFG_BLOCKED);
845 return -EINVAL;
846 };
847
848 return 0;
849}
850
851
852
853
854
855
856
857
858
859
860
861static void *eeh_set_dev_freset(struct eeh_dev *edev, void *flag)
862{
863 struct pci_dev *dev;
864 unsigned int *freset = (unsigned int *)flag;
865
866 dev = eeh_dev_to_pci_dev(edev);
867 if (dev)
868 *freset |= dev->needs_freset;
869
870 return NULL;
871}
872
873
874
875
876
877
878
879
880
881
882
883
884
885int eeh_pe_reset_full(struct eeh_pe *pe)
886{
887 int reset_state = (EEH_PE_RESET | EEH_PE_CFG_BLOCKED);
888 int type = EEH_RESET_HOT;
889 unsigned int freset = 0;
890 int i, state, ret;
891
892
893
894
895
896
897 eeh_pe_dev_traverse(pe, eeh_set_dev_freset, &freset);
898
899 if (freset)
900 type = EEH_RESET_FUNDAMENTAL;
901
902
903 eeh_pe_state_mark(pe, reset_state);
904
905
906 for (i = 0; i < 3; i++) {
907 ret = eeh_pe_reset(pe, type);
908 if (ret)
909 break;
910
911 ret = eeh_pe_reset(pe, EEH_RESET_DEACTIVATE);
912 if (ret)
913 break;
914
915
916 state = eeh_ops->wait_state(pe, PCI_BUS_RESET_WAIT_MSEC);
917 if (eeh_state_active(state))
918 break;
919
920 if (state < 0) {
921 pr_warn("%s: Unrecoverable slot failure on PHB#%x-PE#%x",
922 __func__, pe->phb->global_number, pe->addr);
923 ret = -ENOTRECOVERABLE;
924 break;
925 }
926
927
928 ret = -EIO;
929 pr_warn("%s: Failure %d resetting PHB#%x-PE#%x\n (%d)\n",
930 __func__, state, pe->phb->global_number, pe->addr, (i + 1));
931 }
932
933 eeh_pe_state_clear(pe, reset_state);
934 return ret;
935}
936
937
938
939
940
941
942
943
944
945
946void eeh_save_bars(struct eeh_dev *edev)
947{
948 struct pci_dn *pdn;
949 int i;
950
951 pdn = eeh_dev_to_pdn(edev);
952 if (!pdn)
953 return;
954
955 for (i = 0; i < 16; i++)
956 eeh_ops->read_config(pdn, i * 4, 4, &edev->config_space[i]);
957
958
959
960
961
962
963
964 if (edev->mode & EEH_DEV_BRIDGE)
965 edev->config_space[1] |= PCI_COMMAND_MASTER;
966}
967
968
969
970
971
972
973
974
975
976int __init eeh_ops_register(struct eeh_ops *ops)
977{
978 if (!ops->name) {
979 pr_warn("%s: Invalid EEH ops name for %p\n",
980 __func__, ops);
981 return -EINVAL;
982 }
983
984 if (eeh_ops && eeh_ops != ops) {
985 pr_warn("%s: EEH ops of platform %s already existing (%s)\n",
986 __func__, eeh_ops->name, ops->name);
987 return -EEXIST;
988 }
989
990 eeh_ops = ops;
991
992 return 0;
993}
994
995
996
997
998
999
1000
1001
1002int __exit eeh_ops_unregister(const char *name)
1003{
1004 if (!name || !strlen(name)) {
1005 pr_warn("%s: Invalid EEH ops name\n",
1006 __func__);
1007 return -EINVAL;
1008 }
1009
1010 if (eeh_ops && !strcmp(eeh_ops->name, name)) {
1011 eeh_ops = NULL;
1012 return 0;
1013 }
1014
1015 return -EEXIST;
1016}
1017
1018static int eeh_reboot_notifier(struct notifier_block *nb,
1019 unsigned long action, void *unused)
1020{
1021 eeh_clear_flag(EEH_ENABLED);
1022 return NOTIFY_DONE;
1023}
1024
1025static struct notifier_block eeh_reboot_nb = {
1026 .notifier_call = eeh_reboot_notifier,
1027};
1028
1029void eeh_probe_devices(void)
1030{
1031 struct pci_controller *hose, *tmp;
1032 struct pci_dn *pdn;
1033
1034
1035 list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
1036 pdn = hose->pci_data;
1037 traverse_pci_dn(pdn, eeh_ops->probe, NULL);
1038 }
1039}
1040
1041
1042
1043
1044
1045
1046
1047
1048
1049
1050
1051
1052
1053
1054
1055
1056static int eeh_init(void)
1057{
1058 struct pci_controller *hose, *tmp;
1059 int ret = 0;
1060
1061
1062 ret = register_reboot_notifier(&eeh_reboot_nb);
1063 if (ret) {
1064 pr_warn("%s: Failed to register notifier (%d)\n",
1065 __func__, ret);
1066 return ret;
1067 }
1068
1069
1070 if (!eeh_ops) {
1071 pr_warn("%s: Platform EEH operation not found\n",
1072 __func__);
1073 return -EEXIST;
1074 } else if ((ret = eeh_ops->init()))
1075 return ret;
1076
1077
1078 list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
1079 eeh_dev_phb_init_dynamic(hose);
1080
1081
1082 ret = eeh_event_init();
1083 if (ret)
1084 return ret;
1085
1086 eeh_probe_devices();
1087
1088 if (eeh_enabled())
1089 pr_info("EEH: PCI Enhanced I/O Error Handling Enabled\n");
1090 else if (!eeh_has_flag(EEH_POSTPONED_PROBE))
1091 pr_info("EEH: No capable adapters found\n");
1092
1093 return ret;
1094}
1095
1096core_initcall_sync(eeh_init);
1097
1098
1099
1100
1101
1102
1103
1104
1105
1106
1107
1108
1109
1110void eeh_add_device_early(struct pci_dn *pdn)
1111{
1112 struct pci_controller *phb = pdn ? pdn->phb : NULL;
1113 struct eeh_dev *edev = pdn_to_eeh_dev(pdn);
1114
1115 if (!edev)
1116 return;
1117
1118 if (!eeh_has_flag(EEH_PROBE_MODE_DEVTREE))
1119 return;
1120
1121
1122 if (NULL == phb ||
1123 (eeh_has_flag(EEH_PROBE_MODE_DEVTREE) && 0 == phb->buid))
1124 return;
1125
1126 eeh_ops->probe(pdn, NULL);
1127}
1128
1129
1130
1131
1132
1133
1134
1135
1136
1137void eeh_add_device_tree_early(struct pci_dn *pdn)
1138{
1139 struct pci_dn *n;
1140
1141 if (!pdn)
1142 return;
1143
1144 list_for_each_entry(n, &pdn->child_list, list)
1145 eeh_add_device_tree_early(n);
1146 eeh_add_device_early(pdn);
1147}
1148EXPORT_SYMBOL_GPL(eeh_add_device_tree_early);
1149
1150
1151
1152
1153
1154
1155
1156
1157void eeh_add_device_late(struct pci_dev *dev)
1158{
1159 struct pci_dn *pdn;
1160 struct eeh_dev *edev;
1161
1162 if (!dev || !eeh_enabled())
1163 return;
1164
1165 pr_debug("EEH: Adding device %s\n", pci_name(dev));
1166
1167 pdn = pci_get_pdn_by_devfn(dev->bus, dev->devfn);
1168 edev = pdn_to_eeh_dev(pdn);
1169 if (edev->pdev == dev) {
1170 pr_debug("EEH: Already referenced !\n");
1171 return;
1172 }
1173
1174
1175
1176
1177
1178
1179
1180 if (edev->pdev) {
1181 eeh_rmv_from_parent_pe(edev);
1182 eeh_addr_cache_rmv_dev(edev->pdev);
1183 eeh_sysfs_remove_device(edev->pdev);
1184 edev->mode &= ~EEH_DEV_SYSFS;
1185
1186
1187
1188
1189
1190
1191 edev->mode |= EEH_DEV_NO_HANDLER;
1192
1193 edev->pdev = NULL;
1194 dev->dev.archdata.edev = NULL;
1195 }
1196
1197 if (eeh_has_flag(EEH_PROBE_MODE_DEV))
1198 eeh_ops->probe(pdn, NULL);
1199
1200 edev->pdev = dev;
1201 dev->dev.archdata.edev = edev;
1202
1203 eeh_addr_cache_insert_dev(dev);
1204}
1205
1206
1207
1208
1209
1210
1211
1212
1213
1214void eeh_add_device_tree_late(struct pci_bus *bus)
1215{
1216 struct pci_dev *dev;
1217
1218 list_for_each_entry(dev, &bus->devices, bus_list) {
1219 eeh_add_device_late(dev);
1220 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE) {
1221 struct pci_bus *subbus = dev->subordinate;
1222 if (subbus)
1223 eeh_add_device_tree_late(subbus);
1224 }
1225 }
1226}
1227EXPORT_SYMBOL_GPL(eeh_add_device_tree_late);
1228
1229
1230
1231
1232
1233
1234
1235
1236
1237void eeh_add_sysfs_files(struct pci_bus *bus)
1238{
1239 struct pci_dev *dev;
1240
1241 list_for_each_entry(dev, &bus->devices, bus_list) {
1242 eeh_sysfs_add_device(dev);
1243 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE) {
1244 struct pci_bus *subbus = dev->subordinate;
1245 if (subbus)
1246 eeh_add_sysfs_files(subbus);
1247 }
1248 }
1249}
1250EXPORT_SYMBOL_GPL(eeh_add_sysfs_files);
1251
1252
1253
1254
1255
1256
1257
1258
1259
1260
1261
1262void eeh_remove_device(struct pci_dev *dev)
1263{
1264 struct eeh_dev *edev;
1265
1266 if (!dev || !eeh_enabled())
1267 return;
1268 edev = pci_dev_to_eeh_dev(dev);
1269
1270
1271 pr_debug("EEH: Removing device %s\n", pci_name(dev));
1272
1273 if (!edev || !edev->pdev || !edev->pe) {
1274 pr_debug("EEH: Not referenced !\n");
1275 return;
1276 }
1277
1278
1279
1280
1281
1282
1283
1284 edev->pdev = NULL;
1285
1286
1287
1288
1289
1290
1291
1292 edev->in_error = false;
1293 dev->dev.archdata.edev = NULL;
1294 if (!(edev->pe->state & EEH_PE_KEEP))
1295 eeh_rmv_from_parent_pe(edev);
1296 else
1297 edev->mode |= EEH_DEV_DISCONNECTED;
1298
1299
1300
1301
1302
1303
1304
1305 edev->mode |= EEH_DEV_NO_HANDLER;
1306
1307 eeh_addr_cache_rmv_dev(dev);
1308 eeh_sysfs_remove_device(dev);
1309 edev->mode &= ~EEH_DEV_SYSFS;
1310}
1311
1312int eeh_unfreeze_pe(struct eeh_pe *pe, bool sw_state)
1313{
1314 int ret;
1315
1316 ret = eeh_pci_enable(pe, EEH_OPT_THAW_MMIO);
1317 if (ret) {
1318 pr_warn("%s: Failure %d enabling IO on PHB#%x-PE#%x\n",
1319 __func__, ret, pe->phb->global_number, pe->addr);
1320 return ret;
1321 }
1322
1323 ret = eeh_pci_enable(pe, EEH_OPT_THAW_DMA);
1324 if (ret) {
1325 pr_warn("%s: Failure %d enabling DMA on PHB#%x-PE#%x\n",
1326 __func__, ret, pe->phb->global_number, pe->addr);
1327 return ret;
1328 }
1329
1330
1331 if (sw_state && (pe->state & EEH_PE_ISOLATED))
1332 eeh_pe_state_clear(pe, EEH_PE_ISOLATED);
1333
1334 return ret;
1335}
1336
1337
1338static struct pci_device_id eeh_reset_ids[] = {
1339 { PCI_DEVICE(0x19a2, 0x0710) },
1340 { PCI_DEVICE(0x10df, 0xe220) },
1341 { PCI_DEVICE(0x14e4, 0x1657) },
1342 { 0 }
1343};
1344
1345static int eeh_pe_change_owner(struct eeh_pe *pe)
1346{
1347 struct eeh_dev *edev, *tmp;
1348 struct pci_dev *pdev;
1349 struct pci_device_id *id;
1350 int ret;
1351
1352
1353 ret = eeh_ops->get_state(pe, NULL);
1354 if (ret < 0 || ret == EEH_STATE_NOT_SUPPORT)
1355 return 0;
1356
1357
1358 if (eeh_state_active(ret))
1359 return 0;
1360
1361
1362 eeh_pe_for_each_dev(pe, edev, tmp) {
1363 pdev = eeh_dev_to_pci_dev(edev);
1364 if (!pdev)
1365 continue;
1366
1367 for (id = &eeh_reset_ids[0]; id->vendor != 0; id++) {
1368 if (id->vendor != PCI_ANY_ID &&
1369 id->vendor != pdev->vendor)
1370 continue;
1371 if (id->device != PCI_ANY_ID &&
1372 id->device != pdev->device)
1373 continue;
1374 if (id->subvendor != PCI_ANY_ID &&
1375 id->subvendor != pdev->subsystem_vendor)
1376 continue;
1377 if (id->subdevice != PCI_ANY_ID &&
1378 id->subdevice != pdev->subsystem_device)
1379 continue;
1380
1381 return eeh_pe_reset_and_recover(pe);
1382 }
1383 }
1384
1385 return eeh_unfreeze_pe(pe, true);
1386}
1387
1388
1389
1390
1391
1392
1393
1394
1395
1396
1397int eeh_dev_open(struct pci_dev *pdev)
1398{
1399 struct eeh_dev *edev;
1400 int ret = -ENODEV;
1401
1402 mutex_lock(&eeh_dev_mutex);
1403
1404
1405 if (!pdev)
1406 goto out;
1407
1408
1409 edev = pci_dev_to_eeh_dev(pdev);
1410 if (!edev || !edev->pe)
1411 goto out;
1412
1413
1414
1415
1416
1417
1418
1419 ret = eeh_pe_change_owner(edev->pe);
1420 if (ret)
1421 goto out;
1422
1423
1424 atomic_inc(&edev->pe->pass_dev_cnt);
1425 mutex_unlock(&eeh_dev_mutex);
1426
1427 return 0;
1428out:
1429 mutex_unlock(&eeh_dev_mutex);
1430 return ret;
1431}
1432EXPORT_SYMBOL_GPL(eeh_dev_open);
1433
1434
1435
1436
1437
1438
1439
1440
1441
1442void eeh_dev_release(struct pci_dev *pdev)
1443{
1444 struct eeh_dev *edev;
1445
1446 mutex_lock(&eeh_dev_mutex);
1447
1448
1449 if (!pdev)
1450 goto out;
1451
1452
1453 edev = pci_dev_to_eeh_dev(pdev);
1454 if (!edev || !edev->pe || !eeh_pe_passed(edev->pe))
1455 goto out;
1456
1457
1458 WARN_ON(atomic_dec_if_positive(&edev->pe->pass_dev_cnt) < 0);
1459 eeh_pe_change_owner(edev->pe);
1460out:
1461 mutex_unlock(&eeh_dev_mutex);
1462}
1463EXPORT_SYMBOL(eeh_dev_release);
1464
1465#ifdef CONFIG_IOMMU_API
1466
1467static int dev_has_iommu_table(struct device *dev, void *data)
1468{
1469 struct pci_dev *pdev = to_pci_dev(dev);
1470 struct pci_dev **ppdev = data;
1471
1472 if (!dev)
1473 return 0;
1474
1475 if (dev->iommu_group) {
1476 *ppdev = pdev;
1477 return 1;
1478 }
1479
1480 return 0;
1481}
1482
1483
1484
1485
1486
1487
1488
1489struct eeh_pe *eeh_iommu_group_to_pe(struct iommu_group *group)
1490{
1491 struct pci_dev *pdev = NULL;
1492 struct eeh_dev *edev;
1493 int ret;
1494
1495
1496 if (!group)
1497 return NULL;
1498
1499 ret = iommu_group_for_each_dev(group, &pdev, dev_has_iommu_table);
1500 if (!ret || !pdev)
1501 return NULL;
1502
1503
1504 edev = pci_dev_to_eeh_dev(pdev);
1505 if (!edev || !edev->pe)
1506 return NULL;
1507
1508 return edev->pe;
1509}
1510EXPORT_SYMBOL_GPL(eeh_iommu_group_to_pe);
1511
1512#endif
1513
1514
1515
1516
1517
1518
1519
1520
1521
1522int eeh_pe_set_option(struct eeh_pe *pe, int option)
1523{
1524 int ret = 0;
1525
1526
1527 if (!pe)
1528 return -ENODEV;
1529
1530
1531
1532
1533
1534
1535 switch (option) {
1536 case EEH_OPT_ENABLE:
1537 if (eeh_enabled()) {
1538 ret = eeh_pe_change_owner(pe);
1539 break;
1540 }
1541 ret = -EIO;
1542 break;
1543 case EEH_OPT_DISABLE:
1544 break;
1545 case EEH_OPT_THAW_MMIO:
1546 case EEH_OPT_THAW_DMA:
1547 case EEH_OPT_FREEZE_PE:
1548 if (!eeh_ops || !eeh_ops->set_option) {
1549 ret = -ENOENT;
1550 break;
1551 }
1552
1553 ret = eeh_pci_enable(pe, option);
1554 break;
1555 default:
1556 pr_debug("%s: Option %d out of range (%d, %d)\n",
1557 __func__, option, EEH_OPT_DISABLE, EEH_OPT_THAW_DMA);
1558 ret = -EINVAL;
1559 }
1560
1561 return ret;
1562}
1563EXPORT_SYMBOL_GPL(eeh_pe_set_option);
1564
1565
1566
1567
1568
1569
1570
1571
1572int eeh_pe_get_state(struct eeh_pe *pe)
1573{
1574 int result, ret = 0;
1575 bool rst_active, dma_en, mmio_en;
1576
1577
1578 if (!pe)
1579 return -ENODEV;
1580
1581 if (!eeh_ops || !eeh_ops->get_state)
1582 return -ENOENT;
1583
1584
1585
1586
1587
1588
1589
1590 if (pe->parent &&
1591 !(pe->state & EEH_PE_REMOVED) &&
1592 (pe->parent->state & (EEH_PE_ISOLATED | EEH_PE_RECOVERING)))
1593 return EEH_PE_STATE_UNAVAIL;
1594
1595 result = eeh_ops->get_state(pe, NULL);
1596 rst_active = !!(result & EEH_STATE_RESET_ACTIVE);
1597 dma_en = !!(result & EEH_STATE_DMA_ENABLED);
1598 mmio_en = !!(result & EEH_STATE_MMIO_ENABLED);
1599
1600 if (rst_active)
1601 ret = EEH_PE_STATE_RESET;
1602 else if (dma_en && mmio_en)
1603 ret = EEH_PE_STATE_NORMAL;
1604 else if (!dma_en && !mmio_en)
1605 ret = EEH_PE_STATE_STOPPED_IO_DMA;
1606 else if (!dma_en && mmio_en)
1607 ret = EEH_PE_STATE_STOPPED_DMA;
1608 else
1609 ret = EEH_PE_STATE_UNAVAIL;
1610
1611 return ret;
1612}
1613EXPORT_SYMBOL_GPL(eeh_pe_get_state);
1614
1615static int eeh_pe_reenable_devices(struct eeh_pe *pe)
1616{
1617 struct eeh_dev *edev, *tmp;
1618 struct pci_dev *pdev;
1619 int ret = 0;
1620
1621
1622 eeh_pe_restore_bars(pe);
1623
1624
1625
1626
1627
1628 eeh_pe_for_each_dev(pe, edev, tmp) {
1629 pdev = eeh_dev_to_pci_dev(edev);
1630 if (!pdev)
1631 continue;
1632
1633 ret = pci_reenable_device(pdev);
1634 if (ret) {
1635 pr_warn("%s: Failure %d reenabling %s\n",
1636 __func__, ret, pci_name(pdev));
1637 return ret;
1638 }
1639 }
1640
1641
1642 return eeh_unfreeze_pe(pe, true);
1643}
1644
1645
1646
1647
1648
1649
1650
1651
1652
1653
1654
1655int eeh_pe_reset(struct eeh_pe *pe, int option)
1656{
1657 int ret = 0;
1658
1659
1660 if (!pe)
1661 return -ENODEV;
1662
1663 if (!eeh_ops || !eeh_ops->set_option || !eeh_ops->reset)
1664 return -ENOENT;
1665
1666 switch (option) {
1667 case EEH_RESET_DEACTIVATE:
1668 ret = eeh_ops->reset(pe, option);
1669 eeh_pe_state_clear(pe, EEH_PE_CFG_BLOCKED);
1670 if (ret)
1671 break;
1672
1673 ret = eeh_pe_reenable_devices(pe);
1674 break;
1675 case EEH_RESET_HOT:
1676 case EEH_RESET_FUNDAMENTAL:
1677
1678
1679
1680
1681
1682 eeh_ops->set_option(pe, EEH_OPT_FREEZE_PE);
1683
1684 eeh_pe_state_mark(pe, EEH_PE_CFG_BLOCKED);
1685 ret = eeh_ops->reset(pe, option);
1686 break;
1687 default:
1688 pr_debug("%s: Unsupported option %d\n",
1689 __func__, option);
1690 ret = -EINVAL;
1691 }
1692
1693 return ret;
1694}
1695EXPORT_SYMBOL_GPL(eeh_pe_reset);
1696
1697
1698
1699
1700
1701
1702
1703
1704
1705int eeh_pe_configure(struct eeh_pe *pe)
1706{
1707 int ret = 0;
1708
1709
1710 if (!pe)
1711 return -ENODEV;
1712
1713 return ret;
1714}
1715EXPORT_SYMBOL_GPL(eeh_pe_configure);
1716
1717
1718
1719
1720
1721
1722
1723
1724
1725
1726
1727
1728
1729int eeh_pe_inject_err(struct eeh_pe *pe, int type, int func,
1730 unsigned long addr, unsigned long mask)
1731{
1732
1733 if (!pe)
1734 return -ENODEV;
1735
1736
1737 if (!eeh_ops || !eeh_ops->err_inject)
1738 return -ENOENT;
1739
1740
1741 if (type != EEH_ERR_TYPE_32 && type != EEH_ERR_TYPE_64)
1742 return -EINVAL;
1743
1744
1745 if (func < EEH_ERR_FUNC_MIN || func > EEH_ERR_FUNC_MAX)
1746 return -EINVAL;
1747
1748 return eeh_ops->err_inject(pe, type, func, addr, mask);
1749}
1750EXPORT_SYMBOL_GPL(eeh_pe_inject_err);
1751
1752static int proc_eeh_show(struct seq_file *m, void *v)
1753{
1754 if (!eeh_enabled()) {
1755 seq_printf(m, "EEH Subsystem is globally disabled\n");
1756 seq_printf(m, "eeh_total_mmio_ffs=%llu\n", eeh_stats.total_mmio_ffs);
1757 } else {
1758 seq_printf(m, "EEH Subsystem is enabled\n");
1759 seq_printf(m,
1760 "no device=%llu\n"
1761 "no device node=%llu\n"
1762 "no config address=%llu\n"
1763 "check not wanted=%llu\n"
1764 "eeh_total_mmio_ffs=%llu\n"
1765 "eeh_false_positives=%llu\n"
1766 "eeh_slot_resets=%llu\n",
1767 eeh_stats.no_device,
1768 eeh_stats.no_dn,
1769 eeh_stats.no_cfg_addr,
1770 eeh_stats.ignored_check,
1771 eeh_stats.total_mmio_ffs,
1772 eeh_stats.false_positives,
1773 eeh_stats.slot_resets);
1774 }
1775
1776 return 0;
1777}
1778
1779#ifdef CONFIG_DEBUG_FS
1780static int eeh_enable_dbgfs_set(void *data, u64 val)
1781{
1782 if (val)
1783 eeh_clear_flag(EEH_FORCE_DISABLED);
1784 else
1785 eeh_add_flag(EEH_FORCE_DISABLED);
1786
1787 return 0;
1788}
1789
1790static int eeh_enable_dbgfs_get(void *data, u64 *val)
1791{
1792 if (eeh_enabled())
1793 *val = 0x1ul;
1794 else
1795 *val = 0x0ul;
1796 return 0;
1797}
1798
1799static int eeh_freeze_dbgfs_set(void *data, u64 val)
1800{
1801 eeh_max_freezes = val;
1802 return 0;
1803}
1804
1805static int eeh_freeze_dbgfs_get(void *data, u64 *val)
1806{
1807 *val = eeh_max_freezes;
1808 return 0;
1809}
1810
1811DEFINE_SIMPLE_ATTRIBUTE(eeh_enable_dbgfs_ops, eeh_enable_dbgfs_get,
1812 eeh_enable_dbgfs_set, "0x%llx\n");
1813DEFINE_SIMPLE_ATTRIBUTE(eeh_freeze_dbgfs_ops, eeh_freeze_dbgfs_get,
1814 eeh_freeze_dbgfs_set, "0x%llx\n");
1815#endif
1816
1817static int __init eeh_init_proc(void)
1818{
1819 if (machine_is(pseries) || machine_is(powernv)) {
1820 proc_create_single("powerpc/eeh", 0, NULL, proc_eeh_show);
1821#ifdef CONFIG_DEBUG_FS
1822 debugfs_create_file("eeh_enable", 0600,
1823 powerpc_debugfs_root, NULL,
1824 &eeh_enable_dbgfs_ops);
1825 debugfs_create_file("eeh_max_freezes", 0600,
1826 powerpc_debugfs_root, NULL,
1827 &eeh_freeze_dbgfs_ops);
1828#endif
1829 }
1830
1831 return 0;
1832}
1833__initcall(eeh_init_proc);
1834