1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23#include <drm/drmP.h>
24#include "amdgpu.h"
25#include "amdgpu_ih.h"
26#include "vid.h"
27
28#include "oss/oss_2_4_d.h"
29#include "oss/oss_2_4_sh_mask.h"
30
31#include "bif/bif_5_1_d.h"
32#include "bif/bif_5_1_sh_mask.h"
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49static void iceland_ih_set_interrupt_funcs(struct amdgpu_device *adev);
50
51
52
53
54
55
56
57
58static void iceland_ih_enable_interrupts(struct amdgpu_device *adev)
59{
60 u32 ih_cntl = RREG32(mmIH_CNTL);
61 u32 ih_rb_cntl = RREG32(mmIH_RB_CNTL);
62
63 ih_cntl = REG_SET_FIELD(ih_cntl, IH_CNTL, ENABLE_INTR, 1);
64 ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, RB_ENABLE, 1);
65 WREG32(mmIH_CNTL, ih_cntl);
66 WREG32(mmIH_RB_CNTL, ih_rb_cntl);
67 adev->irq.ih.enabled = true;
68}
69
70
71
72
73
74
75
76
77static void iceland_ih_disable_interrupts(struct amdgpu_device *adev)
78{
79 u32 ih_rb_cntl = RREG32(mmIH_RB_CNTL);
80 u32 ih_cntl = RREG32(mmIH_CNTL);
81
82 ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, RB_ENABLE, 0);
83 ih_cntl = REG_SET_FIELD(ih_cntl, IH_CNTL, ENABLE_INTR, 0);
84 WREG32(mmIH_RB_CNTL, ih_rb_cntl);
85 WREG32(mmIH_CNTL, ih_cntl);
86
87 WREG32(mmIH_RB_RPTR, 0);
88 WREG32(mmIH_RB_WPTR, 0);
89 adev->irq.ih.enabled = false;
90 adev->irq.ih.rptr = 0;
91}
92
93
94
95
96
97
98
99
100
101
102
103
104static int iceland_ih_irq_init(struct amdgpu_device *adev)
105{
106 int rb_bufsz;
107 u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
108 u64 wptr_off;
109
110
111 iceland_ih_disable_interrupts(adev);
112
113
114 WREG32(mmINTERRUPT_CNTL2, adev->dummy_page_addr >> 8);
115 interrupt_cntl = RREG32(mmINTERRUPT_CNTL);
116
117
118
119 interrupt_cntl = REG_SET_FIELD(interrupt_cntl, INTERRUPT_CNTL, IH_DUMMY_RD_OVERRIDE, 0);
120
121 interrupt_cntl = REG_SET_FIELD(interrupt_cntl, INTERRUPT_CNTL, IH_REQ_NONSNOOP_EN, 0);
122 WREG32(mmINTERRUPT_CNTL, interrupt_cntl);
123
124
125 WREG32(mmIH_RB_BASE, adev->irq.ih.gpu_addr >> 8);
126
127 rb_bufsz = order_base_2(adev->irq.ih.ring_size / 4);
128 ih_rb_cntl = REG_SET_FIELD(0, IH_RB_CNTL, WPTR_OVERFLOW_ENABLE, 1);
129 ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, WPTR_OVERFLOW_CLEAR, 1);
130 ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, RB_SIZE, rb_bufsz);
131
132
133 ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, WPTR_WRITEBACK_ENABLE, 1);
134
135
136 wptr_off = adev->wb.gpu_addr + (adev->irq.ih.wptr_offs * 4);
137 WREG32(mmIH_RB_WPTR_ADDR_LO, lower_32_bits(wptr_off));
138 WREG32(mmIH_RB_WPTR_ADDR_HI, upper_32_bits(wptr_off) & 0xFF);
139
140 WREG32(mmIH_RB_CNTL, ih_rb_cntl);
141
142
143 WREG32(mmIH_RB_RPTR, 0);
144 WREG32(mmIH_RB_WPTR, 0);
145
146
147 ih_cntl = RREG32(mmIH_CNTL);
148 ih_cntl = REG_SET_FIELD(ih_cntl, IH_CNTL, MC_VMID, 0);
149
150 if (adev->irq.msi_enabled)
151 ih_cntl = REG_SET_FIELD(ih_cntl, IH_CNTL, RPTR_REARM, 1);
152 WREG32(mmIH_CNTL, ih_cntl);
153
154 pci_set_master(adev->pdev);
155
156
157 iceland_ih_enable_interrupts(adev);
158
159 return 0;
160}
161
162
163
164
165
166
167
168
169static void iceland_ih_irq_disable(struct amdgpu_device *adev)
170{
171 iceland_ih_disable_interrupts(adev);
172
173
174 mdelay(1);
175}
176
177
178
179
180
181
182
183
184
185
186
187
188static u32 iceland_ih_get_wptr(struct amdgpu_device *adev)
189{
190 u32 wptr, tmp;
191
192 wptr = le32_to_cpu(adev->wb.wb[adev->irq.ih.wptr_offs]);
193
194 if (REG_GET_FIELD(wptr, IH_RB_WPTR, RB_OVERFLOW)) {
195 wptr = REG_SET_FIELD(wptr, IH_RB_WPTR, RB_OVERFLOW, 0);
196
197
198
199
200 dev_warn(adev->dev, "IH ring buffer overflow (0x%08X, 0x%08X, 0x%08X)\n",
201 wptr, adev->irq.ih.rptr, (wptr + 16) & adev->irq.ih.ptr_mask);
202 adev->irq.ih.rptr = (wptr + 16) & adev->irq.ih.ptr_mask;
203 tmp = RREG32(mmIH_RB_CNTL);
204 tmp = REG_SET_FIELD(tmp, IH_RB_CNTL, WPTR_OVERFLOW_CLEAR, 1);
205 WREG32(mmIH_RB_CNTL, tmp);
206 }
207 return (wptr & adev->irq.ih.ptr_mask);
208}
209
210
211
212
213
214
215
216
217static bool iceland_ih_prescreen_iv(struct amdgpu_device *adev)
218{
219 u32 ring_index = adev->irq.ih.rptr >> 2;
220 u16 pasid;
221
222 switch (le32_to_cpu(adev->irq.ih.ring[ring_index]) & 0xff) {
223 case 146:
224 case 147:
225 pasid = le32_to_cpu(adev->irq.ih.ring[ring_index + 2]) >> 16;
226 if (!pasid || amdgpu_vm_pasid_fault_credit(adev, pasid))
227 return true;
228 break;
229 default:
230
231 return true;
232 }
233
234 adev->irq.ih.rptr += 16;
235 return false;
236}
237
238
239
240
241
242
243
244
245
246static void iceland_ih_decode_iv(struct amdgpu_device *adev,
247 struct amdgpu_iv_entry *entry)
248{
249
250 u32 ring_index = adev->irq.ih.rptr >> 2;
251 uint32_t dw[4];
252
253 dw[0] = le32_to_cpu(adev->irq.ih.ring[ring_index + 0]);
254 dw[1] = le32_to_cpu(adev->irq.ih.ring[ring_index + 1]);
255 dw[2] = le32_to_cpu(adev->irq.ih.ring[ring_index + 2]);
256 dw[3] = le32_to_cpu(adev->irq.ih.ring[ring_index + 3]);
257
258 entry->client_id = AMDGPU_IH_CLIENTID_LEGACY;
259 entry->src_id = dw[0] & 0xff;
260 entry->src_data[0] = dw[1] & 0xfffffff;
261 entry->ring_id = dw[2] & 0xff;
262 entry->vmid = (dw[2] >> 8) & 0xff;
263 entry->pasid = (dw[2] >> 16) & 0xffff;
264
265
266 adev->irq.ih.rptr += 16;
267}
268
269
270
271
272
273
274
275
276static void iceland_ih_set_rptr(struct amdgpu_device *adev)
277{
278 WREG32(mmIH_RB_RPTR, adev->irq.ih.rptr);
279}
280
281static int iceland_ih_early_init(void *handle)
282{
283 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
284 int ret;
285
286 ret = amdgpu_irq_add_domain(adev);
287 if (ret)
288 return ret;
289
290 iceland_ih_set_interrupt_funcs(adev);
291
292 return 0;
293}
294
295static int iceland_ih_sw_init(void *handle)
296{
297 int r;
298 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
299
300 r = amdgpu_ih_ring_init(adev, 64 * 1024, false);
301 if (r)
302 return r;
303
304 r = amdgpu_irq_init(adev);
305
306 return r;
307}
308
309static int iceland_ih_sw_fini(void *handle)
310{
311 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
312
313 amdgpu_irq_fini(adev);
314 amdgpu_ih_ring_fini(adev);
315 amdgpu_irq_remove_domain(adev);
316
317 return 0;
318}
319
320static int iceland_ih_hw_init(void *handle)
321{
322 int r;
323 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
324
325 r = iceland_ih_irq_init(adev);
326 if (r)
327 return r;
328
329 return 0;
330}
331
332static int iceland_ih_hw_fini(void *handle)
333{
334 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
335
336 iceland_ih_irq_disable(adev);
337
338 return 0;
339}
340
341static int iceland_ih_suspend(void *handle)
342{
343 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
344
345 return iceland_ih_hw_fini(adev);
346}
347
348static int iceland_ih_resume(void *handle)
349{
350 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
351
352 return iceland_ih_hw_init(adev);
353}
354
355static bool iceland_ih_is_idle(void *handle)
356{
357 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
358 u32 tmp = RREG32(mmSRBM_STATUS);
359
360 if (REG_GET_FIELD(tmp, SRBM_STATUS, IH_BUSY))
361 return false;
362
363 return true;
364}
365
366static int iceland_ih_wait_for_idle(void *handle)
367{
368 unsigned i;
369 u32 tmp;
370 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
371
372 for (i = 0; i < adev->usec_timeout; i++) {
373
374 tmp = RREG32(mmSRBM_STATUS);
375 if (!REG_GET_FIELD(tmp, SRBM_STATUS, IH_BUSY))
376 return 0;
377 udelay(1);
378 }
379 return -ETIMEDOUT;
380}
381
382static int iceland_ih_soft_reset(void *handle)
383{
384 u32 srbm_soft_reset = 0;
385 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
386 u32 tmp = RREG32(mmSRBM_STATUS);
387
388 if (tmp & SRBM_STATUS__IH_BUSY_MASK)
389 srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET,
390 SOFT_RESET_IH, 1);
391
392 if (srbm_soft_reset) {
393 tmp = RREG32(mmSRBM_SOFT_RESET);
394 tmp |= srbm_soft_reset;
395 dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
396 WREG32(mmSRBM_SOFT_RESET, tmp);
397 tmp = RREG32(mmSRBM_SOFT_RESET);
398
399 udelay(50);
400
401 tmp &= ~srbm_soft_reset;
402 WREG32(mmSRBM_SOFT_RESET, tmp);
403 tmp = RREG32(mmSRBM_SOFT_RESET);
404
405
406 udelay(50);
407 }
408
409 return 0;
410}
411
412static int iceland_ih_set_clockgating_state(void *handle,
413 enum amd_clockgating_state state)
414{
415 return 0;
416}
417
418static int iceland_ih_set_powergating_state(void *handle,
419 enum amd_powergating_state state)
420{
421 return 0;
422}
423
424static const struct amd_ip_funcs iceland_ih_ip_funcs = {
425 .name = "iceland_ih",
426 .early_init = iceland_ih_early_init,
427 .late_init = NULL,
428 .sw_init = iceland_ih_sw_init,
429 .sw_fini = iceland_ih_sw_fini,
430 .hw_init = iceland_ih_hw_init,
431 .hw_fini = iceland_ih_hw_fini,
432 .suspend = iceland_ih_suspend,
433 .resume = iceland_ih_resume,
434 .is_idle = iceland_ih_is_idle,
435 .wait_for_idle = iceland_ih_wait_for_idle,
436 .soft_reset = iceland_ih_soft_reset,
437 .set_clockgating_state = iceland_ih_set_clockgating_state,
438 .set_powergating_state = iceland_ih_set_powergating_state,
439};
440
441static const struct amdgpu_ih_funcs iceland_ih_funcs = {
442 .get_wptr = iceland_ih_get_wptr,
443 .prescreen_iv = iceland_ih_prescreen_iv,
444 .decode_iv = iceland_ih_decode_iv,
445 .set_rptr = iceland_ih_set_rptr
446};
447
448static void iceland_ih_set_interrupt_funcs(struct amdgpu_device *adev)
449{
450 if (adev->irq.ih_funcs == NULL)
451 adev->irq.ih_funcs = &iceland_ih_funcs;
452}
453
454const struct amdgpu_ip_block_version iceland_ih_ip_block =
455{
456 .type = AMD_IP_BLOCK_TYPE_IH,
457 .major = 2,
458 .minor = 4,
459 .rev = 0,
460 .funcs = &iceland_ih_ip_funcs,
461};
462