1
2
3
4
5
6
7
8
9
10
11
12
13
14
15#include <linux/fb.h>
16#include <linux/delay.h>
17#include <linux/errno.h>
18#include <linux/init.h>
19#include <linux/kernel.h>
20#include <linux/lcd.h>
21#include <linux/module.h>
22#include <linux/of.h>
23#include <linux/slab.h>
24#include <linux/spi/spi.h>
25#include <linux/string.h>
26
27
28#define REG_START_OSCILLATION 0x00
29#define REG_DRIVER_CODE_READ 0x00
30#define REG_DRIVER_OUTPUT_CONTROL 0x01
31#define REG_LCD_AC_DRIVEING_CONTROL 0x02
32#define REG_ENTRY_MODE 0x03
33#define REG_COMPARE_1 0x04
34#define REG_COMPARE_2 0x05
35#define REG_DISPLAY_CONTROL_1 0x07
36#define REG_DISPLAY_CONTROL_2 0x08
37#define REG_DISPLAY_CONTROL_3 0x09
38#define REG_FRAME_CYCLE_CONTROL 0x0B
39#define REG_EXT_INTF_CONTROL 0x0C
40#define REG_POWER_CONTROL_1 0x10
41#define REG_POWER_CONTROL_2 0x11
42#define REG_POWER_CONTROL_3 0x12
43#define REG_POWER_CONTROL_4 0x13
44#define REG_RAM_ADDRESS_SET 0x21
45#define REG_WRITE_DATA_TO_GRAM 0x22
46#define REG_RAM_WRITE_MASK1 0x23
47#define REG_RAM_WRITE_MASK2 0x24
48#define REG_GAMMA_CONTROL_1 0x30
49#define REG_GAMMA_CONTROL_2 0x31
50#define REG_GAMMA_CONTROL_3 0x32
51#define REG_GAMMA_CONTROL_4 0x33
52#define REG_GAMMA_CONTROL_5 0x34
53#define REG_GAMMA_CONTROL_6 0x35
54#define REG_GAMMA_CONTROL_7 0x36
55#define REG_GAMMA_CONTROL_8 0x37
56#define REG_GAMMA_CONTROL_9 0x38
57#define REG_GAMMA_CONTROL_10 0x39
58#define REG_GATE_SCAN_CONTROL 0x40
59#define REG_VERT_SCROLL_CONTROL 0x41
60#define REG_FIRST_SCREEN_DRIVE_POS 0x42
61#define REG_SECOND_SCREEN_DRIVE_POS 0x43
62#define REG_RAM_ADDR_POS_H 0x44
63#define REG_RAM_ADDR_POS_V 0x45
64#define REG_OSCILLATOR_CONTROL 0x4F
65#define REG_GPIO 0x60
66#define REG_OTP_VCM_PROGRAMMING 0x61
67#define REG_OTP_VCM_STATUS_ENABLE 0x62
68#define REG_OTP_PROGRAMMING_ID_KEY 0x65
69
70
71
72
73
74#define ILITEK_MAX_FREQ_REG 4000000
75
76
77
78
79#define ILITEK_DEVICE_ID 0x9220
80#define ILITEK_DEVICE_ID_MASK 0xFFF0
81
82
83#define START_RS_INDEX 0
84#define START_RS_REG 1
85#define START_RW_WRITE 0
86#define START_RW_READ 1
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104#define START_BYTE(id, rs, rw) \
105 (0x70 | (((id) & 0x01) << 2) | (((rs) & 0x01) << 1) | ((rw) & 0x01))
106
107
108
109
110
111
112
113
114
115#define CHECK_FREQ_REG(s, x) \
116 do { \
117 if (s->max_speed_hz > ILITEK_MAX_FREQ_REG) \
118 ((struct spi_transfer *)x)->speed_hz = \
119 ILITEK_MAX_FREQ_REG; \
120 } while (0)
121
122#define CMD_BUFSIZE 16
123
124#define POWER_IS_ON(pwr) ((pwr) <= FB_BLANK_NORMAL)
125
126#define set_tx_byte(b) (tx_invert ? ~(b) : b)
127
128
129
130
131static int ili922x_id = 1;
132module_param(ili922x_id, int, 0);
133
134static int tx_invert;
135module_param(tx_invert, int, 0);
136
137
138
139
140struct ili922x {
141 struct spi_device *spi;
142 struct lcd_device *ld;
143 int power;
144};
145
146
147
148
149
150
151static int ili922x_read_status(struct spi_device *spi, u16 *rs)
152{
153 struct spi_message msg;
154 struct spi_transfer xfer;
155 unsigned char tbuf[CMD_BUFSIZE];
156 unsigned char rbuf[CMD_BUFSIZE];
157 int ret, i;
158
159 memset(&xfer, 0, sizeof(struct spi_transfer));
160 spi_message_init(&msg);
161 xfer.tx_buf = tbuf;
162 xfer.rx_buf = rbuf;
163 xfer.cs_change = 1;
164 CHECK_FREQ_REG(spi, &xfer);
165
166 tbuf[0] = set_tx_byte(START_BYTE(ili922x_id, START_RS_INDEX,
167 START_RW_READ));
168
169
170
171
172 for (i = 1; i < 4; i++)
173 tbuf[i] = set_tx_byte(0);
174
175 xfer.bits_per_word = 8;
176 xfer.len = 4;
177 spi_message_add_tail(&xfer, &msg);
178 ret = spi_sync(spi, &msg);
179 if (ret < 0) {
180 dev_dbg(&spi->dev, "Error sending SPI message 0x%x", ret);
181 return ret;
182 }
183
184 *rs = (rbuf[2] << 8) + rbuf[3];
185 return 0;
186}
187
188
189
190
191
192
193
194static int ili922x_read(struct spi_device *spi, u8 reg, u16 *rx)
195{
196 struct spi_message msg;
197 struct spi_transfer xfer_regindex, xfer_regvalue;
198 unsigned char tbuf[CMD_BUFSIZE];
199 unsigned char rbuf[CMD_BUFSIZE];
200 int ret, len = 0, send_bytes;
201
202 memset(&xfer_regindex, 0, sizeof(struct spi_transfer));
203 memset(&xfer_regvalue, 0, sizeof(struct spi_transfer));
204 spi_message_init(&msg);
205 xfer_regindex.tx_buf = tbuf;
206 xfer_regindex.rx_buf = rbuf;
207 xfer_regindex.cs_change = 1;
208 CHECK_FREQ_REG(spi, &xfer_regindex);
209
210 tbuf[0] = set_tx_byte(START_BYTE(ili922x_id, START_RS_INDEX,
211 START_RW_WRITE));
212 tbuf[1] = set_tx_byte(0);
213 tbuf[2] = set_tx_byte(reg);
214 xfer_regindex.bits_per_word = 8;
215 len = xfer_regindex.len = 3;
216 spi_message_add_tail(&xfer_regindex, &msg);
217
218 send_bytes = len;
219
220 tbuf[len++] = set_tx_byte(START_BYTE(ili922x_id, START_RS_REG,
221 START_RW_READ));
222 tbuf[len++] = set_tx_byte(0);
223 tbuf[len] = set_tx_byte(0);
224
225 xfer_regvalue.cs_change = 1;
226 xfer_regvalue.len = 3;
227 xfer_regvalue.tx_buf = &tbuf[send_bytes];
228 xfer_regvalue.rx_buf = &rbuf[send_bytes];
229 CHECK_FREQ_REG(spi, &xfer_regvalue);
230
231 spi_message_add_tail(&xfer_regvalue, &msg);
232 ret = spi_sync(spi, &msg);
233 if (ret < 0) {
234 dev_dbg(&spi->dev, "Error sending SPI message 0x%x", ret);
235 return ret;
236 }
237
238 *rx = (rbuf[1 + send_bytes] << 8) + rbuf[2 + send_bytes];
239 return 0;
240}
241
242
243
244
245
246
247
248static int ili922x_write(struct spi_device *spi, u8 reg, u16 value)
249{
250 struct spi_message msg;
251 struct spi_transfer xfer_regindex, xfer_regvalue;
252 unsigned char tbuf[CMD_BUFSIZE];
253 unsigned char rbuf[CMD_BUFSIZE];
254 int ret;
255
256 memset(&xfer_regindex, 0, sizeof(struct spi_transfer));
257 memset(&xfer_regvalue, 0, sizeof(struct spi_transfer));
258
259 spi_message_init(&msg);
260 xfer_regindex.tx_buf = tbuf;
261 xfer_regindex.rx_buf = rbuf;
262 xfer_regindex.cs_change = 1;
263 CHECK_FREQ_REG(spi, &xfer_regindex);
264
265 tbuf[0] = set_tx_byte(START_BYTE(ili922x_id, START_RS_INDEX,
266 START_RW_WRITE));
267 tbuf[1] = set_tx_byte(0);
268 tbuf[2] = set_tx_byte(reg);
269 xfer_regindex.bits_per_word = 8;
270 xfer_regindex.len = 3;
271 spi_message_add_tail(&xfer_regindex, &msg);
272
273 ret = spi_sync(spi, &msg);
274
275 spi_message_init(&msg);
276 tbuf[0] = set_tx_byte(START_BYTE(ili922x_id, START_RS_REG,
277 START_RW_WRITE));
278 tbuf[1] = set_tx_byte((value & 0xFF00) >> 8);
279 tbuf[2] = set_tx_byte(value & 0x00FF);
280
281 xfer_regvalue.cs_change = 1;
282 xfer_regvalue.len = 3;
283 xfer_regvalue.tx_buf = tbuf;
284 xfer_regvalue.rx_buf = rbuf;
285 CHECK_FREQ_REG(spi, &xfer_regvalue);
286
287 spi_message_add_tail(&xfer_regvalue, &msg);
288
289 ret = spi_sync(spi, &msg);
290 if (ret < 0) {
291 dev_err(&spi->dev, "Error sending SPI message 0x%x", ret);
292 return ret;
293 }
294 return 0;
295}
296
297#ifdef DEBUG
298
299
300
301static void ili922x_reg_dump(struct spi_device *spi)
302{
303 u8 reg;
304 u16 rx;
305
306 dev_dbg(&spi->dev, "ILI922x configuration registers:\n");
307 for (reg = REG_START_OSCILLATION;
308 reg <= REG_OTP_PROGRAMMING_ID_KEY; reg++) {
309 ili922x_read(spi, reg, &rx);
310 dev_dbg(&spi->dev, "reg @ 0x%02X: 0x%04X\n", reg, rx);
311 }
312}
313#else
314static inline void ili922x_reg_dump(struct spi_device *spi) {}
315#endif
316
317
318
319
320
321static void set_write_to_gram_reg(struct spi_device *spi)
322{
323 struct spi_message msg;
324 struct spi_transfer xfer;
325 unsigned char tbuf[CMD_BUFSIZE];
326
327 memset(&xfer, 0, sizeof(struct spi_transfer));
328
329 spi_message_init(&msg);
330 xfer.tx_buf = tbuf;
331 xfer.rx_buf = NULL;
332 xfer.cs_change = 1;
333
334 tbuf[0] = START_BYTE(ili922x_id, START_RS_INDEX, START_RW_WRITE);
335 tbuf[1] = 0;
336 tbuf[2] = REG_WRITE_DATA_TO_GRAM;
337
338 xfer.bits_per_word = 8;
339 xfer.len = 3;
340 spi_message_add_tail(&xfer, &msg);
341 spi_sync(spi, &msg);
342}
343
344
345
346
347
348
349
350
351
352static int ili922x_poweron(struct spi_device *spi)
353{
354 int ret;
355
356
357 ret = ili922x_write(spi, REG_POWER_CONTROL_1, 0x0000);
358 usleep_range(10000, 10500);
359 ret += ili922x_write(spi, REG_POWER_CONTROL_2, 0x0000);
360 ret += ili922x_write(spi, REG_POWER_CONTROL_3, 0x0000);
361 msleep(40);
362 ret += ili922x_write(spi, REG_POWER_CONTROL_4, 0x0000);
363 msleep(40);
364
365 ret += ili922x_write(spi, 0x56, 0x080F);
366 ret += ili922x_write(spi, REG_POWER_CONTROL_1, 0x4240);
367 usleep_range(10000, 10500);
368 ret += ili922x_write(spi, REG_POWER_CONTROL_2, 0x0000);
369 ret += ili922x_write(spi, REG_POWER_CONTROL_3, 0x0014);
370 msleep(40);
371 ret += ili922x_write(spi, REG_POWER_CONTROL_4, 0x1319);
372 msleep(40);
373
374 return ret;
375}
376
377
378
379
380
381static int ili922x_poweroff(struct spi_device *spi)
382{
383 int ret;
384
385
386 ret = ili922x_write(spi, REG_POWER_CONTROL_1, 0x0000);
387 usleep_range(10000, 10500);
388 ret += ili922x_write(spi, REG_POWER_CONTROL_2, 0x0000);
389 ret += ili922x_write(spi, REG_POWER_CONTROL_3, 0x0000);
390 msleep(40);
391 ret += ili922x_write(spi, REG_POWER_CONTROL_4, 0x0000);
392 msleep(40);
393
394 return ret;
395}
396
397
398
399
400
401
402static void ili922x_display_init(struct spi_device *spi)
403{
404 ili922x_write(spi, REG_START_OSCILLATION, 1);
405 usleep_range(10000, 10500);
406 ili922x_write(spi, REG_DRIVER_OUTPUT_CONTROL, 0x691B);
407 ili922x_write(spi, REG_LCD_AC_DRIVEING_CONTROL, 0x0700);
408 ili922x_write(spi, REG_ENTRY_MODE, 0x1030);
409 ili922x_write(spi, REG_COMPARE_1, 0x0000);
410 ili922x_write(spi, REG_COMPARE_2, 0x0000);
411 ili922x_write(spi, REG_DISPLAY_CONTROL_1, 0x0037);
412 ili922x_write(spi, REG_DISPLAY_CONTROL_2, 0x0202);
413 ili922x_write(spi, REG_DISPLAY_CONTROL_3, 0x0000);
414 ili922x_write(spi, REG_FRAME_CYCLE_CONTROL, 0x0000);
415
416
417 ili922x_write(spi, REG_EXT_INTF_CONTROL, 0x0110);
418
419 ili922x_poweron(spi);
420
421 ili922x_write(spi, REG_GAMMA_CONTROL_1, 0x0302);
422 ili922x_write(spi, REG_GAMMA_CONTROL_2, 0x0407);
423 ili922x_write(spi, REG_GAMMA_CONTROL_3, 0x0304);
424 ili922x_write(spi, REG_GAMMA_CONTROL_4, 0x0203);
425 ili922x_write(spi, REG_GAMMA_CONTROL_5, 0x0706);
426 ili922x_write(spi, REG_GAMMA_CONTROL_6, 0x0407);
427 ili922x_write(spi, REG_GAMMA_CONTROL_7, 0x0706);
428 ili922x_write(spi, REG_GAMMA_CONTROL_8, 0x0000);
429 ili922x_write(spi, REG_GAMMA_CONTROL_9, 0x0C06);
430 ili922x_write(spi, REG_GAMMA_CONTROL_10, 0x0F00);
431 ili922x_write(spi, REG_RAM_ADDRESS_SET, 0x0000);
432 ili922x_write(spi, REG_GATE_SCAN_CONTROL, 0x0000);
433 ili922x_write(spi, REG_VERT_SCROLL_CONTROL, 0x0000);
434 ili922x_write(spi, REG_FIRST_SCREEN_DRIVE_POS, 0xDB00);
435 ili922x_write(spi, REG_SECOND_SCREEN_DRIVE_POS, 0xDB00);
436 ili922x_write(spi, REG_RAM_ADDR_POS_H, 0xAF00);
437 ili922x_write(spi, REG_RAM_ADDR_POS_V, 0xDB00);
438 ili922x_reg_dump(spi);
439 set_write_to_gram_reg(spi);
440}
441
442static int ili922x_lcd_power(struct ili922x *lcd, int power)
443{
444 int ret = 0;
445
446 if (POWER_IS_ON(power) && !POWER_IS_ON(lcd->power))
447 ret = ili922x_poweron(lcd->spi);
448 else if (!POWER_IS_ON(power) && POWER_IS_ON(lcd->power))
449 ret = ili922x_poweroff(lcd->spi);
450
451 if (!ret)
452 lcd->power = power;
453
454 return ret;
455}
456
457static int ili922x_set_power(struct lcd_device *ld, int power)
458{
459 struct ili922x *ili = lcd_get_data(ld);
460
461 return ili922x_lcd_power(ili, power);
462}
463
464static int ili922x_get_power(struct lcd_device *ld)
465{
466 struct ili922x *ili = lcd_get_data(ld);
467
468 return ili->power;
469}
470
471static struct lcd_ops ili922x_ops = {
472 .get_power = ili922x_get_power,
473 .set_power = ili922x_set_power,
474};
475
476static int ili922x_probe(struct spi_device *spi)
477{
478 struct ili922x *ili;
479 struct lcd_device *lcd;
480 int ret;
481 u16 reg = 0;
482
483 ili = devm_kzalloc(&spi->dev, sizeof(*ili), GFP_KERNEL);
484 if (!ili)
485 return -ENOMEM;
486
487 ili->spi = spi;
488 spi_set_drvdata(spi, ili);
489
490
491 ret = ili922x_read(spi, REG_DRIVER_CODE_READ, ®);
492 if (ret || ((reg & ILITEK_DEVICE_ID_MASK) != ILITEK_DEVICE_ID)) {
493 dev_err(&spi->dev,
494 "no LCD found: Chip ID 0x%x, ret %d\n",
495 reg, ret);
496 return -ENODEV;
497 }
498
499 dev_info(&spi->dev, "ILI%x found, SPI freq %d, mode %d\n",
500 reg, spi->max_speed_hz, spi->mode);
501
502 ret = ili922x_read_status(spi, ®);
503 if (ret) {
504 dev_err(&spi->dev, "reading RS failed...\n");
505 return ret;
506 }
507
508 dev_dbg(&spi->dev, "status: 0x%x\n", reg);
509
510 ili922x_display_init(spi);
511
512 ili->power = FB_BLANK_POWERDOWN;
513
514 lcd = devm_lcd_device_register(&spi->dev, "ili922xlcd", &spi->dev, ili,
515 &ili922x_ops);
516 if (IS_ERR(lcd)) {
517 dev_err(&spi->dev, "cannot register LCD\n");
518 return PTR_ERR(lcd);
519 }
520
521 ili->ld = lcd;
522 spi_set_drvdata(spi, ili);
523
524 ili922x_lcd_power(ili, FB_BLANK_UNBLANK);
525
526 return 0;
527}
528
529static int ili922x_remove(struct spi_device *spi)
530{
531 ili922x_poweroff(spi);
532 return 0;
533}
534
535static struct spi_driver ili922x_driver = {
536 .driver = {
537 .name = "ili922x",
538 },
539 .probe = ili922x_probe,
540 .remove = ili922x_remove,
541};
542
543module_spi_driver(ili922x_driver);
544
545MODULE_AUTHOR("Stefano Babic <sbabic@denx.de>");
546MODULE_DESCRIPTION("ILI9221/9222 LCD driver");
547MODULE_LICENSE("GPL");
548MODULE_PARM_DESC(ili922x_id, "set controller identifier (default=1)");
549MODULE_PARM_DESC(tx_invert, "invert bytes before sending");
550