1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16#include <linux/dmaengine.h>
17#include <linux/dma/pxa-dma.h>
18#include <linux/gpio.h>
19#include <linux/gpio-pxa.h>
20#include <linux/module.h>
21#include <linux/kernel.h>
22#include <linux/init.h>
23#include <linux/platform_device.h>
24#include <linux/suspend.h>
25#include <linux/syscore_ops.h>
26#include <linux/irq.h>
27#include <linux/irqchip.h>
28#include <linux/platform_data/mmp_dma.h>
29
30#include <asm/mach/map.h>
31#include <asm/suspend.h>
32#include <mach/hardware.h>
33#include <mach/irqs.h>
34#include "pxa25x.h"
35#include <mach/reset.h>
36#include "pm.h"
37#include <mach/dma.h>
38#include <mach/smemc.h>
39
40#include "generic.h"
41#include "devices.h"
42
43
44
45
46
47#ifdef CONFIG_PM
48
49#define SAVE(x) sleep_save[SLEEP_SAVE_##x] = x
50#define RESTORE(x) x = sleep_save[SLEEP_SAVE_##x]
51
52
53
54
55
56
57enum {
58 SLEEP_SAVE_PSTR,
59 SLEEP_SAVE_COUNT
60};
61
62
63static void pxa25x_cpu_pm_save(unsigned long *sleep_save)
64{
65 SAVE(PSTR);
66}
67
68static void pxa25x_cpu_pm_restore(unsigned long *sleep_save)
69{
70 RESTORE(PSTR);
71}
72
73static void pxa25x_cpu_pm_enter(suspend_state_t state)
74{
75
76 RCSR = RCSR_HWR | RCSR_WDR | RCSR_SMR | RCSR_GPR;
77
78 switch (state) {
79 case PM_SUSPEND_MEM:
80 cpu_suspend(PWRMODE_SLEEP, pxa25x_finish_suspend);
81 break;
82 }
83}
84
85static int pxa25x_cpu_pm_prepare(void)
86{
87
88 PSPR = __pa_symbol(cpu_resume);
89 return 0;
90}
91
92static void pxa25x_cpu_pm_finish(void)
93{
94
95 PSPR = 0;
96}
97
98static struct pxa_cpu_pm_fns pxa25x_cpu_pm_fns = {
99 .save_count = SLEEP_SAVE_COUNT,
100 .valid = suspend_valid_only_mem,
101 .save = pxa25x_cpu_pm_save,
102 .restore = pxa25x_cpu_pm_restore,
103 .enter = pxa25x_cpu_pm_enter,
104 .prepare = pxa25x_cpu_pm_prepare,
105 .finish = pxa25x_cpu_pm_finish,
106};
107
108static void __init pxa25x_init_pm(void)
109{
110 pxa_cpu_pm_fns = &pxa25x_cpu_pm_fns;
111}
112#else
113static inline void pxa25x_init_pm(void) {}
114#endif
115
116
117
118
119static int pxa25x_set_wake(struct irq_data *d, unsigned int on)
120{
121 int gpio = pxa_irq_to_gpio(d->irq);
122 uint32_t mask = 0;
123
124 if (gpio >= 0 && gpio < 85)
125 return gpio_set_wake(gpio, on);
126
127 if (d->irq == IRQ_RTCAlrm) {
128 mask = PWER_RTC;
129 goto set_pwer;
130 }
131
132 return -EINVAL;
133
134set_pwer:
135 if (on)
136 PWER |= mask;
137 else
138 PWER &=~mask;
139
140 return 0;
141}
142
143void __init pxa25x_init_irq(void)
144{
145 pxa_init_irq(32, pxa25x_set_wake);
146}
147
148#ifdef CONFIG_CPU_PXA26x
149void __init pxa26x_init_irq(void)
150{
151 pxa_init_irq(32, pxa25x_set_wake);
152}
153#endif
154
155static int __init __init
156pxa25x_dt_init_irq(struct device_node *node, struct device_node *parent)
157{
158 pxa_dt_irq_init(pxa25x_set_wake);
159 set_handle_irq(icip_handle_irq);
160
161 return 0;
162}
163IRQCHIP_DECLARE(pxa25x_intc, "marvell,pxa-intc", pxa25x_dt_init_irq);
164
165static struct map_desc pxa25x_io_desc[] __initdata = {
166 {
167 .virtual = (unsigned long)SMEMC_VIRT,
168 .pfn = __phys_to_pfn(PXA2XX_SMEMC_BASE),
169 .length = SMEMC_SIZE,
170 .type = MT_DEVICE
171 }, {
172 .virtual = UNCACHED_PHYS_0,
173 .pfn = __phys_to_pfn(0x00000000),
174 .length = UNCACHED_PHYS_0_SIZE,
175 .type = MT_DEVICE
176 },
177};
178
179void __init pxa25x_map_io(void)
180{
181 pxa_map_io();
182 iotable_init(ARRAY_AND_SIZE(pxa25x_io_desc));
183 pxa25x_get_clk_frequency_khz(1);
184}
185
186static struct pxa_gpio_platform_data pxa25x_gpio_info __initdata = {
187 .irq_base = PXA_GPIO_TO_IRQ(0),
188 .gpio_set_wake = gpio_set_wake,
189};
190
191static struct platform_device *pxa25x_devices[] __initdata = {
192 &pxa25x_device_udc,
193 &pxa_device_pmu,
194 &pxa_device_i2s,
195 &sa1100_device_rtc,
196 &pxa25x_device_ssp,
197 &pxa25x_device_nssp,
198 &pxa25x_device_assp,
199 &pxa25x_device_pwm0,
200 &pxa25x_device_pwm1,
201 &pxa_device_asoc_platform,
202};
203
204static const struct dma_slave_map pxa25x_slave_map[] = {
205
206 { "pxa2xx-ac97", "pcm_pcm_mic_mono", PDMA_FILTER_PARAM(LOWEST, 8) },
207 { "pxa2xx-ac97", "pcm_pcm_aux_mono_in", PDMA_FILTER_PARAM(LOWEST, 9) },
208 { "pxa2xx-ac97", "pcm_pcm_aux_mono_out",
209 PDMA_FILTER_PARAM(LOWEST, 10) },
210 { "pxa2xx-ac97", "pcm_pcm_stereo_in", PDMA_FILTER_PARAM(LOWEST, 11) },
211 { "pxa2xx-ac97", "pcm_pcm_stereo_out", PDMA_FILTER_PARAM(LOWEST, 12) },
212 { "pxa-ssp-dai.1", "rx", PDMA_FILTER_PARAM(LOWEST, 13) },
213 { "pxa-ssp-dai.1", "tx", PDMA_FILTER_PARAM(LOWEST, 14) },
214 { "pxa-ssp-dai.2", "rx", PDMA_FILTER_PARAM(LOWEST, 15) },
215 { "pxa-ssp-dai.2", "tx", PDMA_FILTER_PARAM(LOWEST, 16) },
216 { "pxa2xx-ir", "rx", PDMA_FILTER_PARAM(LOWEST, 17) },
217 { "pxa2xx-ir", "tx", PDMA_FILTER_PARAM(LOWEST, 18) },
218 { "pxa2xx-mci.0", "rx", PDMA_FILTER_PARAM(LOWEST, 21) },
219 { "pxa2xx-mci.0", "tx", PDMA_FILTER_PARAM(LOWEST, 22) },
220
221
222 { "pxa25x-ssp.0", "rx", PDMA_FILTER_PARAM(LOWEST, 13) },
223 { "pxa25x-ssp.0", "tx", PDMA_FILTER_PARAM(LOWEST, 14) },
224 { "pxa25x-nssp.1", "rx", PDMA_FILTER_PARAM(LOWEST, 15) },
225 { "pxa25x-nssp.1", "tx", PDMA_FILTER_PARAM(LOWEST, 16) },
226 { "pxa25x-nssp.2", "rx", PDMA_FILTER_PARAM(LOWEST, 23) },
227 { "pxa25x-nssp.2", "tx", PDMA_FILTER_PARAM(LOWEST, 24) },
228};
229
230static struct mmp_dma_platdata pxa25x_dma_pdata = {
231 .dma_channels = 16,
232 .nb_requestors = 40,
233 .slave_map = pxa25x_slave_map,
234 .slave_map_cnt = ARRAY_SIZE(pxa25x_slave_map),
235};
236
237static int __init pxa25x_init(void)
238{
239 int ret = 0;
240
241 if (cpu_is_pxa25x()) {
242
243 reset_status = RCSR;
244
245 pxa25x_init_pm();
246
247 register_syscore_ops(&pxa_irq_syscore_ops);
248 register_syscore_ops(&pxa2xx_mfp_syscore_ops);
249
250 if (!of_have_populated_dt()) {
251 pxa2xx_set_dmac_info(&pxa25x_dma_pdata);
252 pxa_register_device(&pxa25x_device_gpio, &pxa25x_gpio_info);
253 ret = platform_add_devices(pxa25x_devices,
254 ARRAY_SIZE(pxa25x_devices));
255 }
256 }
257
258 return ret;
259}
260
261postcore_initcall(pxa25x_init);
262