1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22#ifndef RT2800_H
23#define RT2800_H
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49#define RF2820 0x0001
50#define RF2850 0x0002
51#define RF2720 0x0003
52#define RF2750 0x0004
53#define RF3020 0x0005
54#define RF2020 0x0006
55#define RF3021 0x0007
56#define RF3022 0x0008
57#define RF3052 0x0009
58#define RF2853 0x000a
59#define RF3320 0x000b
60#define RF3322 0x000c
61#define RF3053 0x000d
62#define RF5592 0x000f
63#define RF3070 0x3070
64#define RF3290 0x3290
65#define RF3853 0x3853
66#define RF5350 0x5350
67#define RF5360 0x5360
68#define RF5362 0x5362
69#define RF5370 0x5370
70#define RF5372 0x5372
71#define RF5390 0x5390
72#define RF5392 0x5392
73#define RF7620 0x7620
74
75
76
77
78#define REV_RT2860C 0x0100
79#define REV_RT2860D 0x0101
80#define REV_RT2872E 0x0200
81#define REV_RT3070E 0x0200
82#define REV_RT3070F 0x0201
83#define REV_RT3071E 0x0211
84#define REV_RT3090E 0x0211
85#define REV_RT3390E 0x0211
86#define REV_RT3593E 0x0211
87#define REV_RT5390F 0x0502
88#define REV_RT5370G 0x0503
89#define REV_RT5390R 0x1502
90#define REV_RT5592C 0x0221
91
92#define DEFAULT_RSSI_OFFSET 120
93
94
95
96
97#define CSR_REG_BASE 0x1000
98#define CSR_REG_SIZE 0x0800
99#define EEPROM_BASE 0x0000
100#define EEPROM_SIZE 0x0200
101#define BBP_BASE 0x0000
102#define BBP_SIZE 0x00ff
103#define RF_BASE 0x0004
104#define RF_SIZE 0x0010
105#define RFCSR_BASE 0x0000
106#define RFCSR_SIZE 0x0040
107
108
109
110
111#define NUM_TX_QUEUES 4
112
113
114
115
116
117
118
119
120
121#define MAC_CSR0_3290 0x0000
122
123
124
125
126
127
128
129#define E2PROM_CSR 0x0004
130#define E2PROM_CSR_DATA_CLOCK FIELD32(0x00000001)
131#define E2PROM_CSR_CHIP_SELECT FIELD32(0x00000002)
132#define E2PROM_CSR_DATA_IN FIELD32(0x00000004)
133#define E2PROM_CSR_DATA_OUT FIELD32(0x00000008)
134#define E2PROM_CSR_TYPE FIELD32(0x00000030)
135#define E2PROM_CSR_LOAD_STATUS FIELD32(0x00000040)
136#define E2PROM_CSR_RELOAD FIELD32(0x00000080)
137
138
139
140
141#define CMB_CTRL 0x0020
142#define AUX_OPT_BIT0 FIELD32(0x00000001)
143#define AUX_OPT_BIT1 FIELD32(0x00000002)
144#define AUX_OPT_BIT2 FIELD32(0x00000004)
145#define AUX_OPT_BIT3 FIELD32(0x00000008)
146#define AUX_OPT_BIT4 FIELD32(0x00000010)
147#define AUX_OPT_BIT5 FIELD32(0x00000020)
148#define AUX_OPT_BIT6 FIELD32(0x00000040)
149#define AUX_OPT_BIT7 FIELD32(0x00000080)
150#define AUX_OPT_BIT8 FIELD32(0x00000100)
151#define AUX_OPT_BIT9 FIELD32(0x00000200)
152#define AUX_OPT_BIT10 FIELD32(0x00000400)
153#define AUX_OPT_BIT11 FIELD32(0x00000800)
154#define AUX_OPT_BIT12 FIELD32(0x00001000)
155#define AUX_OPT_BIT13 FIELD32(0x00002000)
156#define AUX_OPT_BIT14 FIELD32(0x00004000)
157#define AUX_OPT_BIT15 FIELD32(0x00008000)
158#define LDO25_LEVEL FIELD32(0x00030000)
159#define LDO25_LARGEA FIELD32(0x00040000)
160#define LDO25_FRC_ON FIELD32(0x00080000)
161#define CMB_RSV FIELD32(0x00300000)
162#define XTAL_RDY FIELD32(0x00400000)
163#define PLL_LD FIELD32(0x00800000)
164#define LDO_CORE_LEVEL FIELD32(0x0F000000)
165#define LDO_BGSEL FIELD32(0x30000000)
166#define LDO3_EN FIELD32(0x40000000)
167#define LDO0_EN FIELD32(0x80000000)
168
169
170
171
172#define EFUSE_CTRL_3290 0x0024
173
174
175
176
177#define EFUSE_DATA3_3290 0x0028
178
179
180
181
182#define EFUSE_DATA2_3290 0x002c
183
184
185
186
187#define EFUSE_DATA1_3290 0x0030
188
189
190
191
192#define EFUSE_DATA0_3290 0x0034
193
194
195
196
197
198#define OSC_CTRL 0x0038
199#define OSC_REF_CYCLE FIELD32(0x00001fff)
200#define OSC_RSV FIELD32(0x0000e000)
201#define OSC_CAL_CNT FIELD32(0x0fff0000)
202#define OSC_CAL_ACK FIELD32(0x10000000)
203#define OSC_CLK_32K_VLD FIELD32(0x20000000)
204#define OSC_CAL_REQ FIELD32(0x40000000)
205#define OSC_ROSC_EN FIELD32(0x80000000)
206
207
208
209
210#define COEX_CFG0 0x0040
211#define COEX_CFG_ANT FIELD32(0xff000000)
212
213
214
215#define COEX_CFG1 0x0044
216
217
218
219
220#define COEX_CFG2 0x0048
221#define BT_COEX_CFG1 FIELD32(0xff000000)
222#define BT_COEX_CFG0 FIELD32(0x00ff0000)
223#define WL_COEX_CFG1 FIELD32(0x0000ff00)
224#define WL_COEX_CFG0 FIELD32(0x000000ff)
225
226
227
228
229#define PLL_CTRL 0x0050
230#define PLL_RESERVED_INPUT1 FIELD32(0x000000ff)
231#define PLL_RESERVED_INPUT2 FIELD32(0x0000ff00)
232#define PLL_CONTROL FIELD32(0x00070000)
233#define PLL_LPF_R1 FIELD32(0x00080000)
234#define PLL_LPF_C1_CTRL FIELD32(0x00300000)
235#define PLL_LPF_C2_CTRL FIELD32(0x00c00000)
236#define PLL_CP_CURRENT_CTRL FIELD32(0x03000000)
237#define PLL_PFD_DELAY_CTRL FIELD32(0x0c000000)
238#define PLL_LOCK_CTRL FIELD32(0x70000000)
239#define PLL_VBGBK_EN FIELD32(0x80000000)
240
241
242
243
244
245
246#define WLAN_FUN_CTRL 0x0080
247#define WLAN_EN FIELD32(0x00000001)
248#define WLAN_CLK_EN FIELD32(0x00000002)
249#define WLAN_RSV1 FIELD32(0x00000004)
250#define WLAN_RESET FIELD32(0x00000008)
251#define PCIE_APP0_CLK_REQ FIELD32(0x00000010)
252#define FRC_WL_ANT_SET FIELD32(0x00000020)
253#define INV_TR_SW0 FIELD32(0x00000040)
254#define WLAN_GPIO_IN_BIT0 FIELD32(0x00000100)
255#define WLAN_GPIO_IN_BIT1 FIELD32(0x00000200)
256#define WLAN_GPIO_IN_BIT2 FIELD32(0x00000400)
257#define WLAN_GPIO_IN_BIT3 FIELD32(0x00000800)
258#define WLAN_GPIO_IN_BIT4 FIELD32(0x00001000)
259#define WLAN_GPIO_IN_BIT5 FIELD32(0x00002000)
260#define WLAN_GPIO_IN_BIT6 FIELD32(0x00004000)
261#define WLAN_GPIO_IN_BIT7 FIELD32(0x00008000)
262#define WLAN_GPIO_IN_BIT_ALL FIELD32(0x0000ff00)
263#define WLAN_GPIO_OUT_BIT0 FIELD32(0x00010000)
264#define WLAN_GPIO_OUT_BIT1 FIELD32(0x00020000)
265#define WLAN_GPIO_OUT_BIT2 FIELD32(0x00040000)
266#define WLAN_GPIO_OUT_BIT3 FIELD32(0x00050000)
267#define WLAN_GPIO_OUT_BIT4 FIELD32(0x00100000)
268#define WLAN_GPIO_OUT_BIT5 FIELD32(0x00200000)
269#define WLAN_GPIO_OUT_BIT6 FIELD32(0x00400000)
270#define WLAN_GPIO_OUT_BIT7 FIELD32(0x00800000)
271#define WLAN_GPIO_OUT_BIT_ALL FIELD32(0x00ff0000)
272#define WLAN_GPIO_OUT_OE_BIT0 FIELD32(0x01000000)
273#define WLAN_GPIO_OUT_OE_BIT1 FIELD32(0x02000000)
274#define WLAN_GPIO_OUT_OE_BIT2 FIELD32(0x04000000)
275#define WLAN_GPIO_OUT_OE_BIT3 FIELD32(0x08000000)
276#define WLAN_GPIO_OUT_OE_BIT4 FIELD32(0x10000000)
277#define WLAN_GPIO_OUT_OE_BIT5 FIELD32(0x20000000)
278#define WLAN_GPIO_OUT_OE_BIT6 FIELD32(0x40000000)
279#define WLAN_GPIO_OUT_OE_BIT7 FIELD32(0x80000000)
280#define WLAN_GPIO_OUT_OE_BIT_ALL FIELD32(0xff000000)
281
282
283
284
285#define AUX_CTRL 0x10c
286#define AUX_CTRL_WAKE_PCIE_EN FIELD32(0x00000002)
287#define AUX_CTRL_FORCE_PCIE_CLK FIELD32(0x00000400)
288
289
290
291
292#define OPT_14_CSR 0x0114
293#define OPT_14_CSR_BIT0 FIELD32(0x00000001)
294
295
296
297
298
299
300#define INT_SOURCE_CSR 0x0200
301#define INT_SOURCE_CSR_RXDELAYINT FIELD32(0x00000001)
302#define INT_SOURCE_CSR_TXDELAYINT FIELD32(0x00000002)
303#define INT_SOURCE_CSR_RX_DONE FIELD32(0x00000004)
304#define INT_SOURCE_CSR_AC0_DMA_DONE FIELD32(0x00000008)
305#define INT_SOURCE_CSR_AC1_DMA_DONE FIELD32(0x00000010)
306#define INT_SOURCE_CSR_AC2_DMA_DONE FIELD32(0x00000020)
307#define INT_SOURCE_CSR_AC3_DMA_DONE FIELD32(0x00000040)
308#define INT_SOURCE_CSR_HCCA_DMA_DONE FIELD32(0x00000080)
309#define INT_SOURCE_CSR_MGMT_DMA_DONE FIELD32(0x00000100)
310#define INT_SOURCE_CSR_MCU_COMMAND FIELD32(0x00000200)
311#define INT_SOURCE_CSR_RXTX_COHERENT FIELD32(0x00000400)
312#define INT_SOURCE_CSR_TBTT FIELD32(0x00000800)
313#define INT_SOURCE_CSR_PRE_TBTT FIELD32(0x00001000)
314#define INT_SOURCE_CSR_TX_FIFO_STATUS FIELD32(0x00002000)
315#define INT_SOURCE_CSR_AUTO_WAKEUP FIELD32(0x00004000)
316#define INT_SOURCE_CSR_GPTIMER FIELD32(0x00008000)
317#define INT_SOURCE_CSR_RX_COHERENT FIELD32(0x00010000)
318#define INT_SOURCE_CSR_TX_COHERENT FIELD32(0x00020000)
319
320
321
322
323#define INT_MASK_CSR 0x0204
324#define INT_MASK_CSR_RXDELAYINT FIELD32(0x00000001)
325#define INT_MASK_CSR_TXDELAYINT FIELD32(0x00000002)
326#define INT_MASK_CSR_RX_DONE FIELD32(0x00000004)
327#define INT_MASK_CSR_AC0_DMA_DONE FIELD32(0x00000008)
328#define INT_MASK_CSR_AC1_DMA_DONE FIELD32(0x00000010)
329#define INT_MASK_CSR_AC2_DMA_DONE FIELD32(0x00000020)
330#define INT_MASK_CSR_AC3_DMA_DONE FIELD32(0x00000040)
331#define INT_MASK_CSR_HCCA_DMA_DONE FIELD32(0x00000080)
332#define INT_MASK_CSR_MGMT_DMA_DONE FIELD32(0x00000100)
333#define INT_MASK_CSR_MCU_COMMAND FIELD32(0x00000200)
334#define INT_MASK_CSR_RXTX_COHERENT FIELD32(0x00000400)
335#define INT_MASK_CSR_TBTT FIELD32(0x00000800)
336#define INT_MASK_CSR_PRE_TBTT FIELD32(0x00001000)
337#define INT_MASK_CSR_TX_FIFO_STATUS FIELD32(0x00002000)
338#define INT_MASK_CSR_AUTO_WAKEUP FIELD32(0x00004000)
339#define INT_MASK_CSR_GPTIMER FIELD32(0x00008000)
340#define INT_MASK_CSR_RX_COHERENT FIELD32(0x00010000)
341#define INT_MASK_CSR_TX_COHERENT FIELD32(0x00020000)
342
343
344
345
346#define WPDMA_GLO_CFG 0x0208
347#define WPDMA_GLO_CFG_ENABLE_TX_DMA FIELD32(0x00000001)
348#define WPDMA_GLO_CFG_TX_DMA_BUSY FIELD32(0x00000002)
349#define WPDMA_GLO_CFG_ENABLE_RX_DMA FIELD32(0x00000004)
350#define WPDMA_GLO_CFG_RX_DMA_BUSY FIELD32(0x00000008)
351#define WPDMA_GLO_CFG_WP_DMA_BURST_SIZE FIELD32(0x00000030)
352#define WPDMA_GLO_CFG_TX_WRITEBACK_DONE FIELD32(0x00000040)
353#define WPDMA_GLO_CFG_BIG_ENDIAN FIELD32(0x00000080)
354#define WPDMA_GLO_CFG_RX_HDR_SCATTER FIELD32(0x0000ff00)
355#define WPDMA_GLO_CFG_HDR_SEG_LEN FIELD32(0xffff0000)
356
357
358
359
360#define WPDMA_RST_IDX 0x020c
361#define WPDMA_RST_IDX_DTX_IDX0 FIELD32(0x00000001)
362#define WPDMA_RST_IDX_DTX_IDX1 FIELD32(0x00000002)
363#define WPDMA_RST_IDX_DTX_IDX2 FIELD32(0x00000004)
364#define WPDMA_RST_IDX_DTX_IDX3 FIELD32(0x00000008)
365#define WPDMA_RST_IDX_DTX_IDX4 FIELD32(0x00000010)
366#define WPDMA_RST_IDX_DTX_IDX5 FIELD32(0x00000020)
367#define WPDMA_RST_IDX_DRX_IDX0 FIELD32(0x00010000)
368
369
370
371
372#define DELAY_INT_CFG 0x0210
373#define DELAY_INT_CFG_RXMAX_PTIME FIELD32(0x000000ff)
374#define DELAY_INT_CFG_RXMAX_PINT FIELD32(0x00007f00)
375#define DELAY_INT_CFG_RXDLY_INT_EN FIELD32(0x00008000)
376#define DELAY_INT_CFG_TXMAX_PTIME FIELD32(0x00ff0000)
377#define DELAY_INT_CFG_TXMAX_PINT FIELD32(0x7f000000)
378#define DELAY_INT_CFG_TXDLY_INT_EN FIELD32(0x80000000)
379
380
381
382
383
384
385
386
387#define WMM_AIFSN_CFG 0x0214
388#define WMM_AIFSN_CFG_AIFSN0 FIELD32(0x0000000f)
389#define WMM_AIFSN_CFG_AIFSN1 FIELD32(0x000000f0)
390#define WMM_AIFSN_CFG_AIFSN2 FIELD32(0x00000f00)
391#define WMM_AIFSN_CFG_AIFSN3 FIELD32(0x0000f000)
392
393
394
395
396
397
398
399
400#define WMM_CWMIN_CFG 0x0218
401#define WMM_CWMIN_CFG_CWMIN0 FIELD32(0x0000000f)
402#define WMM_CWMIN_CFG_CWMIN1 FIELD32(0x000000f0)
403#define WMM_CWMIN_CFG_CWMIN2 FIELD32(0x00000f00)
404#define WMM_CWMIN_CFG_CWMIN3 FIELD32(0x0000f000)
405
406
407
408
409
410
411
412
413#define WMM_CWMAX_CFG 0x021c
414#define WMM_CWMAX_CFG_CWMAX0 FIELD32(0x0000000f)
415#define WMM_CWMAX_CFG_CWMAX1 FIELD32(0x000000f0)
416#define WMM_CWMAX_CFG_CWMAX2 FIELD32(0x00000f00)
417#define WMM_CWMAX_CFG_CWMAX3 FIELD32(0x0000f000)
418
419
420
421
422
423
424#define WMM_TXOP0_CFG 0x0220
425#define WMM_TXOP0_CFG_AC0TXOP FIELD32(0x0000ffff)
426#define WMM_TXOP0_CFG_AC1TXOP FIELD32(0xffff0000)
427
428
429
430
431
432
433#define WMM_TXOP1_CFG 0x0224
434#define WMM_TXOP1_CFG_AC2TXOP FIELD32(0x0000ffff)
435#define WMM_TXOP1_CFG_AC3TXOP FIELD32(0xffff0000)
436
437
438
439
440
441
442#define GPIO_CTRL 0x0228
443#define GPIO_CTRL_VAL0 FIELD32(0x00000001)
444#define GPIO_CTRL_VAL1 FIELD32(0x00000002)
445#define GPIO_CTRL_VAL2 FIELD32(0x00000004)
446#define GPIO_CTRL_VAL3 FIELD32(0x00000008)
447#define GPIO_CTRL_VAL4 FIELD32(0x00000010)
448#define GPIO_CTRL_VAL5 FIELD32(0x00000020)
449#define GPIO_CTRL_VAL6 FIELD32(0x00000040)
450#define GPIO_CTRL_VAL7 FIELD32(0x00000080)
451#define GPIO_CTRL_DIR0 FIELD32(0x00000100)
452#define GPIO_CTRL_DIR1 FIELD32(0x00000200)
453#define GPIO_CTRL_DIR2 FIELD32(0x00000400)
454#define GPIO_CTRL_DIR3 FIELD32(0x00000800)
455#define GPIO_CTRL_DIR4 FIELD32(0x00001000)
456#define GPIO_CTRL_DIR5 FIELD32(0x00002000)
457#define GPIO_CTRL_DIR6 FIELD32(0x00004000)
458#define GPIO_CTRL_DIR7 FIELD32(0x00008000)
459#define GPIO_CTRL_VAL8 FIELD32(0x00010000)
460#define GPIO_CTRL_VAL9 FIELD32(0x00020000)
461#define GPIO_CTRL_VAL10 FIELD32(0x00040000)
462#define GPIO_CTRL_DIR8 FIELD32(0x01000000)
463#define GPIO_CTRL_DIR9 FIELD32(0x02000000)
464#define GPIO_CTRL_DIR10 FIELD32(0x04000000)
465
466
467
468
469#define MCU_CMD_CFG 0x022c
470
471
472
473
474#define TX_BASE_PTR0 0x0230
475#define TX_MAX_CNT0 0x0234
476#define TX_CTX_IDX0 0x0238
477#define TX_DTX_IDX0 0x023c
478
479
480
481
482#define TX_BASE_PTR1 0x0240
483#define TX_MAX_CNT1 0x0244
484#define TX_CTX_IDX1 0x0248
485#define TX_DTX_IDX1 0x024c
486
487
488
489
490#define TX_BASE_PTR2 0x0250
491#define TX_MAX_CNT2 0x0254
492#define TX_CTX_IDX2 0x0258
493#define TX_DTX_IDX2 0x025c
494
495
496
497
498#define TX_BASE_PTR3 0x0260
499#define TX_MAX_CNT3 0x0264
500#define TX_CTX_IDX3 0x0268
501#define TX_DTX_IDX3 0x026c
502
503
504
505
506#define TX_BASE_PTR4 0x0270
507#define TX_MAX_CNT4 0x0274
508#define TX_CTX_IDX4 0x0278
509#define TX_DTX_IDX4 0x027c
510
511
512
513
514#define TX_BASE_PTR5 0x0280
515#define TX_MAX_CNT5 0x0284
516#define TX_CTX_IDX5 0x0288
517#define TX_DTX_IDX5 0x028c
518
519
520
521
522#define RX_BASE_PTR 0x0290
523#define RX_MAX_CNT 0x0294
524#define RX_CRX_IDX 0x0298
525#define RX_DRX_IDX 0x029c
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541#define USB_DMA_CFG 0x02a0
542#define USB_DMA_CFG_RX_BULK_AGG_TIMEOUT FIELD32(0x000000ff)
543#define USB_DMA_CFG_RX_BULK_AGG_LIMIT FIELD32(0x0000ff00)
544#define USB_DMA_CFG_PHY_CLEAR FIELD32(0x00010000)
545#define USB_DMA_CFG_TX_CLEAR FIELD32(0x00080000)
546#define USB_DMA_CFG_TXOP_HALT FIELD32(0x00100000)
547#define USB_DMA_CFG_RX_BULK_AGG_EN FIELD32(0x00200000)
548#define USB_DMA_CFG_RX_BULK_EN FIELD32(0x00400000)
549#define USB_DMA_CFG_TX_BULK_EN FIELD32(0x00800000)
550#define USB_DMA_CFG_EP_OUT_VALID FIELD32(0x3f000000)
551#define USB_DMA_CFG_RX_BUSY FIELD32(0x40000000)
552#define USB_DMA_CFG_TX_BUSY FIELD32(0x80000000)
553
554
555
556
557
558
559
560#define US_CYC_CNT 0x02a4
561#define US_CYC_CNT_BT_MODE_EN FIELD32(0x00000100)
562#define US_CYC_CNT_CLOCK_CYCLE FIELD32(0x000000ff)
563
564
565
566
567
568#define PBF_SYS_CTRL 0x0400
569#define PBF_SYS_CTRL_READY FIELD32(0x00000080)
570#define PBF_SYS_CTRL_HOST_RAM_WRITE FIELD32(0x00010000)
571
572
573
574
575#define HOST_CMD_CSR 0x0404
576#define HOST_CMD_CSR_HOST_COMMAND FIELD32(0x000000ff)
577
578
579
580
581
582#define PBF_CFG 0x0408
583#define PBF_MAX_PCNT 0x040c
584#define PBF_CTRL 0x0410
585#define PBF_INT_STA 0x0414
586#define PBF_INT_ENA 0x0418
587
588
589
590
591#define BCN_OFFSET0 0x042c
592#define BCN_OFFSET0_BCN0 FIELD32(0x000000ff)
593#define BCN_OFFSET0_BCN1 FIELD32(0x0000ff00)
594#define BCN_OFFSET0_BCN2 FIELD32(0x00ff0000)
595#define BCN_OFFSET0_BCN3 FIELD32(0xff000000)
596
597
598
599
600#define BCN_OFFSET1 0x0430
601#define BCN_OFFSET1_BCN4 FIELD32(0x000000ff)
602#define BCN_OFFSET1_BCN5 FIELD32(0x0000ff00)
603#define BCN_OFFSET1_BCN6 FIELD32(0x00ff0000)
604#define BCN_OFFSET1_BCN7 FIELD32(0xff000000)
605
606
607
608
609
610
611
612
613#define TXRXQ_PCNT 0x0438
614#define TXRXQ_PCNT_TX0Q FIELD32(0x000000ff)
615#define TXRXQ_PCNT_TX1Q FIELD32(0x0000ff00)
616#define TXRXQ_PCNT_TX2Q FIELD32(0x00ff0000)
617#define TXRXQ_PCNT_RX0Q FIELD32(0xff000000)
618
619
620
621
622
623#define PBF_DBG 0x043c
624
625
626
627
628#define RF_CSR_CFG 0x0500
629#define RF_CSR_CFG_DATA FIELD32(0x000000ff)
630#define RF_CSR_CFG_REGNUM FIELD32(0x00003f00)
631#define RF_CSR_CFG_WRITE FIELD32(0x00010000)
632#define RF_CSR_CFG_BUSY FIELD32(0x00020000)
633
634
635
636
637#define RF_CSR_CFG_DATA_MT7620 FIELD32(0x0000ff00)
638#define RF_CSR_CFG_REGNUM_MT7620 FIELD32(0x03ff0000)
639#define RF_CSR_CFG_WRITE_MT7620 FIELD32(0x00000010)
640#define RF_CSR_CFG_BUSY_MT7620 FIELD32(0x00000001)
641
642
643#define RF_CONTROL0 0x0518
644#define RF_BYPASS0 0x051c
645#define RF_CONTROL1 0x0520
646#define RF_BYPASS1 0x0524
647#define RF_CONTROL2 0x0528
648#define RF_BYPASS2 0x052c
649#define RF_CONTROL3 0x0530
650#define RF_BYPASS3 0x0534
651
652
653
654
655#define EFUSE_CTRL 0x0580
656#define EFUSE_CTRL_ADDRESS_IN FIELD32(0x03fe0000)
657#define EFUSE_CTRL_MODE FIELD32(0x000000c0)
658#define EFUSE_CTRL_KICK FIELD32(0x40000000)
659#define EFUSE_CTRL_PRESENT FIELD32(0x80000000)
660
661
662
663
664#define EFUSE_DATA0 0x0590
665
666
667
668
669#define EFUSE_DATA1 0x0594
670
671
672
673
674#define EFUSE_DATA2 0x0598
675
676
677
678
679#define EFUSE_DATA3 0x059c
680
681
682
683
684#define LDO_CFG0 0x05d4
685#define LDO_CFG0_DELAY3 FIELD32(0x000000ff)
686#define LDO_CFG0_DELAY2 FIELD32(0x0000ff00)
687#define LDO_CFG0_DELAY1 FIELD32(0x00ff0000)
688#define LDO_CFG0_BGSEL FIELD32(0x03000000)
689#define LDO_CFG0_LDO_CORE_VLEVEL FIELD32(0x1c000000)
690#define LD0_CFG0_LDO25_LEVEL FIELD32(0x60000000)
691#define LDO_CFG0_LDO25_LARGEA FIELD32(0x80000000)
692
693
694
695
696#define GPIO_SWITCH 0x05dc
697#define GPIO_SWITCH_0 FIELD32(0x00000001)
698#define GPIO_SWITCH_1 FIELD32(0x00000002)
699#define GPIO_SWITCH_2 FIELD32(0x00000004)
700#define GPIO_SWITCH_3 FIELD32(0x00000008)
701#define GPIO_SWITCH_4 FIELD32(0x00000010)
702#define GPIO_SWITCH_5 FIELD32(0x00000020)
703#define GPIO_SWITCH_6 FIELD32(0x00000040)
704#define GPIO_SWITCH_7 FIELD32(0x00000080)
705
706
707
708
709#define MAC_DEBUG_INDEX 0x05e8
710#define MAC_DEBUG_INDEX_XTAL FIELD32(0x80000000)
711
712
713
714
715
716
717
718
719
720
721
722#define MAC_CSR0 0x1000
723#define MAC_CSR0_REVISION FIELD32(0x0000ffff)
724#define MAC_CSR0_CHIPSET FIELD32(0xffff0000)
725
726
727
728
729#define MAC_SYS_CTRL 0x1004
730#define MAC_SYS_CTRL_RESET_CSR FIELD32(0x00000001)
731#define MAC_SYS_CTRL_RESET_BBP FIELD32(0x00000002)
732#define MAC_SYS_CTRL_ENABLE_TX FIELD32(0x00000004)
733#define MAC_SYS_CTRL_ENABLE_RX FIELD32(0x00000008)
734#define MAC_SYS_CTRL_CONTINUOUS_TX FIELD32(0x00000010)
735#define MAC_SYS_CTRL_LOOPBACK FIELD32(0x00000020)
736#define MAC_SYS_CTRL_WLAN_HALT FIELD32(0x00000040)
737#define MAC_SYS_CTRL_RX_TIMESTAMP FIELD32(0x00000080)
738
739
740
741
742#define MAC_ADDR_DW0 0x1008
743#define MAC_ADDR_DW0_BYTE0 FIELD32(0x000000ff)
744#define MAC_ADDR_DW0_BYTE1 FIELD32(0x0000ff00)
745#define MAC_ADDR_DW0_BYTE2 FIELD32(0x00ff0000)
746#define MAC_ADDR_DW0_BYTE3 FIELD32(0xff000000)
747
748
749
750
751
752
753
754
755
756#define MAC_ADDR_DW1 0x100c
757#define MAC_ADDR_DW1_BYTE4 FIELD32(0x000000ff)
758#define MAC_ADDR_DW1_BYTE5 FIELD32(0x0000ff00)
759#define MAC_ADDR_DW1_UNICAST_TO_ME_MASK FIELD32(0x00ff0000)
760
761
762
763
764#define MAC_BSSID_DW0 0x1010
765#define MAC_BSSID_DW0_BYTE0 FIELD32(0x000000ff)
766#define MAC_BSSID_DW0_BYTE1 FIELD32(0x0000ff00)
767#define MAC_BSSID_DW0_BYTE2 FIELD32(0x00ff0000)
768#define MAC_BSSID_DW0_BYTE3 FIELD32(0xff000000)
769
770
771
772
773
774
775
776
777
778
779
780
781#define MAC_BSSID_DW1 0x1014
782#define MAC_BSSID_DW1_BYTE4 FIELD32(0x000000ff)
783#define MAC_BSSID_DW1_BYTE5 FIELD32(0x0000ff00)
784#define MAC_BSSID_DW1_BSS_ID_MASK FIELD32(0x00030000)
785#define MAC_BSSID_DW1_BSS_BCN_NUM FIELD32(0x001c0000)
786
787
788
789
790
791
792
793#define MAX_LEN_CFG 0x1018
794#define MAX_LEN_CFG_MAX_MPDU FIELD32(0x00000fff)
795#define MAX_LEN_CFG_MAX_PSDU FIELD32(0x00003000)
796#define MAX_LEN_CFG_MIN_PSDU FIELD32(0x0000c000)
797#define MAX_LEN_CFG_MIN_MPDU FIELD32(0x000f0000)
798
799
800
801
802
803
804
805
806
807
808#define BBP_CSR_CFG 0x101c
809#define BBP_CSR_CFG_VALUE FIELD32(0x000000ff)
810#define BBP_CSR_CFG_REGNUM FIELD32(0x0000ff00)
811#define BBP_CSR_CFG_READ_CONTROL FIELD32(0x00010000)
812#define BBP_CSR_CFG_BUSY FIELD32(0x00020000)
813#define BBP_CSR_CFG_BBP_PAR_DUR FIELD32(0x00040000)
814#define BBP_CSR_CFG_BBP_RW_MODE FIELD32(0x00080000)
815
816
817
818
819
820
821
822
823
824#define RF_CSR_CFG0 0x1020
825#define RF_CSR_CFG0_REGID_AND_VALUE FIELD32(0x00ffffff)
826#define RF_CSR_CFG0_BITWIDTH FIELD32(0x1f000000)
827#define RF_CSR_CFG0_REG_VALUE_BW FIELD32(0x1fffffff)
828#define RF_CSR_CFG0_STANDBYMODE FIELD32(0x20000000)
829#define RF_CSR_CFG0_SEL FIELD32(0x40000000)
830#define RF_CSR_CFG0_BUSY FIELD32(0x80000000)
831
832
833
834
835
836
837
838
839#define RF_CSR_CFG1 0x1024
840#define RF_CSR_CFG1_REGID_AND_VALUE FIELD32(0x00ffffff)
841#define RF_CSR_CFG1_RFGAP FIELD32(0x1f000000)
842
843
844
845
846
847#define RF_CSR_CFG2 0x1028
848#define RF_CSR_CFG2_VALUE FIELD32(0x00ffffff)
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864#define LED_CFG 0x102c
865#define LED_CFG_ON_PERIOD FIELD32(0x000000ff)
866#define LED_CFG_OFF_PERIOD FIELD32(0x0000ff00)
867#define LED_CFG_SLOW_BLINK_PERIOD FIELD32(0x003f0000)
868#define LED_CFG_R_LED_MODE FIELD32(0x03000000)
869#define LED_CFG_G_LED_MODE FIELD32(0x0c000000)
870#define LED_CFG_Y_LED_MODE FIELD32(0x30000000)
871#define LED_CFG_LED_POLAR FIELD32(0x40000000)
872
873
874
875
876
877
878
879
880
881#define AMPDU_BA_WINSIZE 0x1040
882#define AMPDU_BA_WINSIZE_FORCE_WINSIZE_ENABLE FIELD32(0x00000020)
883#define AMPDU_BA_WINSIZE_FORCE_WINSIZE FIELD32(0x0000001f)
884
885
886
887
888
889
890
891
892
893
894
895#define XIFS_TIME_CFG 0x1100
896#define XIFS_TIME_CFG_CCKM_SIFS_TIME FIELD32(0x000000ff)
897#define XIFS_TIME_CFG_OFDM_SIFS_TIME FIELD32(0x0000ff00)
898#define XIFS_TIME_CFG_OFDM_XIFS_TIME FIELD32(0x000f0000)
899#define XIFS_TIME_CFG_EIFS FIELD32(0x1ff00000)
900#define XIFS_TIME_CFG_BB_RXEND_ENABLE FIELD32(0x20000000)
901
902
903
904
905#define BKOFF_SLOT_CFG 0x1104
906#define BKOFF_SLOT_CFG_SLOT_TIME FIELD32(0x000000ff)
907#define BKOFF_SLOT_CFG_CC_DELAY_TIME FIELD32(0x0000ff00)
908
909
910
911
912#define NAV_TIME_CFG 0x1108
913#define NAV_TIME_CFG_SIFS FIELD32(0x000000ff)
914#define NAV_TIME_CFG_SLOT_TIME FIELD32(0x0000ff00)
915#define NAV_TIME_CFG_EIFS FIELD32(0x01ff0000)
916#define NAV_TIME_ZERO_SIFS FIELD32(0x02000000)
917
918
919
920
921
922
923
924
925
926#define CH_TIME_CFG 0x110c
927#define CH_TIME_CFG_EIFS_BUSY FIELD32(0x00000010)
928#define CH_TIME_CFG_NAV_BUSY FIELD32(0x00000008)
929#define CH_TIME_CFG_RX_BUSY FIELD32(0x00000004)
930#define CH_TIME_CFG_TX_BUSY FIELD32(0x00000002)
931#define CH_TIME_CFG_TMR_EN FIELD32(0x00000001)
932
933
934
935
936#define PBF_LIFE_TIMER 0x1110
937
938
939
940
941
942
943
944
945#define BCN_TIME_CFG 0x1114
946#define BCN_TIME_CFG_BEACON_INTERVAL FIELD32(0x0000ffff)
947#define BCN_TIME_CFG_TSF_TICKING FIELD32(0x00010000)
948#define BCN_TIME_CFG_TSF_SYNC FIELD32(0x00060000)
949#define BCN_TIME_CFG_TBTT_ENABLE FIELD32(0x00080000)
950#define BCN_TIME_CFG_BEACON_GEN FIELD32(0x00100000)
951#define BCN_TIME_CFG_TX_TIME_COMPENSATE FIELD32(0xf0000000)
952
953
954
955
956
957
958#define TBTT_SYNC_CFG 0x1118
959#define TBTT_SYNC_CFG_TBTT_ADJUST FIELD32(0x000000ff)
960#define TBTT_SYNC_CFG_BCN_EXP_WIN FIELD32(0x0000ff00)
961#define TBTT_SYNC_CFG_BCN_AIFSN FIELD32(0x000f0000)
962#define TBTT_SYNC_CFG_BCN_CWMIN FIELD32(0x00f00000)
963
964
965
966
967#define TSF_TIMER_DW0 0x111c
968#define TSF_TIMER_DW0_LOW_WORD FIELD32(0xffffffff)
969
970
971
972
973#define TSF_TIMER_DW1 0x1120
974#define TSF_TIMER_DW1_HIGH_WORD FIELD32(0xffffffff)
975
976
977
978
979#define TBTT_TIMER 0x1124
980
981
982
983
984
985
986#define INT_TIMER_CFG 0x1128
987#define INT_TIMER_CFG_PRE_TBTT_TIMER FIELD32(0x0000ffff)
988#define INT_TIMER_CFG_GP_TIMER FIELD32(0xffff0000)
989
990
991
992
993#define INT_TIMER_EN 0x112c
994#define INT_TIMER_EN_PRE_TBTT_TIMER FIELD32(0x00000001)
995#define INT_TIMER_EN_GP_TIMER FIELD32(0x00000002)
996
997
998
999
1000#define CH_IDLE_STA 0x1130
1001
1002
1003
1004
1005#define CH_BUSY_STA 0x1134
1006
1007
1008
1009
1010#define CH_BUSY_STA_SEC 0x1138
1011
1012
1013
1014
1015
1016
1017#define MAC_STATUS_CFG 0x1200
1018#define MAC_STATUS_CFG_BBP_RF_BUSY FIELD32(0x00000003)
1019
1020
1021
1022
1023#define PWR_PIN_CFG 0x1204
1024
1025
1026
1027
1028
1029
1030#define AUTOWAKEUP_CFG 0x1208
1031#define AUTOWAKEUP_CFG_AUTO_LEAD_TIME FIELD32(0x000000ff)
1032#define AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE FIELD32(0x00007f00)
1033#define AUTOWAKEUP_CFG_AUTOWAKE FIELD32(0x00008000)
1034
1035
1036
1037
1038#define MIMO_PS_CFG 0x1210
1039#define MIMO_PS_CFG_MMPS_BB_EN FIELD32(0x00000001)
1040#define MIMO_PS_CFG_MMPS_RX_ANT_NUM FIELD32(0x00000006)
1041#define MIMO_PS_CFG_MMPS_RF_EN FIELD32(0x00000008)
1042#define MIMO_PS_CFG_RX_STBY_POL FIELD32(0x00000010)
1043#define MIMO_PS_CFG_RX_RX_STBY0 FIELD32(0x00000020)
1044
1045
1046
1047
1048#define EDCA_AC0_CFG 0x1300
1049#define EDCA_AC0_CFG_TX_OP FIELD32(0x000000ff)
1050#define EDCA_AC0_CFG_AIFSN FIELD32(0x00000f00)
1051#define EDCA_AC0_CFG_CWMIN FIELD32(0x0000f000)
1052#define EDCA_AC0_CFG_CWMAX FIELD32(0x000f0000)
1053
1054
1055
1056
1057#define EDCA_AC1_CFG 0x1304
1058#define EDCA_AC1_CFG_TX_OP FIELD32(0x000000ff)
1059#define EDCA_AC1_CFG_AIFSN FIELD32(0x00000f00)
1060#define EDCA_AC1_CFG_CWMIN FIELD32(0x0000f000)
1061#define EDCA_AC1_CFG_CWMAX FIELD32(0x000f0000)
1062
1063
1064
1065
1066#define EDCA_AC2_CFG 0x1308
1067#define EDCA_AC2_CFG_TX_OP FIELD32(0x000000ff)
1068#define EDCA_AC2_CFG_AIFSN FIELD32(0x00000f00)
1069#define EDCA_AC2_CFG_CWMIN FIELD32(0x0000f000)
1070#define EDCA_AC2_CFG_CWMAX FIELD32(0x000f0000)
1071
1072
1073
1074
1075#define EDCA_AC3_CFG 0x130c
1076#define EDCA_AC3_CFG_TX_OP FIELD32(0x000000ff)
1077#define EDCA_AC3_CFG_AIFSN FIELD32(0x00000f00)
1078#define EDCA_AC3_CFG_CWMIN FIELD32(0x0000f000)
1079#define EDCA_AC3_CFG_CWMAX FIELD32(0x000f0000)
1080
1081
1082
1083
1084#define EDCA_TID_AC_MAP 0x1310
1085
1086
1087
1088
1089#define TX_PWR_CFG_RATE0 FIELD32(0x0000000f)
1090#define TX_PWR_CFG_RATE1 FIELD32(0x000000f0)
1091#define TX_PWR_CFG_RATE2 FIELD32(0x00000f00)
1092#define TX_PWR_CFG_RATE3 FIELD32(0x0000f000)
1093#define TX_PWR_CFG_RATE4 FIELD32(0x000f0000)
1094#define TX_PWR_CFG_RATE5 FIELD32(0x00f00000)
1095#define TX_PWR_CFG_RATE6 FIELD32(0x0f000000)
1096#define TX_PWR_CFG_RATE7 FIELD32(0xf0000000)
1097
1098
1099
1100
1101#define TX_PWR_CFG_0 0x1314
1102#define TX_PWR_CFG_0_1MBS FIELD32(0x0000000f)
1103#define TX_PWR_CFG_0_2MBS FIELD32(0x000000f0)
1104#define TX_PWR_CFG_0_55MBS FIELD32(0x00000f00)
1105#define TX_PWR_CFG_0_11MBS FIELD32(0x0000f000)
1106#define TX_PWR_CFG_0_6MBS FIELD32(0x000f0000)
1107#define TX_PWR_CFG_0_9MBS FIELD32(0x00f00000)
1108#define TX_PWR_CFG_0_12MBS FIELD32(0x0f000000)
1109#define TX_PWR_CFG_0_18MBS FIELD32(0xf0000000)
1110
1111#define TX_PWR_CFG_0_CCK1_CH0 FIELD32(0x0000000f)
1112#define TX_PWR_CFG_0_CCK1_CH1 FIELD32(0x000000f0)
1113#define TX_PWR_CFG_0_CCK5_CH0 FIELD32(0x00000f00)
1114#define TX_PWR_CFG_0_CCK5_CH1 FIELD32(0x0000f000)
1115#define TX_PWR_CFG_0_OFDM6_CH0 FIELD32(0x000f0000)
1116#define TX_PWR_CFG_0_OFDM6_CH1 FIELD32(0x00f00000)
1117#define TX_PWR_CFG_0_OFDM12_CH0 FIELD32(0x0f000000)
1118#define TX_PWR_CFG_0_OFDM12_CH1 FIELD32(0xf0000000)
1119
1120#define TX_PWR_CFG_0B_1MBS_2MBS FIELD32(0x000000ff)
1121#define TX_PWR_CFG_0B_5MBS_11MBS FIELD32(0x0000ff00)
1122#define TX_PWR_CFG_0B_6MBS_9MBS FIELD32(0x00ff0000)
1123#define TX_PWR_CFG_0B_12MBS_18MBS FIELD32(0xff000000)
1124
1125
1126
1127
1128
1129#define TX_PWR_CFG_1 0x1318
1130#define TX_PWR_CFG_1_24MBS FIELD32(0x0000000f)
1131#define TX_PWR_CFG_1_36MBS FIELD32(0x000000f0)
1132#define TX_PWR_CFG_1_48MBS FIELD32(0x00000f00)
1133#define TX_PWR_CFG_1_54MBS FIELD32(0x0000f000)
1134#define TX_PWR_CFG_1_MCS0 FIELD32(0x000f0000)
1135#define TX_PWR_CFG_1_MCS1 FIELD32(0x00f00000)
1136#define TX_PWR_CFG_1_MCS2 FIELD32(0x0f000000)
1137#define TX_PWR_CFG_1_MCS3 FIELD32(0xf0000000)
1138
1139#define TX_PWR_CFG_1_OFDM24_CH0 FIELD32(0x0000000f)
1140#define TX_PWR_CFG_1_OFDM24_CH1 FIELD32(0x000000f0)
1141#define TX_PWR_CFG_1_OFDM48_CH0 FIELD32(0x00000f00)
1142#define TX_PWR_CFG_1_OFDM48_CH1 FIELD32(0x0000f000)
1143#define TX_PWR_CFG_1_MCS0_CH0 FIELD32(0x000f0000)
1144#define TX_PWR_CFG_1_MCS0_CH1 FIELD32(0x00f00000)
1145#define TX_PWR_CFG_1_MCS2_CH0 FIELD32(0x0f000000)
1146#define TX_PWR_CFG_1_MCS2_CH1 FIELD32(0xf0000000)
1147
1148#define TX_PWR_CFG_1B_24MBS_36MBS FIELD32(0x000000ff)
1149#define TX_PWR_CFG_1B_48MBS FIELD32(0x0000ff00)
1150#define TX_PWR_CFG_1B_MCS0_MCS1 FIELD32(0x00ff0000)
1151#define TX_PWR_CFG_1B_MCS2_MCS3 FIELD32(0xff000000)
1152
1153
1154
1155
1156#define TX_PWR_CFG_2 0x131c
1157#define TX_PWR_CFG_2_MCS4 FIELD32(0x0000000f)
1158#define TX_PWR_CFG_2_MCS5 FIELD32(0x000000f0)
1159#define TX_PWR_CFG_2_MCS6 FIELD32(0x00000f00)
1160#define TX_PWR_CFG_2_MCS7 FIELD32(0x0000f000)
1161#define TX_PWR_CFG_2_MCS8 FIELD32(0x000f0000)
1162#define TX_PWR_CFG_2_MCS9 FIELD32(0x00f00000)
1163#define TX_PWR_CFG_2_MCS10 FIELD32(0x0f000000)
1164#define TX_PWR_CFG_2_MCS11 FIELD32(0xf0000000)
1165
1166#define TX_PWR_CFG_2_MCS4_CH0 FIELD32(0x0000000f)
1167#define TX_PWR_CFG_2_MCS4_CH1 FIELD32(0x000000f0)
1168#define TX_PWR_CFG_2_MCS6_CH0 FIELD32(0x00000f00)
1169#define TX_PWR_CFG_2_MCS6_CH1 FIELD32(0x0000f000)
1170#define TX_PWR_CFG_2_MCS8_CH0 FIELD32(0x000f0000)
1171#define TX_PWR_CFG_2_MCS8_CH1 FIELD32(0x00f00000)
1172#define TX_PWR_CFG_2_MCS10_CH0 FIELD32(0x0f000000)
1173#define TX_PWR_CFG_2_MCS10_CH1 FIELD32(0xf0000000)
1174
1175#define TX_PWR_CFG_2B_MCS4_MCS5 FIELD32(0x000000ff)
1176#define TX_PWR_CFG_2B_MCS6_MCS7 FIELD32(0x0000ff00)
1177#define TX_PWR_CFG_2B_MCS8_MCS9 FIELD32(0x00ff0000)
1178#define TX_PWR_CFG_2B_MCS10_MCS11 FIELD32(0xff000000)
1179
1180
1181
1182
1183#define TX_PWR_CFG_3 0x1320
1184#define TX_PWR_CFG_3_MCS12 FIELD32(0x0000000f)
1185#define TX_PWR_CFG_3_MCS13 FIELD32(0x000000f0)
1186#define TX_PWR_CFG_3_MCS14 FIELD32(0x00000f00)
1187#define TX_PWR_CFG_3_MCS15 FIELD32(0x0000f000)
1188#define TX_PWR_CFG_3_UNKNOWN1 FIELD32(0x000f0000)
1189#define TX_PWR_CFG_3_UNKNOWN2 FIELD32(0x00f00000)
1190#define TX_PWR_CFG_3_UNKNOWN3 FIELD32(0x0f000000)
1191#define TX_PWR_CFG_3_UNKNOWN4 FIELD32(0xf0000000)
1192
1193#define TX_PWR_CFG_3_MCS12_CH0 FIELD32(0x0000000f)
1194#define TX_PWR_CFG_3_MCS12_CH1 FIELD32(0x000000f0)
1195#define TX_PWR_CFG_3_MCS14_CH0 FIELD32(0x00000f00)
1196#define TX_PWR_CFG_3_MCS14_CH1 FIELD32(0x0000f000)
1197#define TX_PWR_CFG_3_STBC0_CH0 FIELD32(0x000f0000)
1198#define TX_PWR_CFG_3_STBC0_CH1 FIELD32(0x00f00000)
1199#define TX_PWR_CFG_3_STBC2_CH0 FIELD32(0x0f000000)
1200#define TX_PWR_CFG_3_STBC2_CH1 FIELD32(0xf0000000)
1201
1202#define TX_PWR_CFG_3B_MCS12_MCS13 FIELD32(0x000000ff)
1203#define TX_PWR_CFG_3B_MCS14 FIELD32(0x0000ff00)
1204#define TX_PWR_CFG_3B_STBC_MCS0_MCS1 FIELD32(0x00ff0000)
1205#define TX_PWR_CFG_3B_STBC_MCS2_MSC3 FIELD32(0xff000000)
1206
1207
1208
1209
1210#define TX_PWR_CFG_4 0x1324
1211#define TX_PWR_CFG_4_UNKNOWN5 FIELD32(0x0000000f)
1212#define TX_PWR_CFG_4_UNKNOWN6 FIELD32(0x000000f0)
1213#define TX_PWR_CFG_4_UNKNOWN7 FIELD32(0x00000f00)
1214#define TX_PWR_CFG_4_UNKNOWN8 FIELD32(0x0000f000)
1215
1216#define TX_PWR_CFG_4_STBC4_CH0 FIELD32(0x0000000f)
1217#define TX_PWR_CFG_4_STBC4_CH1 FIELD32(0x000000f0)
1218#define TX_PWR_CFG_4_STBC6_CH0 FIELD32(0x00000f00)
1219#define TX_PWR_CFG_4_STBC6_CH1 FIELD32(0x0000f000)
1220
1221#define TX_PWR_CFG_4B_STBC_MCS4_MCS5 FIELD32(0x000000ff)
1222#define TX_PWR_CFG_4B_STBC_MCS6 FIELD32(0x0000ff00)
1223
1224
1225
1226
1227#define TX_PIN_CFG 0x1328
1228#define TX_PIN_CFG_PA_PE_DISABLE 0xfcfffff0
1229#define TX_PIN_CFG_PA_PE_A0_EN FIELD32(0x00000001)
1230#define TX_PIN_CFG_PA_PE_G0_EN FIELD32(0x00000002)
1231#define TX_PIN_CFG_PA_PE_A1_EN FIELD32(0x00000004)
1232#define TX_PIN_CFG_PA_PE_G1_EN FIELD32(0x00000008)
1233#define TX_PIN_CFG_PA_PE_A0_POL FIELD32(0x00000010)
1234#define TX_PIN_CFG_PA_PE_G0_POL FIELD32(0x00000020)
1235#define TX_PIN_CFG_PA_PE_A1_POL FIELD32(0x00000040)
1236#define TX_PIN_CFG_PA_PE_G1_POL FIELD32(0x00000080)
1237#define TX_PIN_CFG_LNA_PE_A0_EN FIELD32(0x00000100)
1238#define TX_PIN_CFG_LNA_PE_G0_EN FIELD32(0x00000200)
1239#define TX_PIN_CFG_LNA_PE_A1_EN FIELD32(0x00000400)
1240#define TX_PIN_CFG_LNA_PE_G1_EN FIELD32(0x00000800)
1241#define TX_PIN_CFG_LNA_PE_A0_POL FIELD32(0x00001000)
1242#define TX_PIN_CFG_LNA_PE_G0_POL FIELD32(0x00002000)
1243#define TX_PIN_CFG_LNA_PE_A1_POL FIELD32(0x00004000)
1244#define TX_PIN_CFG_LNA_PE_G1_POL FIELD32(0x00008000)
1245#define TX_PIN_CFG_RFTR_EN FIELD32(0x00010000)
1246#define TX_PIN_CFG_RFTR_POL FIELD32(0x00020000)
1247#define TX_PIN_CFG_TRSW_EN FIELD32(0x00040000)
1248#define TX_PIN_CFG_TRSW_POL FIELD32(0x00080000)
1249#define TX_PIN_CFG_RFRX_EN FIELD32(0x00100000)
1250#define TX_PIN_CFG_RFRX_POL FIELD32(0x00200000)
1251#define TX_PIN_CFG_PA_PE_A2_EN FIELD32(0x01000000)
1252#define TX_PIN_CFG_PA_PE_G2_EN FIELD32(0x02000000)
1253#define TX_PIN_CFG_PA_PE_A2_POL FIELD32(0x04000000)
1254#define TX_PIN_CFG_PA_PE_G2_POL FIELD32(0x08000000)
1255#define TX_PIN_CFG_LNA_PE_A2_EN FIELD32(0x10000000)
1256#define TX_PIN_CFG_LNA_PE_G2_EN FIELD32(0x20000000)
1257#define TX_PIN_CFG_LNA_PE_A2_POL FIELD32(0x40000000)
1258#define TX_PIN_CFG_LNA_PE_G2_POL FIELD32(0x80000000)
1259
1260
1261
1262
1263#define TX_BAND_CFG 0x132c
1264#define TX_BAND_CFG_HT40_MINUS FIELD32(0x00000001)
1265#define TX_BAND_CFG_A FIELD32(0x00000002)
1266#define TX_BAND_CFG_BG FIELD32(0x00000004)
1267
1268
1269
1270
1271#define TX_SW_CFG0 0x1330
1272
1273
1274
1275
1276#define TX_SW_CFG1 0x1334
1277
1278
1279
1280
1281#define TX_SW_CFG2 0x1338
1282
1283
1284
1285
1286#define TXOP_THRES_CFG 0x133c
1287
1288
1289
1290
1291
1292
1293
1294
1295
1296
1297
1298
1299
1300
1301
1302
1303
1304#define TXOP_CTRL_CFG 0x1340
1305#define TXOP_CTRL_CFG_TIMEOUT_TRUN_EN FIELD32(0x00000001)
1306#define TXOP_CTRL_CFG_AC_TRUN_EN FIELD32(0x00000002)
1307#define TXOP_CTRL_CFG_TXRATEGRP_TRUN_EN FIELD32(0x00000004)
1308#define TXOP_CTRL_CFG_USER_MODE_TRUN_EN FIELD32(0x00000008)
1309#define TXOP_CTRL_CFG_MIMO_PS_TRUN_EN FIELD32(0x00000010)
1310#define TXOP_CTRL_CFG_RESERVED_TRUN_EN FIELD32(0x00000020)
1311#define TXOP_CTRL_CFG_LSIG_TXOP_EN FIELD32(0x00000040)
1312#define TXOP_CTRL_CFG_EXT_CCA_EN FIELD32(0x00000080)
1313#define TXOP_CTRL_CFG_EXT_CCA_DLY FIELD32(0x0000ff00)
1314#define TXOP_CTRL_CFG_EXT_CWMIN FIELD32(0x000f0000)
1315
1316
1317
1318
1319
1320
1321#define TX_RTS_CFG 0x1344
1322#define TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT FIELD32(0x000000ff)
1323#define TX_RTS_CFG_RTS_THRES FIELD32(0x00ffff00)
1324#define TX_RTS_CFG_RTS_FBK_EN FIELD32(0x01000000)
1325
1326
1327
1328
1329
1330
1331
1332
1333
1334#define TX_TIMEOUT_CFG 0x1348
1335#define TX_TIMEOUT_CFG_MPDU_LIFETIME FIELD32(0x000000f0)
1336#define TX_TIMEOUT_CFG_RX_ACK_TIMEOUT FIELD32(0x0000ff00)
1337#define TX_TIMEOUT_CFG_TX_OP_TIMEOUT FIELD32(0x00ff0000)
1338
1339
1340
1341
1342
1343
1344
1345
1346
1347
1348
1349
1350#define TX_RTY_CFG 0x134c
1351#define TX_RTY_CFG_SHORT_RTY_LIMIT FIELD32(0x000000ff)
1352#define TX_RTY_CFG_LONG_RTY_LIMIT FIELD32(0x0000ff00)
1353#define TX_RTY_CFG_LONG_RTY_THRE FIELD32(0x0fff0000)
1354#define TX_RTY_CFG_NON_AGG_RTY_MODE FIELD32(0x10000000)
1355#define TX_RTY_CFG_AGG_RTY_MODE FIELD32(0x20000000)
1356#define TX_RTY_CFG_TX_AUTO_FB_ENABLE FIELD32(0x40000000)
1357
1358
1359
1360
1361
1362
1363
1364
1365
1366
1367
1368
1369
1370#define TX_LINK_CFG 0x1350
1371#define TX_LINK_CFG_REMOTE_MFB_LIFETIME FIELD32(0x000000ff)
1372#define TX_LINK_CFG_MFB_ENABLE FIELD32(0x00000100)
1373#define TX_LINK_CFG_REMOTE_UMFS_ENABLE FIELD32(0x00000200)
1374#define TX_LINK_CFG_TX_MRQ_EN FIELD32(0x00000400)
1375#define TX_LINK_CFG_TX_RDG_EN FIELD32(0x00000800)
1376#define TX_LINK_CFG_TX_CF_ACK_EN FIELD32(0x00001000)
1377#define TX_LINK_CFG_REMOTE_MFB FIELD32(0x00ff0000)
1378#define TX_LINK_CFG_REMOTE_MFS FIELD32(0xff000000)
1379
1380
1381
1382
1383#define HT_FBK_CFG0 0x1354
1384#define HT_FBK_CFG0_HTMCS0FBK FIELD32(0x0000000f)
1385#define HT_FBK_CFG0_HTMCS1FBK FIELD32(0x000000f0)
1386#define HT_FBK_CFG0_HTMCS2FBK FIELD32(0x00000f00)
1387#define HT_FBK_CFG0_HTMCS3FBK FIELD32(0x0000f000)
1388#define HT_FBK_CFG0_HTMCS4FBK FIELD32(0x000f0000)
1389#define HT_FBK_CFG0_HTMCS5FBK FIELD32(0x00f00000)
1390#define HT_FBK_CFG0_HTMCS6FBK FIELD32(0x0f000000)
1391#define HT_FBK_CFG0_HTMCS7FBK FIELD32(0xf0000000)
1392
1393
1394
1395
1396#define HT_FBK_CFG1 0x1358
1397#define HT_FBK_CFG1_HTMCS8FBK FIELD32(0x0000000f)
1398#define HT_FBK_CFG1_HTMCS9FBK FIELD32(0x000000f0)
1399#define HT_FBK_CFG1_HTMCS10FBK FIELD32(0x00000f00)
1400#define HT_FBK_CFG1_HTMCS11FBK FIELD32(0x0000f000)
1401#define HT_FBK_CFG1_HTMCS12FBK FIELD32(0x000f0000)
1402#define HT_FBK_CFG1_HTMCS13FBK FIELD32(0x00f00000)
1403#define HT_FBK_CFG1_HTMCS14FBK FIELD32(0x0f000000)
1404#define HT_FBK_CFG1_HTMCS15FBK FIELD32(0xf0000000)
1405
1406
1407
1408
1409#define LG_FBK_CFG0 0x135c
1410#define LG_FBK_CFG0_OFDMMCS0FBK FIELD32(0x0000000f)
1411#define LG_FBK_CFG0_OFDMMCS1FBK FIELD32(0x000000f0)
1412#define LG_FBK_CFG0_OFDMMCS2FBK FIELD32(0x00000f00)
1413#define LG_FBK_CFG0_OFDMMCS3FBK FIELD32(0x0000f000)
1414#define LG_FBK_CFG0_OFDMMCS4FBK FIELD32(0x000f0000)
1415#define LG_FBK_CFG0_OFDMMCS5FBK FIELD32(0x00f00000)
1416#define LG_FBK_CFG0_OFDMMCS6FBK FIELD32(0x0f000000)
1417#define LG_FBK_CFG0_OFDMMCS7FBK FIELD32(0xf0000000)
1418
1419
1420
1421
1422#define LG_FBK_CFG1 0x1360
1423#define LG_FBK_CFG0_CCKMCS0FBK FIELD32(0x0000000f)
1424#define LG_FBK_CFG0_CCKMCS1FBK FIELD32(0x000000f0)
1425#define LG_FBK_CFG0_CCKMCS2FBK FIELD32(0x00000f00)
1426#define LG_FBK_CFG0_CCKMCS3FBK FIELD32(0x0000f000)
1427
1428
1429
1430
1431
1432
1433
1434
1435
1436
1437
1438
1439
1440
1441
1442
1443#define CCK_PROT_CFG 0x1364
1444#define CCK_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1445#define CCK_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
1446#define CCK_PROT_CFG_PROTECT_NAV_SHORT FIELD32(0x00040000)
1447#define CCK_PROT_CFG_PROTECT_NAV_LONG FIELD32(0x00080000)
1448#define CCK_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1449#define CCK_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1450#define CCK_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1451#define CCK_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1452#define CCK_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1453#define CCK_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1454#define CCK_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1455
1456
1457
1458
1459#define OFDM_PROT_CFG 0x1368
1460#define OFDM_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1461#define OFDM_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
1462#define OFDM_PROT_CFG_PROTECT_NAV_SHORT FIELD32(0x00040000)
1463#define OFDM_PROT_CFG_PROTECT_NAV_LONG FIELD32(0x00080000)
1464#define OFDM_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1465#define OFDM_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1466#define OFDM_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1467#define OFDM_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1468#define OFDM_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1469#define OFDM_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1470#define OFDM_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1471
1472
1473
1474
1475#define MM20_PROT_CFG 0x136c
1476#define MM20_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1477#define MM20_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
1478#define MM20_PROT_CFG_PROTECT_NAV_SHORT FIELD32(0x00040000)
1479#define MM20_PROT_CFG_PROTECT_NAV_LONG FIELD32(0x00080000)
1480#define MM20_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1481#define MM20_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1482#define MM20_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1483#define MM20_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1484#define MM20_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1485#define MM20_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1486#define MM20_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1487
1488
1489
1490
1491#define MM40_PROT_CFG 0x1370
1492#define MM40_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1493#define MM40_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
1494#define MM40_PROT_CFG_PROTECT_NAV_SHORT FIELD32(0x00040000)
1495#define MM40_PROT_CFG_PROTECT_NAV_LONG FIELD32(0x00080000)
1496#define MM40_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1497#define MM40_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1498#define MM40_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1499#define MM40_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1500#define MM40_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1501#define MM40_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1502#define MM40_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1503
1504
1505
1506
1507#define GF20_PROT_CFG 0x1374
1508#define GF20_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1509#define GF20_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
1510#define GF20_PROT_CFG_PROTECT_NAV_SHORT FIELD32(0x00040000)
1511#define GF20_PROT_CFG_PROTECT_NAV_LONG FIELD32(0x00080000)
1512#define GF20_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1513#define GF20_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1514#define GF20_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1515#define GF20_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1516#define GF20_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1517#define GF20_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1518#define GF20_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1519
1520
1521
1522
1523#define GF40_PROT_CFG 0x1378
1524#define GF40_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1525#define GF40_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
1526#define GF40_PROT_CFG_PROTECT_NAV_SHORT FIELD32(0x00040000)
1527#define GF40_PROT_CFG_PROTECT_NAV_LONG FIELD32(0x00080000)
1528#define GF40_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1529#define GF40_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1530#define GF40_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1531#define GF40_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1532#define GF40_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1533#define GF40_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1534#define GF40_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1535
1536
1537
1538
1539#define EXP_CTS_TIME 0x137c
1540
1541
1542
1543
1544#define EXP_ACK_TIME 0x1380
1545
1546
1547#define TX_PWR_CFG_5 0x1384
1548#define TX_PWR_CFG_5_MCS16_CH0 FIELD32(0x0000000f)
1549#define TX_PWR_CFG_5_MCS16_CH1 FIELD32(0x000000f0)
1550#define TX_PWR_CFG_5_MCS16_CH2 FIELD32(0x00000f00)
1551#define TX_PWR_CFG_5_MCS18_CH0 FIELD32(0x000f0000)
1552#define TX_PWR_CFG_5_MCS18_CH1 FIELD32(0x00f00000)
1553#define TX_PWR_CFG_5_MCS18_CH2 FIELD32(0x0f000000)
1554
1555
1556#define TX_PWR_CFG_6 0x1388
1557#define TX_PWR_CFG_6_MCS20_CH0 FIELD32(0x0000000f)
1558#define TX_PWR_CFG_6_MCS20_CH1 FIELD32(0x000000f0)
1559#define TX_PWR_CFG_6_MCS20_CH2 FIELD32(0x00000f00)
1560#define TX_PWR_CFG_6_MCS22_CH0 FIELD32(0x000f0000)
1561#define TX_PWR_CFG_6_MCS22_CH1 FIELD32(0x00f00000)
1562#define TX_PWR_CFG_6_MCS22_CH2 FIELD32(0x0f000000)
1563
1564
1565#define TX_PWR_CFG_0_EXT 0x1390
1566#define TX_PWR_CFG_0_EXT_CCK1_CH2 FIELD32(0x0000000f)
1567#define TX_PWR_CFG_0_EXT_CCK5_CH2 FIELD32(0x00000f00)
1568#define TX_PWR_CFG_0_EXT_OFDM6_CH2 FIELD32(0x000f0000)
1569#define TX_PWR_CFG_0_EXT_OFDM12_CH2 FIELD32(0x0f000000)
1570
1571
1572#define TX_PWR_CFG_1_EXT 0x1394
1573#define TX_PWR_CFG_1_EXT_OFDM24_CH2 FIELD32(0x0000000f)
1574#define TX_PWR_CFG_1_EXT_OFDM48_CH2 FIELD32(0x00000f00)
1575#define TX_PWR_CFG_1_EXT_MCS0_CH2 FIELD32(0x000f0000)
1576#define TX_PWR_CFG_1_EXT_MCS2_CH2 FIELD32(0x0f000000)
1577
1578
1579#define TX_PWR_CFG_2_EXT 0x1398
1580#define TX_PWR_CFG_2_EXT_MCS4_CH2 FIELD32(0x0000000f)
1581#define TX_PWR_CFG_2_EXT_MCS6_CH2 FIELD32(0x00000f00)
1582#define TX_PWR_CFG_2_EXT_MCS8_CH2 FIELD32(0x000f0000)
1583#define TX_PWR_CFG_2_EXT_MCS10_CH2 FIELD32(0x0f000000)
1584
1585
1586#define TX_PWR_CFG_3_EXT 0x139c
1587#define TX_PWR_CFG_3_EXT_MCS12_CH2 FIELD32(0x0000000f)
1588#define TX_PWR_CFG_3_EXT_MCS14_CH2 FIELD32(0x00000f00)
1589#define TX_PWR_CFG_3_EXT_STBC0_CH2 FIELD32(0x000f0000)
1590#define TX_PWR_CFG_3_EXT_STBC2_CH2 FIELD32(0x0f000000)
1591
1592
1593#define TX_PWR_CFG_4_EXT 0x13a0
1594#define TX_PWR_CFG_4_EXT_STBC4_CH2 FIELD32(0x0000000f)
1595#define TX_PWR_CFG_4_EXT_STBC6_CH2 FIELD32(0x00000f00)
1596
1597
1598
1599
1600#define TX0_RF_GAIN_CORRECT 0x13a0
1601#define TX0_RF_GAIN_CORRECT_GAIN_CORR_0 FIELD32(0x0000003f)
1602#define TX0_RF_GAIN_CORRECT_GAIN_CORR_1 FIELD32(0x00003f00)
1603#define TX0_RF_GAIN_CORRECT_GAIN_CORR_2 FIELD32(0x003f0000)
1604#define TX0_RF_GAIN_CORRECT_GAIN_CORR_3 FIELD32(0x3f000000)
1605
1606#define TX1_RF_GAIN_CORRECT 0x13a4
1607#define TX1_RF_GAIN_CORRECT_GAIN_CORR_0 FIELD32(0x0000003f)
1608#define TX1_RF_GAIN_CORRECT_GAIN_CORR_1 FIELD32(0x00003f00)
1609#define TX1_RF_GAIN_CORRECT_GAIN_CORR_2 FIELD32(0x003f0000)
1610#define TX1_RF_GAIN_CORRECT_GAIN_CORR_3 FIELD32(0x3f000000)
1611
1612
1613
1614
1615
1616#define TX0_RF_GAIN_ATTEN 0x13a8
1617#define TX0_RF_GAIN_ATTEN_LEVEL_0 FIELD32(0x0000007f)
1618#define TX0_RF_GAIN_ATTEN_LEVEL_1 FIELD32(0x00007f00)
1619#define TX0_RF_GAIN_ATTEN_LEVEL_2 FIELD32(0x007f0000)
1620#define TX0_RF_GAIN_ATTEN_LEVEL_3 FIELD32(0x7f000000)
1621#define TX1_RF_GAIN_ATTEN 0x13ac
1622#define TX1_RF_GAIN_ATTEN_LEVEL_0 FIELD32(0x0000007f)
1623#define TX1_RF_GAIN_ATTEN_LEVEL_1 FIELD32(0x00007f00)
1624#define TX1_RF_GAIN_ATTEN_LEVEL_2 FIELD32(0x007f0000)
1625#define TX1_RF_GAIN_ATTEN_LEVEL_3 FIELD32(0x7f000000)
1626
1627
1628
1629
1630
1631
1632#define TX_ALC_CFG_0 0x13b0
1633#define TX_ALC_CFG_0_CH_INIT_0 FIELD32(0x0000003f)
1634#define TX_ALC_CFG_0_CH_INIT_1 FIELD32(0x00003f00)
1635#define TX_ALC_CFG_0_LIMIT_0 FIELD32(0x003f0000)
1636#define TX_ALC_CFG_0_LIMIT_1 FIELD32(0x3f000000)
1637
1638
1639
1640
1641
1642
1643
1644
1645
1646
1647
1648
1649
1650
1651
1652
1653#define TX_ALC_CFG_1 0x13b4
1654#define TX_ALC_CFG_1_TX_TEMP_COMP FIELD32(0x0000003f)
1655#define TX_ALC_CFG_1_TX0_GAIN_FINE FIELD32(0x00000f00)
1656#define TX_ALC_CFG_1_TX1_GAIN_FINE FIELD32(0x0000f000)
1657#define TX_ALC_CFG_1_RF_TOS_DLY FIELD32(0x00070000)
1658#define TX_ALC_CFG_1_TX0_RF_GAIN_ATTEN FIELD32(0x00300000)
1659#define TX_ALC_CFG_1_TX1_RF_GAIN_ATTEN FIELD32(0x00c00000)
1660#define TX_ALC_CFG_1_RF_TOS_TIMEOUT FIELD32(0x3f000000)
1661#define TX_ALC_CFG_1_RF_TOS_ENABLE FIELD32(0x40000000)
1662#define TX_ALC_CFG_1_ROS_BUSY_EN FIELD32(0x80000000)
1663
1664
1665
1666
1667
1668#define TX0_BB_GAIN_ATTEN 0x13c0
1669#define TX0_BB_GAIN_ATTEN_LEVEL_0 FIELD32(0x0000001f)
1670#define TX0_BB_GAIN_ATTEN_LEVEL_1 FIELD32(0x00001f00)
1671#define TX0_BB_GAIN_ATTEN_LEVEL_2 FIELD32(0x001f0000)
1672#define TX0_BB_GAIN_ATTEN_LEVEL_3 FIELD32(0x1f000000)
1673#define TX1_BB_GAIN_ATTEN 0x13c4
1674#define TX1_BB_GAIN_ATTEN_LEVEL_0 FIELD32(0x0000001f)
1675#define TX1_BB_GAIN_ATTEN_LEVEL_1 FIELD32(0x00001f00)
1676#define TX1_BB_GAIN_ATTEN_LEVEL_2 FIELD32(0x001f0000)
1677#define TX1_BB_GAIN_ATTEN_LEVEL_3 FIELD32(0x1f000000)
1678
1679
1680#define TX_ALC_VGA3 0x13c8
1681#define TX_ALC_VGA3_TX0_ALC_VGA3 FIELD32(0x0000001f)
1682#define TX_ALC_VGA3_TX1_ALC_VGA3 FIELD32(0x00001f00)
1683#define TX_ALC_VGA3_TX0_ALC_VGA2 FIELD32(0x001f0000)
1684#define TX_ALC_VGA3_TX1_ALC_VGA2 FIELD32(0x1f000000)
1685
1686
1687#define TX_PWR_CFG_7 0x13d4
1688#define TX_PWR_CFG_7_OFDM54_CH0 FIELD32(0x0000000f)
1689#define TX_PWR_CFG_7_OFDM54_CH1 FIELD32(0x000000f0)
1690#define TX_PWR_CFG_7_OFDM54_CH2 FIELD32(0x00000f00)
1691#define TX_PWR_CFG_7_MCS7_CH0 FIELD32(0x000f0000)
1692#define TX_PWR_CFG_7_MCS7_CH1 FIELD32(0x00f00000)
1693#define TX_PWR_CFG_7_MCS7_CH2 FIELD32(0x0f000000)
1694
1695#define TX_PWR_CFG_7B_54MBS FIELD32(0x000000ff)
1696#define TX_PWR_CFG_7B_MCS7 FIELD32(0x00ff0000)
1697
1698
1699
1700#define TX_PWR_CFG_8 0x13d8
1701#define TX_PWR_CFG_8_MCS15_CH0 FIELD32(0x0000000f)
1702#define TX_PWR_CFG_8_MCS15_CH1 FIELD32(0x000000f0)
1703#define TX_PWR_CFG_8_MCS15_CH2 FIELD32(0x00000f00)
1704#define TX_PWR_CFG_8_MCS23_CH0 FIELD32(0x000f0000)
1705#define TX_PWR_CFG_8_MCS23_CH1 FIELD32(0x00f00000)
1706#define TX_PWR_CFG_8_MCS23_CH2 FIELD32(0x0f000000)
1707
1708#define TX_PWR_CFG_8B_MCS15 FIELD32(0x000000ff)
1709
1710
1711
1712#define TX_PWR_CFG_9 0x13dc
1713#define TX_PWR_CFG_9_STBC7_CH0 FIELD32(0x0000000f)
1714#define TX_PWR_CFG_9_STBC7_CH1 FIELD32(0x000000f0)
1715#define TX_PWR_CFG_9_STBC7_CH2 FIELD32(0x00000f00)
1716
1717#define TX_PWR_CFG_9B_STBC_MCS7 FIELD32(0x000000ff)
1718
1719
1720
1721
1722#define TX_TXBF_CFG_0 0x138c
1723#define TX_TXBF_CFG_1 0x13a4
1724#define TX_TXBF_CFG_2 0x13a8
1725#define TX_TXBF_CFG_3 0x13ac
1726
1727
1728
1729
1730#define TX_FBK_CFG_3S_0 0x13c4
1731#define TX_FBK_CFG_3S_1 0x13c8
1732
1733
1734
1735
1736#define RX_FILTER_CFG 0x1400
1737#define RX_FILTER_CFG_DROP_CRC_ERROR FIELD32(0x00000001)
1738#define RX_FILTER_CFG_DROP_PHY_ERROR FIELD32(0x00000002)
1739#define RX_FILTER_CFG_DROP_NOT_TO_ME FIELD32(0x00000004)
1740#define RX_FILTER_CFG_DROP_NOT_MY_BSSD FIELD32(0x00000008)
1741#define RX_FILTER_CFG_DROP_VER_ERROR FIELD32(0x00000010)
1742#define RX_FILTER_CFG_DROP_MULTICAST FIELD32(0x00000020)
1743#define RX_FILTER_CFG_DROP_BROADCAST FIELD32(0x00000040)
1744#define RX_FILTER_CFG_DROP_DUPLICATE FIELD32(0x00000080)
1745#define RX_FILTER_CFG_DROP_CF_END_ACK FIELD32(0x00000100)
1746#define RX_FILTER_CFG_DROP_CF_END FIELD32(0x00000200)
1747#define RX_FILTER_CFG_DROP_ACK FIELD32(0x00000400)
1748#define RX_FILTER_CFG_DROP_CTS FIELD32(0x00000800)
1749#define RX_FILTER_CFG_DROP_RTS FIELD32(0x00001000)
1750#define RX_FILTER_CFG_DROP_PSPOLL FIELD32(0x00002000)
1751#define RX_FILTER_CFG_DROP_BA FIELD32(0x00004000)
1752#define RX_FILTER_CFG_DROP_BAR FIELD32(0x00008000)
1753#define RX_FILTER_CFG_DROP_CNTL FIELD32(0x00010000)
1754
1755
1756
1757
1758
1759
1760
1761
1762
1763
1764
1765#define AUTO_RSP_CFG 0x1404
1766#define AUTO_RSP_CFG_AUTORESPONDER FIELD32(0x00000001)
1767#define AUTO_RSP_CFG_BAC_ACK_POLICY FIELD32(0x00000002)
1768#define AUTO_RSP_CFG_CTS_40_MMODE FIELD32(0x00000004)
1769#define AUTO_RSP_CFG_CTS_40_MREF FIELD32(0x00000008)
1770#define AUTO_RSP_CFG_AR_PREAMBLE FIELD32(0x00000010)
1771#define AUTO_RSP_CFG_DUAL_CTS_EN FIELD32(0x00000040)
1772#define AUTO_RSP_CFG_ACK_CTS_PSM_BIT FIELD32(0x00000080)
1773
1774
1775
1776
1777#define LEGACY_BASIC_RATE 0x1408
1778
1779
1780
1781
1782#define HT_BASIC_RATE 0x140c
1783
1784
1785
1786
1787#define HT_CTRL_CFG 0x1410
1788
1789
1790
1791
1792#define SIFS_COST_CFG 0x1414
1793
1794
1795
1796
1797
1798#define RX_PARSER_CFG 0x1418
1799
1800
1801
1802
1803#define TX_SEC_CNT0 0x1500
1804
1805
1806
1807
1808#define RX_SEC_CNT0 0x1504
1809
1810
1811
1812
1813#define CCMP_FC_MUTE 0x1508
1814
1815
1816
1817
1818#define TXOP_HLDR_ADDR0 0x1600
1819
1820
1821
1822
1823#define TXOP_HLDR_ADDR1 0x1604
1824
1825
1826
1827
1828#define TXOP_HLDR_ET 0x1608
1829
1830
1831
1832
1833#define QOS_CFPOLL_RA_DW0 0x160c
1834
1835
1836
1837
1838#define QOS_CFPOLL_RA_DW1 0x1610
1839
1840
1841
1842
1843#define QOS_CFPOLL_QC 0x1614
1844
1845
1846
1847
1848#define RX_STA_CNT0 0x1700
1849#define RX_STA_CNT0_CRC_ERR FIELD32(0x0000ffff)
1850#define RX_STA_CNT0_PHY_ERR FIELD32(0xffff0000)
1851
1852
1853
1854
1855#define RX_STA_CNT1 0x1704
1856#define RX_STA_CNT1_FALSE_CCA FIELD32(0x0000ffff)
1857#define RX_STA_CNT1_PLCP_ERR FIELD32(0xffff0000)
1858
1859
1860
1861
1862#define RX_STA_CNT2 0x1708
1863#define RX_STA_CNT2_RX_DUPLI_COUNT FIELD32(0x0000ffff)
1864#define RX_STA_CNT2_RX_FIFO_OVERFLOW FIELD32(0xffff0000)
1865
1866
1867
1868
1869#define TX_STA_CNT0 0x170c
1870#define TX_STA_CNT0_TX_FAIL_COUNT FIELD32(0x0000ffff)
1871#define TX_STA_CNT0_TX_BEACON_COUNT FIELD32(0xffff0000)
1872
1873
1874
1875
1876#define TX_STA_CNT1 0x1710
1877#define TX_STA_CNT1_TX_SUCCESS FIELD32(0x0000ffff)
1878#define TX_STA_CNT1_TX_RETRANSMIT FIELD32(0xffff0000)
1879
1880
1881
1882
1883#define TX_STA_CNT2 0x1714
1884#define TX_STA_CNT2_TX_ZERO_LEN_COUNT FIELD32(0x0000ffff)
1885#define TX_STA_CNT2_TX_UNDER_FLOW_COUNT FIELD32(0xffff0000)
1886
1887
1888
1889
1890
1891
1892
1893
1894
1895
1896
1897
1898
1899
1900
1901
1902
1903
1904
1905
1906
1907
1908
1909
1910
1911#define TX_STA_FIFO 0x1718
1912#define TX_STA_FIFO_VALID FIELD32(0x00000001)
1913#define TX_STA_FIFO_PID_TYPE FIELD32(0x0000001e)
1914#define TX_STA_FIFO_PID_QUEUE FIELD32(0x00000006)
1915#define TX_STA_FIFO_PID_ENTRY FIELD32(0x00000018)
1916#define TX_STA_FIFO_TX_SUCCESS FIELD32(0x00000020)
1917#define TX_STA_FIFO_TX_AGGRE FIELD32(0x00000040)
1918#define TX_STA_FIFO_TX_ACK_REQUIRED FIELD32(0x00000080)
1919#define TX_STA_FIFO_WCID FIELD32(0x0000ff00)
1920#define TX_STA_FIFO_SUCCESS_RATE FIELD32(0xffff0000)
1921#define TX_STA_FIFO_MCS FIELD32(0x007f0000)
1922#define TX_STA_FIFO_BW FIELD32(0x00800000)
1923#define TX_STA_FIFO_SGI FIELD32(0x01000000)
1924#define TX_STA_FIFO_PHYMODE FIELD32(0xc0000000)
1925
1926
1927
1928
1929#define TX_AGG_CNT 0x171c
1930#define TX_AGG_CNT_NON_AGG_TX_COUNT FIELD32(0x0000ffff)
1931#define TX_AGG_CNT_AGG_TX_COUNT FIELD32(0xffff0000)
1932
1933
1934
1935
1936#define TX_AGG_CNT0 0x1720
1937#define TX_AGG_CNT0_AGG_SIZE_1_COUNT FIELD32(0x0000ffff)
1938#define TX_AGG_CNT0_AGG_SIZE_2_COUNT FIELD32(0xffff0000)
1939
1940
1941
1942
1943#define TX_AGG_CNT1 0x1724
1944#define TX_AGG_CNT1_AGG_SIZE_3_COUNT FIELD32(0x0000ffff)
1945#define TX_AGG_CNT1_AGG_SIZE_4_COUNT FIELD32(0xffff0000)
1946
1947
1948
1949
1950#define TX_AGG_CNT2 0x1728
1951#define TX_AGG_CNT2_AGG_SIZE_5_COUNT FIELD32(0x0000ffff)
1952#define TX_AGG_CNT2_AGG_SIZE_6_COUNT FIELD32(0xffff0000)
1953
1954
1955
1956
1957#define TX_AGG_CNT3 0x172c
1958#define TX_AGG_CNT3_AGG_SIZE_7_COUNT FIELD32(0x0000ffff)
1959#define TX_AGG_CNT3_AGG_SIZE_8_COUNT FIELD32(0xffff0000)
1960
1961
1962
1963
1964#define TX_AGG_CNT4 0x1730
1965#define TX_AGG_CNT4_AGG_SIZE_9_COUNT FIELD32(0x0000ffff)
1966#define TX_AGG_CNT4_AGG_SIZE_10_COUNT FIELD32(0xffff0000)
1967
1968
1969
1970
1971#define TX_AGG_CNT5 0x1734
1972#define TX_AGG_CNT5_AGG_SIZE_11_COUNT FIELD32(0x0000ffff)
1973#define TX_AGG_CNT5_AGG_SIZE_12_COUNT FIELD32(0xffff0000)
1974
1975
1976
1977
1978#define TX_AGG_CNT6 0x1738
1979#define TX_AGG_CNT6_AGG_SIZE_13_COUNT FIELD32(0x0000ffff)
1980#define TX_AGG_CNT6_AGG_SIZE_14_COUNT FIELD32(0xffff0000)
1981
1982
1983
1984
1985#define TX_AGG_CNT7 0x173c
1986#define TX_AGG_CNT7_AGG_SIZE_15_COUNT FIELD32(0x0000ffff)
1987#define TX_AGG_CNT7_AGG_SIZE_16_COUNT FIELD32(0xffff0000)
1988
1989
1990
1991
1992
1993
1994#define MPDU_DENSITY_CNT 0x1740
1995#define MPDU_DENSITY_CNT_TX_ZERO_DEL FIELD32(0x0000ffff)
1996#define MPDU_DENSITY_CNT_RX_ZERO_DEL FIELD32(0xffff0000)
1997
1998
1999
2000
2001
2002
2003
2004
2005
2006
2007
2008
2009
2010
2011
2012
2013
2014
2015
2016
2017
2018
2019
2020
2021
2022
2023
2024
2025#define MAC_WCID_BASE 0x1800
2026#define PAIRWISE_KEY_TABLE_BASE 0x4000
2027#define MAC_IVEIV_TABLE_BASE 0x6000
2028#define MAC_WCID_ATTRIBUTE_BASE 0x6800
2029#define SHARED_KEY_TABLE_BASE 0x6c00
2030#define SHARED_KEY_MODE_BASE 0x7000
2031
2032#define MAC_WCID_ENTRY(__idx) \
2033 (MAC_WCID_BASE + ((__idx) * sizeof(struct mac_wcid_entry)))
2034#define PAIRWISE_KEY_ENTRY(__idx) \
2035 (PAIRWISE_KEY_TABLE_BASE + ((__idx) * sizeof(struct hw_key_entry)))
2036#define MAC_IVEIV_ENTRY(__idx) \
2037 (MAC_IVEIV_TABLE_BASE + ((__idx) * sizeof(struct mac_iveiv_entry)))
2038#define MAC_WCID_ATTR_ENTRY(__idx) \
2039 (MAC_WCID_ATTRIBUTE_BASE + ((__idx) * sizeof(u32)))
2040#define SHARED_KEY_ENTRY(__idx) \
2041 (SHARED_KEY_TABLE_BASE + ((__idx) * sizeof(struct hw_key_entry)))
2042#define SHARED_KEY_MODE_ENTRY(__idx) \
2043 (SHARED_KEY_MODE_BASE + ((__idx) * sizeof(u32)))
2044
2045struct mac_wcid_entry {
2046 u8 mac[6];
2047 u8 reserved[2];
2048} __packed;
2049
2050struct hw_key_entry {
2051 u8 key[16];
2052 u8 tx_mic[8];
2053 u8 rx_mic[8];
2054} __packed;
2055
2056struct mac_iveiv_entry {
2057 u8 iv[8];
2058} __packed;
2059
2060
2061
2062
2063#define MAC_WCID_ATTRIBUTE_KEYTAB FIELD32(0x00000001)
2064#define MAC_WCID_ATTRIBUTE_CIPHER FIELD32(0x0000000e)
2065#define MAC_WCID_ATTRIBUTE_BSS_IDX FIELD32(0x00000070)
2066#define MAC_WCID_ATTRIBUTE_RX_WIUDF FIELD32(0x00000380)
2067#define MAC_WCID_ATTRIBUTE_CIPHER_EXT FIELD32(0x00000400)
2068#define MAC_WCID_ATTRIBUTE_BSS_IDX_EXT FIELD32(0x00000800)
2069#define MAC_WCID_ATTRIBUTE_WAPI_MCBC FIELD32(0x00008000)
2070#define MAC_WCID_ATTRIBUTE_WAPI_KEY_IDX FIELD32(0xff000000)
2071
2072
2073
2074
2075#define SHARED_KEY_MODE_BSS0_KEY0 FIELD32(0x00000007)
2076#define SHARED_KEY_MODE_BSS0_KEY1 FIELD32(0x00000070)
2077#define SHARED_KEY_MODE_BSS0_KEY2 FIELD32(0x00000700)
2078#define SHARED_KEY_MODE_BSS0_KEY3 FIELD32(0x00007000)
2079#define SHARED_KEY_MODE_BSS1_KEY0 FIELD32(0x00070000)
2080#define SHARED_KEY_MODE_BSS1_KEY1 FIELD32(0x00700000)
2081#define SHARED_KEY_MODE_BSS1_KEY2 FIELD32(0x07000000)
2082#define SHARED_KEY_MODE_BSS1_KEY3 FIELD32(0x70000000)
2083
2084
2085
2086
2087
2088
2089
2090
2091
2092#define H2M_MAILBOX_CSR 0x7010
2093#define H2M_MAILBOX_CSR_ARG0 FIELD32(0x000000ff)
2094#define H2M_MAILBOX_CSR_ARG1 FIELD32(0x0000ff00)
2095#define H2M_MAILBOX_CSR_CMD_TOKEN FIELD32(0x00ff0000)
2096#define H2M_MAILBOX_CSR_OWNER FIELD32(0xff000000)
2097
2098
2099
2100
2101
2102
2103#define H2M_MAILBOX_CID 0x7014
2104#define H2M_MAILBOX_CID_CMD0 FIELD32(0x000000ff)
2105#define H2M_MAILBOX_CID_CMD1 FIELD32(0x0000ff00)
2106#define H2M_MAILBOX_CID_CMD2 FIELD32(0x00ff0000)
2107#define H2M_MAILBOX_CID_CMD3 FIELD32(0xff000000)
2108
2109
2110
2111
2112
2113#define H2M_MAILBOX_STATUS 0x701c
2114
2115
2116
2117
2118#define H2M_INT_SRC 0x7024
2119
2120
2121
2122
2123#define H2M_BBP_AGENT 0x7028
2124
2125
2126
2127
2128#define MCU_LEDCS_LED_MODE FIELD8(0x1f)
2129#define MCU_LEDCS_POLARITY FIELD8(0x01)
2130
2131
2132
2133
2134
2135
2136#define HW_CS_CTS_BASE 0x7700
2137
2138
2139
2140
2141
2142#define HW_DFS_CTS_BASE 0x7780
2143
2144
2145
2146
2147
2148
2149
2150
2151
2152#define TXRX_CSR1 0x77d0
2153
2154
2155
2156
2157
2158
2159#define HW_DEBUG_SETTING_BASE 0x77f0
2160#define HW_DEBUG_SETTING_BASE2 0x7770
2161
2162
2163
2164
2165
2166
2167
2168
2169
2170
2171
2172
2173
2174
2175
2176
2177#define HW_BEACON_BASE0 0x7800
2178#define HW_BEACON_BASE1 0x7a00
2179#define HW_BEACON_BASE2 0x7c00
2180#define HW_BEACON_BASE3 0x7e00
2181#define HW_BEACON_BASE4 0x7200
2182#define HW_BEACON_BASE5 0x7400
2183#define HW_BEACON_BASE6 0x5dc0
2184#define HW_BEACON_BASE7 0x5bc0
2185
2186#define HW_BEACON_BASE(__index) \
2187 (((__index) < 4) ? (HW_BEACON_BASE0 + (__index * 0x0200)) : \
2188 (((__index) < 6) ? (HW_BEACON_BASE4 + ((__index - 4) * 0x0200)) : \
2189 (HW_BEACON_BASE6 - ((__index - 6) * 0x0200))))
2190
2191#define BEACON_BASE_TO_OFFSET(_base) (((_base) - 0x4000) / 64)
2192
2193
2194
2195
2196
2197
2198
2199
2200
2201
2202
2203
2204
2205
2206#define BBP1_TX_POWER_CTRL FIELD8(0x03)
2207#define BBP1_TX_ANTENNA FIELD8(0x18)
2208
2209
2210
2211
2212#define BBP3_RX_ADC FIELD8(0x03)
2213#define BBP3_RX_ANTENNA FIELD8(0x18)
2214#define BBP3_HT40_MINUS FIELD8(0x20)
2215#define BBP3_ADC_MODE_SWITCH FIELD8(0x40)
2216#define BBP3_ADC_INIT_MODE FIELD8(0x80)
2217
2218
2219
2220
2221#define BBP4_TX_BF FIELD8(0x01)
2222#define BBP4_BANDWIDTH FIELD8(0x18)
2223#define BBP4_MAC_IF_CTRL FIELD8(0x40)
2224
2225
2226#define BBP27_RX_CHAIN_SEL FIELD8(0x60)
2227
2228
2229
2230
2231#define BBP47_TSSI_REPORT_SEL FIELD8(0x03)
2232#define BBP47_TSSI_UPDATE_REQ FIELD8(0x04)
2233#define BBP47_TSSI_TSSI_MODE FIELD8(0x18)
2234#define BBP47_TSSI_ADC6 FIELD8(0x80)
2235
2236
2237
2238
2239#define BBP49_UPDATE_FLAG FIELD8(0x01)
2240
2241
2242
2243
2244
2245
2246
2247
2248
2249
2250#define BBP105_DETECT_SIG_ON_PRIMARY FIELD8(0x01)
2251#define BBP105_FEQ FIELD8(0x02)
2252#define BBP105_MLD FIELD8(0x04)
2253#define BBP105_SIG_REMODULATION FIELD8(0x08)
2254
2255
2256
2257
2258#define BBP109_TX0_POWER FIELD8(0x0f)
2259#define BBP109_TX1_POWER FIELD8(0xf0)
2260
2261
2262#define BBP110_TX2_POWER FIELD8(0x0f)
2263
2264
2265
2266
2267
2268#define BBP138_RX_ADC1 FIELD8(0x02)
2269#define BBP138_RX_ADC2 FIELD8(0x04)
2270#define BBP138_TX_DAC1 FIELD8(0x20)
2271#define BBP138_TX_DAC2 FIELD8(0x40)
2272
2273
2274
2275
2276#define BBP152_RX_DEFAULT_ANT FIELD8(0x80)
2277
2278
2279
2280
2281#define BBP254_BIT7 FIELD8(0x80)
2282
2283
2284
2285
2286
2287
2288
2289
2290
2291#define RFCSR1_RF_BLOCK_EN FIELD8(0x01)
2292#define RFCSR1_PLL_PD FIELD8(0x02)
2293#define RFCSR1_RX0_PD FIELD8(0x04)
2294#define RFCSR1_TX0_PD FIELD8(0x08)
2295#define RFCSR1_RX1_PD FIELD8(0x10)
2296#define RFCSR1_TX1_PD FIELD8(0x20)
2297#define RFCSR1_RX2_PD FIELD8(0x40)
2298#define RFCSR1_TX2_PD FIELD8(0x80)
2299#define RFCSR1_TX2_EN_MT7620 FIELD8(0x02)
2300
2301
2302
2303
2304#define RFCSR2_RESCAL_BP FIELD8(0x40)
2305#define RFCSR2_RESCAL_EN FIELD8(0x80)
2306#define RFCSR2_RX2_EN_MT7620 FIELD8(0x02)
2307#define RFCSR2_TX2_EN_MT7620 FIELD8(0x20)
2308
2309
2310
2311
2312#define RFCSR3_K FIELD8(0x0f)
2313
2314#define RFCSR3_PA1_BIAS_CCK FIELD8(0x70)
2315#define RFCSR3_PA2_CASCODE_BIAS_CCKK FIELD8(0x80)
2316
2317#define RFCSR3_VCOCAL_EN FIELD8(0x80)
2318
2319#define RFCSR3_BIT1 FIELD8(0x02)
2320#define RFCSR3_BIT2 FIELD8(0x04)
2321#define RFCSR3_BIT3 FIELD8(0x08)
2322#define RFCSR3_BIT4 FIELD8(0x10)
2323#define RFCSR3_BIT5 FIELD8(0x20)
2324
2325
2326
2327
2328
2329#define RFCSR4_VCOCAL_EN FIELD8(0x80)
2330
2331
2332
2333
2334#define RFCSR5_R1 FIELD8(0x0c)
2335
2336
2337
2338
2339#define RFCSR6_R1 FIELD8(0x03)
2340#define RFCSR6_R2 FIELD8(0x40)
2341#define RFCSR6_TXDIV FIELD8(0x0c)
2342
2343#define RFCSR6_VCO_IC FIELD8(0xc0)
2344
2345
2346
2347
2348#define RFCSR7_RF_TUNING FIELD8(0x01)
2349#define RFCSR7_BIT1 FIELD8(0x02)
2350#define RFCSR7_BIT2 FIELD8(0x04)
2351#define RFCSR7_BIT3 FIELD8(0x08)
2352#define RFCSR7_BIT4 FIELD8(0x10)
2353#define RFCSR7_BIT5 FIELD8(0x20)
2354#define RFCSR7_BITS67 FIELD8(0xc0)
2355
2356
2357
2358
2359#define RFCSR9_K FIELD8(0x0f)
2360#define RFCSR9_N FIELD8(0x10)
2361#define RFCSR9_UNKNOWN FIELD8(0x60)
2362#define RFCSR9_MOD FIELD8(0x80)
2363
2364
2365
2366
2367#define RFCSR11_R FIELD8(0x03)
2368#define RFCSR11_PLL_MOD FIELD8(0x0c)
2369#define RFCSR11_MOD FIELD8(0xc0)
2370
2371
2372#define RFCSR11_PLL_IDOH FIELD8(0x40)
2373
2374
2375
2376
2377
2378#define RFCSR12_TX_POWER FIELD8(0x1f)
2379#define RFCSR12_DR0 FIELD8(0xe0)
2380
2381
2382
2383
2384#define RFCSR13_TX_POWER FIELD8(0x1f)
2385#define RFCSR13_DR0 FIELD8(0xe0)
2386#define RFCSR13_RDIV_MT7620 FIELD8(0x03)
2387
2388
2389
2390
2391#define RFCSR15_TX_LO2_EN FIELD8(0x08)
2392
2393
2394
2395
2396#define RFCSR16_TXMIXER_GAIN FIELD8(0x07)
2397#define RFCSR16_RF_PLL_FREQ_SEL_MT7620 FIELD8(0x0F)
2398#define RFCSR16_SDM_MODE_MT7620 FIELD8(0xE0)
2399
2400
2401
2402
2403#define RFCSR17_TXMIXER_GAIN FIELD8(0x07)
2404#define RFCSR17_TX_LO1_EN FIELD8(0x08)
2405#define RFCSR17_R FIELD8(0x20)
2406#define RFCSR17_CODE FIELD8(0x7f)
2407
2408
2409#define RFCSR18_XO_TUNE_BYPASS FIELD8(0x40)
2410
2411
2412#define RFCSR19_K FIELD8(0x03)
2413
2414
2415
2416
2417#define RFCSR20_RX_LO1_EN FIELD8(0x08)
2418
2419
2420
2421
2422#define RFCSR21_RX_LO2_EN FIELD8(0x08)
2423#define RFCSR21_BIT1 FIELD8(0x01)
2424#define RFCSR21_BIT8 FIELD8(0x80)
2425
2426
2427
2428
2429#define RFCSR22_BASEBAND_LOOPBACK FIELD8(0x01)
2430#define RFCSR22_FREQPLAN_D_MT7620 FIELD8(0x07)
2431
2432
2433
2434
2435#define RFCSR23_FREQ_OFFSET FIELD8(0x7f)
2436
2437
2438
2439
2440#define RFCSR24_TX_AGC_FC FIELD8(0x1f)
2441#define RFCSR24_TX_H20M FIELD8(0x20)
2442#define RFCSR24_TX_CALIB FIELD8(0x7f)
2443
2444
2445
2446
2447#define RFCSR27_R1 FIELD8(0x03)
2448#define RFCSR27_R2 FIELD8(0x04)
2449#define RFCSR27_R3 FIELD8(0x30)
2450#define RFCSR27_R4 FIELD8(0x40)
2451
2452
2453
2454
2455#define RFCSR28_CH11_HT40 FIELD8(0x04)
2456
2457
2458
2459
2460#define RFCSR29_ADC6_TEST FIELD8(0x01)
2461#define RFCSR29_ADC6_INT_TEST FIELD8(0x02)
2462#define RFCSR29_RSSI_RESET FIELD8(0x04)
2463#define RFCSR29_RSSI_ON FIELD8(0x08)
2464#define RFCSR29_RSSI_RIP_CTRL FIELD8(0x30)
2465#define RFCSR29_RSSI_GAIN FIELD8(0xc0)
2466
2467
2468
2469
2470#define RFCSR30_TX_H20M FIELD8(0x02)
2471#define RFCSR30_RX_H20M FIELD8(0x04)
2472#define RFCSR30_RX_VCM FIELD8(0x18)
2473#define RFCSR30_RF_CALIBRATION FIELD8(0x80)
2474#define RF3322_RFCSR30_TX_H20M FIELD8(0x01)
2475#define RF3322_RFCSR30_RX_H20M FIELD8(0x02)
2476
2477
2478
2479
2480#define RFCSR31_RX_AGC_FC FIELD8(0x1f)
2481#define RFCSR31_RX_H20M FIELD8(0x20)
2482#define RFCSR31_RX_CALIB FIELD8(0x7f)
2483
2484
2485#define RFCSR32_TX_AGC_FC FIELD8(0xf8)
2486
2487
2488#define RFCSR36_RF_BS FIELD8(0x80)
2489
2490
2491
2492
2493#define RFCSR34_TX0_EXT_PA FIELD8(0x04)
2494#define RFCSR34_TX1_EXT_PA FIELD8(0x08)
2495
2496
2497
2498
2499#define RFCSR38_RX_LO1_EN FIELD8(0x20)
2500
2501
2502
2503
2504#define RFCSR39_RX_DIV FIELD8(0x40)
2505#define RFCSR39_RX_LO2_EN FIELD8(0x80)
2506
2507
2508
2509
2510#define RFCSR41_BIT1 FIELD8(0x01)
2511#define RFCSR41_BIT4 FIELD8(0x08)
2512
2513
2514
2515
2516#define RFCSR42_BIT1 FIELD8(0x01)
2517#define RFCSR42_BIT4 FIELD8(0x08)
2518#define RFCSR42_TX2_EN_MT7620 FIELD8(0x40)
2519
2520
2521
2522
2523#define RFCSR49_TX FIELD8(0x3f)
2524#define RFCSR49_EP FIELD8(0xc0)
2525
2526#define RFCSR49_TX_LO1_IC FIELD8(0x1c)
2527#define RFCSR49_TX_DIV FIELD8(0x20)
2528
2529
2530
2531
2532#define RFCSR50_TX FIELD8(0x3f)
2533#define RFCSR50_TX0_EXT_PA FIELD8(0x02)
2534#define RFCSR50_TX1_EXT_PA FIELD8(0x10)
2535#define RFCSR50_EP FIELD8(0xc0)
2536
2537#define RFCSR50_TX_LO1_EN FIELD8(0x20)
2538#define RFCSR50_TX_LO2_EN FIELD8(0x10)
2539
2540
2541
2542#define RFCSR51_BITS01 FIELD8(0x03)
2543#define RFCSR51_BITS24 FIELD8(0x1c)
2544#define RFCSR51_BITS57 FIELD8(0xe0)
2545
2546#define RFCSR53_TX_POWER FIELD8(0x3f)
2547#define RFCSR53_UNKNOWN FIELD8(0xc0)
2548
2549#define RFCSR54_TX_POWER FIELD8(0x3f)
2550#define RFCSR54_UNKNOWN FIELD8(0xc0)
2551
2552#define RFCSR55_TX_POWER FIELD8(0x3f)
2553#define RFCSR55_UNKNOWN FIELD8(0xc0)
2554
2555#define RFCSR57_DRV_CC FIELD8(0xfc)
2556
2557
2558
2559
2560
2561
2562
2563
2564
2565#define RF2_ANTENNA_RX2 FIELD32(0x00000040)
2566#define RF2_ANTENNA_TX1 FIELD32(0x00004000)
2567#define RF2_ANTENNA_RX1 FIELD32(0x00020000)
2568
2569
2570
2571
2572#define RF3_TXPOWER_G FIELD32(0x00003e00)
2573#define RF3_TXPOWER_A_7DBM_BOOST FIELD32(0x00000200)
2574#define RF3_TXPOWER_A FIELD32(0x00003c00)
2575
2576
2577
2578
2579#define RF4_TXPOWER_G FIELD32(0x000007c0)
2580#define RF4_TXPOWER_A_7DBM_BOOST FIELD32(0x00000040)
2581#define RF4_TXPOWER_A FIELD32(0x00000780)
2582#define RF4_FREQ_OFFSET FIELD32(0x001f8000)
2583#define RF4_HT40 FIELD32(0x00200000)
2584
2585
2586
2587
2588
2589
2590enum rt2800_eeprom_word {
2591 EEPROM_CHIP_ID = 0,
2592 EEPROM_VERSION,
2593 EEPROM_MAC_ADDR_0,
2594 EEPROM_MAC_ADDR_1,
2595 EEPROM_MAC_ADDR_2,
2596 EEPROM_NIC_CONF0,
2597 EEPROM_NIC_CONF1,
2598 EEPROM_FREQ,
2599 EEPROM_LED_AG_CONF,
2600 EEPROM_LED_ACT_CONF,
2601 EEPROM_LED_POLARITY,
2602 EEPROM_NIC_CONF2,
2603 EEPROM_LNA,
2604 EEPROM_RSSI_BG,
2605 EEPROM_RSSI_BG2,
2606 EEPROM_TXMIXER_GAIN_BG,
2607 EEPROM_RSSI_A,
2608 EEPROM_RSSI_A2,
2609 EEPROM_TXMIXER_GAIN_A,
2610 EEPROM_EIRP_MAX_TX_POWER,
2611 EEPROM_TXPOWER_DELTA,
2612 EEPROM_TXPOWER_BG1,
2613 EEPROM_TXPOWER_BG2,
2614 EEPROM_TSSI_BOUND_BG1,
2615 EEPROM_TSSI_BOUND_BG2,
2616 EEPROM_TSSI_BOUND_BG3,
2617 EEPROM_TSSI_BOUND_BG4,
2618 EEPROM_TSSI_BOUND_BG5,
2619 EEPROM_TXPOWER_A1,
2620 EEPROM_TXPOWER_A2,
2621 EEPROM_TXPOWER_INIT,
2622 EEPROM_TSSI_BOUND_A1,
2623 EEPROM_TSSI_BOUND_A2,
2624 EEPROM_TSSI_BOUND_A3,
2625 EEPROM_TSSI_BOUND_A4,
2626 EEPROM_TSSI_BOUND_A5,
2627 EEPROM_TXPOWER_BYRATE,
2628 EEPROM_BBP_START,
2629
2630
2631 EEPROM_EXT_LNA2,
2632 EEPROM_EXT_TXPOWER_BG3,
2633 EEPROM_EXT_TXPOWER_A3,
2634
2635
2636 EEPROM_WORD_COUNT
2637};
2638
2639
2640
2641
2642#define EEPROM_VERSION_FAE FIELD16(0x00ff)
2643#define EEPROM_VERSION_VERSION FIELD16(0xff00)
2644
2645
2646
2647
2648#define EEPROM_MAC_ADDR_BYTE0 FIELD16(0x00ff)
2649#define EEPROM_MAC_ADDR_BYTE1 FIELD16(0xff00)
2650#define EEPROM_MAC_ADDR_BYTE2 FIELD16(0x00ff)
2651#define EEPROM_MAC_ADDR_BYTE3 FIELD16(0xff00)
2652#define EEPROM_MAC_ADDR_BYTE4 FIELD16(0x00ff)
2653#define EEPROM_MAC_ADDR_BYTE5 FIELD16(0xff00)
2654
2655
2656
2657
2658
2659
2660
2661#define EEPROM_NIC_CONF0_RXPATH FIELD16(0x000f)
2662#define EEPROM_NIC_CONF0_TXPATH FIELD16(0x00f0)
2663#define EEPROM_NIC_CONF0_RF_TYPE FIELD16(0x0f00)
2664
2665
2666
2667
2668
2669
2670
2671
2672
2673
2674
2675
2676
2677
2678
2679
2680
2681
2682
2683
2684
2685
2686#define EEPROM_NIC_CONF1_HW_RADIO FIELD16(0x0001)
2687#define EEPROM_NIC_CONF1_EXTERNAL_TX_ALC FIELD16(0x0002)
2688#define EEPROM_NIC_CONF1_EXTERNAL_LNA_2G FIELD16(0x0004)
2689#define EEPROM_NIC_CONF1_EXTERNAL_LNA_5G FIELD16(0x0008)
2690#define EEPROM_NIC_CONF1_CARDBUS_ACCEL FIELD16(0x0010)
2691#define EEPROM_NIC_CONF1_BW40M_SB_2G FIELD16(0x0020)
2692#define EEPROM_NIC_CONF1_BW40M_SB_5G FIELD16(0x0040)
2693#define EEPROM_NIC_CONF1_WPS_PBC FIELD16(0x0080)
2694#define EEPROM_NIC_CONF1_BW40M_2G FIELD16(0x0100)
2695#define EEPROM_NIC_CONF1_BW40M_5G FIELD16(0x0200)
2696#define EEPROM_NIC_CONF1_BROADBAND_EXT_LNA FIELD16(0x400)
2697#define EEPROM_NIC_CONF1_ANT_DIVERSITY FIELD16(0x1800)
2698#define EEPROM_NIC_CONF1_INTERNAL_TX_ALC FIELD16(0x2000)
2699#define EEPROM_NIC_CONF1_BT_COEXIST FIELD16(0x4000)
2700#define EEPROM_NIC_CONF1_DAC_TEST FIELD16(0x8000)
2701#define EEPROM_NIC_CONF1_EXTERNAL_TX0_PA_3352 FIELD16(0x4000)
2702#define EEPROM_NIC_CONF1_EXTERNAL_TX1_PA_3352 FIELD16(0x8000)
2703
2704
2705
2706
2707#define EEPROM_FREQ_OFFSET FIELD16(0x00ff)
2708#define EEPROM_FREQ_LED_MODE FIELD16(0x7f00)
2709#define EEPROM_FREQ_LED_POLARITY FIELD16(0x1000)
2710
2711
2712
2713
2714
2715
2716
2717
2718
2719
2720
2721
2722
2723#define EEPROM_LED_POLARITY_RDY_BG FIELD16(0x0001)
2724#define EEPROM_LED_POLARITY_RDY_A FIELD16(0x0002)
2725#define EEPROM_LED_POLARITY_ACT FIELD16(0x0004)
2726#define EEPROM_LED_POLARITY_GPIO_0 FIELD16(0x0008)
2727#define EEPROM_LED_POLARITY_GPIO_1 FIELD16(0x0010)
2728#define EEPROM_LED_POLARITY_GPIO_2 FIELD16(0x0020)
2729#define EEPROM_LED_POLARITY_GPIO_3 FIELD16(0x0040)
2730#define EEPROM_LED_POLARITY_GPIO_4 FIELD16(0x0080)
2731#define EEPROM_LED_LED_MODE FIELD16(0x1f00)
2732
2733
2734
2735
2736
2737
2738
2739#define EEPROM_NIC_CONF2_RX_STREAM FIELD16(0x000f)
2740#define EEPROM_NIC_CONF2_TX_STREAM FIELD16(0x00f0)
2741#define EEPROM_NIC_CONF2_CRYSTAL FIELD16(0x0600)
2742
2743
2744
2745
2746#define EEPROM_LNA_BG FIELD16(0x00ff)
2747#define EEPROM_LNA_A0 FIELD16(0xff00)
2748
2749
2750
2751
2752#define EEPROM_RSSI_BG_OFFSET0 FIELD16(0x00ff)
2753#define EEPROM_RSSI_BG_OFFSET1 FIELD16(0xff00)
2754
2755
2756
2757
2758#define EEPROM_RSSI_BG2_OFFSET2 FIELD16(0x00ff)
2759#define EEPROM_RSSI_BG2_LNA_A1 FIELD16(0xff00)
2760
2761
2762
2763
2764#define EEPROM_TXMIXER_GAIN_BG_VAL FIELD16(0x0007)
2765
2766
2767
2768
2769#define EEPROM_RSSI_A_OFFSET0 FIELD16(0x00ff)
2770#define EEPROM_RSSI_A_OFFSET1 FIELD16(0xff00)
2771
2772
2773
2774
2775#define EEPROM_RSSI_A2_OFFSET2 FIELD16(0x00ff)
2776#define EEPROM_RSSI_A2_LNA_A2 FIELD16(0xff00)
2777
2778
2779
2780
2781#define EEPROM_TXMIXER_GAIN_A_VAL FIELD16(0x0007)
2782
2783
2784
2785
2786#define EEPROM_EIRP_MAX_TX_POWER_2GHZ FIELD16(0x00ff)
2787#define EEPROM_EIRP_MAX_TX_POWER_5GHZ FIELD16(0xff00)
2788
2789
2790
2791
2792
2793
2794
2795
2796#define EEPROM_TXPOWER_DELTA_VALUE_2G FIELD16(0x003f)
2797#define EEPROM_TXPOWER_DELTA_TYPE_2G FIELD16(0x0040)
2798#define EEPROM_TXPOWER_DELTA_ENABLE_2G FIELD16(0x0080)
2799#define EEPROM_TXPOWER_DELTA_VALUE_5G FIELD16(0x3f00)
2800#define EEPROM_TXPOWER_DELTA_TYPE_5G FIELD16(0x4000)
2801#define EEPROM_TXPOWER_DELTA_ENABLE_5G FIELD16(0x8000)
2802
2803
2804
2805
2806#define EEPROM_TXPOWER_BG_SIZE 7
2807#define EEPROM_TXPOWER_BG_1 FIELD16(0x00ff)
2808#define EEPROM_TXPOWER_BG_2 FIELD16(0xff00)
2809
2810
2811
2812
2813
2814
2815
2816
2817#define EEPROM_TSSI_BOUND_BG1_MINUS4 FIELD16(0x00ff)
2818#define EEPROM_TSSI_BOUND_BG1_MINUS3 FIELD16(0xff00)
2819
2820
2821
2822
2823
2824
2825
2826
2827#define EEPROM_TSSI_BOUND_BG2_MINUS2 FIELD16(0x00ff)
2828#define EEPROM_TSSI_BOUND_BG2_MINUS1 FIELD16(0xff00)
2829
2830
2831
2832
2833
2834
2835
2836#define EEPROM_TSSI_BOUND_BG3_REF FIELD16(0x00ff)
2837#define EEPROM_TSSI_BOUND_BG3_PLUS1 FIELD16(0xff00)
2838
2839
2840
2841
2842
2843
2844
2845
2846#define EEPROM_TSSI_BOUND_BG4_PLUS2 FIELD16(0x00ff)
2847#define EEPROM_TSSI_BOUND_BG4_PLUS3 FIELD16(0xff00)
2848
2849
2850
2851
2852
2853
2854
2855#define EEPROM_TSSI_BOUND_BG5_PLUS4 FIELD16(0x00ff)
2856#define EEPROM_TSSI_BOUND_BG5_AGC_STEP FIELD16(0xff00)
2857
2858
2859
2860
2861#define EEPROM_TXPOWER_A_SIZE 6
2862#define EEPROM_TXPOWER_A_1 FIELD16(0x00ff)
2863#define EEPROM_TXPOWER_A_2 FIELD16(0xff00)
2864
2865
2866#define EEPROM_TXPOWER_ALC FIELD8(0x1f)
2867#define EEPROM_TXPOWER_FINE_CTRL FIELD8(0xe0)
2868
2869
2870
2871
2872
2873
2874
2875
2876#define EEPROM_TSSI_BOUND_A1_MINUS4 FIELD16(0x00ff)
2877#define EEPROM_TSSI_BOUND_A1_MINUS3 FIELD16(0xff00)
2878
2879
2880
2881
2882
2883
2884
2885
2886#define EEPROM_TSSI_BOUND_A2_MINUS2 FIELD16(0x00ff)
2887#define EEPROM_TSSI_BOUND_A2_MINUS1 FIELD16(0xff00)
2888
2889
2890
2891
2892
2893
2894
2895#define EEPROM_TSSI_BOUND_A3_REF FIELD16(0x00ff)
2896#define EEPROM_TSSI_BOUND_A3_PLUS1 FIELD16(0xff00)
2897
2898
2899
2900
2901
2902
2903
2904
2905#define EEPROM_TSSI_BOUND_A4_PLUS2 FIELD16(0x00ff)
2906#define EEPROM_TSSI_BOUND_A4_PLUS3 FIELD16(0xff00)
2907
2908
2909
2910
2911
2912
2913
2914#define EEPROM_TSSI_BOUND_A5_PLUS4 FIELD16(0x00ff)
2915#define EEPROM_TSSI_BOUND_A5_AGC_STEP FIELD16(0xff00)
2916
2917
2918
2919
2920#define EEPROM_TXPOWER_BYRATE_SIZE 9
2921
2922#define EEPROM_TXPOWER_BYRATE_RATE0 FIELD16(0x000f)
2923#define EEPROM_TXPOWER_BYRATE_RATE1 FIELD16(0x00f0)
2924#define EEPROM_TXPOWER_BYRATE_RATE2 FIELD16(0x0f00)
2925#define EEPROM_TXPOWER_BYRATE_RATE3 FIELD16(0xf000)
2926
2927
2928
2929
2930#define EEPROM_BBP_SIZE 16
2931#define EEPROM_BBP_VALUE FIELD16(0x00ff)
2932#define EEPROM_BBP_REG_ID FIELD16(0xff00)
2933
2934
2935#define EEPROM_EXT_LNA2_A1 FIELD16(0x00ff)
2936#define EEPROM_EXT_LNA2_A2 FIELD16(0xff00)
2937
2938
2939
2940
2941
2942#define EEPROM_IQ_GAIN_CAL_TX0_2G 0x130
2943#define EEPROM_IQ_PHASE_CAL_TX0_2G 0x131
2944#define EEPROM_IQ_GROUPDELAY_CAL_TX0_2G 0x132
2945#define EEPROM_IQ_GAIN_CAL_TX1_2G 0x133
2946#define EEPROM_IQ_PHASE_CAL_TX1_2G 0x134
2947#define EEPROM_IQ_GROUPDELAY_CAL_TX1_2G 0x135
2948#define EEPROM_IQ_GAIN_CAL_RX0_2G 0x136
2949#define EEPROM_IQ_PHASE_CAL_RX0_2G 0x137
2950#define EEPROM_IQ_GROUPDELAY_CAL_RX0_2G 0x138
2951#define EEPROM_IQ_GAIN_CAL_RX1_2G 0x139
2952#define EEPROM_IQ_PHASE_CAL_RX1_2G 0x13A
2953#define EEPROM_IQ_GROUPDELAY_CAL_RX1_2G 0x13B
2954#define EEPROM_RF_IQ_COMPENSATION_CONTROL 0x13C
2955#define EEPROM_RF_IQ_IMBALANCE_COMPENSATION_CONTROL 0x13D
2956#define EEPROM_IQ_GAIN_CAL_TX0_CH36_TO_CH64_5G 0x144
2957#define EEPROM_IQ_PHASE_CAL_TX0_CH36_TO_CH64_5G 0x145
2958#define EEPROM_IQ_GAIN_CAL_TX0_CH100_TO_CH138_5G 0X146
2959#define EEPROM_IQ_PHASE_CAL_TX0_CH100_TO_CH138_5G 0x147
2960#define EEPROM_IQ_GAIN_CAL_TX0_CH140_TO_CH165_5G 0x148
2961#define EEPROM_IQ_PHASE_CAL_TX0_CH140_TO_CH165_5G 0x149
2962#define EEPROM_IQ_GAIN_CAL_TX1_CH36_TO_CH64_5G 0x14A
2963#define EEPROM_IQ_PHASE_CAL_TX1_CH36_TO_CH64_5G 0x14B
2964#define EEPROM_IQ_GAIN_CAL_TX1_CH100_TO_CH138_5G 0X14C
2965#define EEPROM_IQ_PHASE_CAL_TX1_CH100_TO_CH138_5G 0x14D
2966#define EEPROM_IQ_GAIN_CAL_TX1_CH140_TO_CH165_5G 0x14E
2967#define EEPROM_IQ_PHASE_CAL_TX1_CH140_TO_CH165_5G 0x14F
2968#define EEPROM_IQ_GROUPDELAY_CAL_TX0_CH36_TO_CH64_5G 0x150
2969#define EEPROM_IQ_GROUPDELAY_CAL_TX1_CH36_TO_CH64_5G 0x151
2970#define EEPROM_IQ_GROUPDELAY_CAL_TX0_CH100_TO_CH138_5G 0x152
2971#define EEPROM_IQ_GROUPDELAY_CAL_TX1_CH100_TO_CH138_5G 0x153
2972#define EEPROM_IQ_GROUPDELAY_CAL_TX0_CH140_TO_CH165_5G 0x154
2973#define EEPROM_IQ_GROUPDELAY_CAL_TX1_CH140_TO_CH165_5G 0x155
2974#define EEPROM_IQ_GAIN_CAL_RX0_CH36_TO_CH64_5G 0x156
2975#define EEPROM_IQ_PHASE_CAL_RX0_CH36_TO_CH64_5G 0x157
2976#define EEPROM_IQ_GAIN_CAL_RX0_CH100_TO_CH138_5G 0X158
2977#define EEPROM_IQ_PHASE_CAL_RX0_CH100_TO_CH138_5G 0x159
2978#define EEPROM_IQ_GAIN_CAL_RX0_CH140_TO_CH165_5G 0x15A
2979#define EEPROM_IQ_PHASE_CAL_RX0_CH140_TO_CH165_5G 0x15B
2980#define EEPROM_IQ_GAIN_CAL_RX1_CH36_TO_CH64_5G 0x15C
2981#define EEPROM_IQ_PHASE_CAL_RX1_CH36_TO_CH64_5G 0x15D
2982#define EEPROM_IQ_GAIN_CAL_RX1_CH100_TO_CH138_5G 0X15E
2983#define EEPROM_IQ_PHASE_CAL_RX1_CH100_TO_CH138_5G 0x15F
2984#define EEPROM_IQ_GAIN_CAL_RX1_CH140_TO_CH165_5G 0x160
2985#define EEPROM_IQ_PHASE_CAL_RX1_CH140_TO_CH165_5G 0x161
2986#define EEPROM_IQ_GROUPDELAY_CAL_RX0_CH36_TO_CH64_5G 0x162
2987#define EEPROM_IQ_GROUPDELAY_CAL_RX1_CH36_TO_CH64_5G 0x163
2988#define EEPROM_IQ_GROUPDELAY_CAL_RX0_CH100_TO_CH138_5G 0x164
2989#define EEPROM_IQ_GROUPDELAY_CAL_RX1_CH100_TO_CH138_5G 0x165
2990#define EEPROM_IQ_GROUPDELAY_CAL_RX0_CH140_TO_CH165_5G 0x166
2991#define EEPROM_IQ_GROUPDELAY_CAL_RX1_CH140_TO_CH165_5G 0x167
2992
2993
2994
2995
2996
2997
2998
2999
3000
3001
3002#define MCU_SLEEP 0x30
3003#define MCU_WAKEUP 0x31
3004#define MCU_RADIO_OFF 0x35
3005#define MCU_CURRENT 0x36
3006#define MCU_LED 0x50
3007#define MCU_LED_STRENGTH 0x51
3008#define MCU_LED_AG_CONF 0x52
3009#define MCU_LED_ACT_CONF 0x53
3010#define MCU_LED_LED_POLARITY 0x54
3011#define MCU_RADAR 0x60
3012#define MCU_BOOT_SIGNAL 0x72
3013#define MCU_ANT_SELECT 0X73
3014#define MCU_FREQ_OFFSET 0x74
3015#define MCU_BBP_SIGNAL 0x80
3016#define MCU_POWER_SAVE 0x83
3017#define MCU_BAND_SELECT 0x91
3018
3019
3020
3021
3022#define TOKEN_SLEEP 1
3023#define TOKEN_RADIO_OFF 2
3024#define TOKEN_WAKEUP 3
3025
3026
3027
3028
3029
3030
3031#define TXWI_DESC_SIZE_4WORDS (4 * sizeof(__le32))
3032#define TXWI_DESC_SIZE_5WORDS (5 * sizeof(__le32))
3033
3034#define RXWI_DESC_SIZE_4WORDS (4 * sizeof(__le32))
3035#define RXWI_DESC_SIZE_5WORDS (5 * sizeof(__le32))
3036#define RXWI_DESC_SIZE_6WORDS (6 * sizeof(__le32))
3037
3038
3039
3040
3041
3042
3043
3044
3045
3046
3047
3048
3049
3050
3051
3052
3053
3054
3055
3056
3057
3058
3059#define TXWI_W0_FRAG FIELD32(0x00000001)
3060#define TXWI_W0_MIMO_PS FIELD32(0x00000002)
3061#define TXWI_W0_CF_ACK FIELD32(0x00000004)
3062#define TXWI_W0_TS FIELD32(0x00000008)
3063#define TXWI_W0_AMPDU FIELD32(0x00000010)
3064#define TXWI_W0_MPDU_DENSITY FIELD32(0x000000e0)
3065#define TXWI_W0_TX_OP FIELD32(0x00000300)
3066#define TXWI_W0_MCS FIELD32(0x007f0000)
3067#define TXWI_W0_BW FIELD32(0x00800000)
3068#define TXWI_W0_SHORT_GI FIELD32(0x01000000)
3069#define TXWI_W0_STBC FIELD32(0x06000000)
3070#define TXWI_W0_IFS FIELD32(0x08000000)
3071#define TXWI_W0_PHYMODE FIELD32(0xc0000000)
3072
3073
3074
3075
3076
3077
3078
3079
3080
3081
3082
3083
3084
3085
3086
3087
3088
3089#define TXWI_W1_ACK FIELD32(0x00000001)
3090#define TXWI_W1_NSEQ FIELD32(0x00000002)
3091#define TXWI_W1_BW_WIN_SIZE FIELD32(0x000000fc)
3092#define TXWI_W1_WIRELESS_CLI_ID FIELD32(0x0000ff00)
3093#define TXWI_W1_MPDU_TOTAL_BYTE_COUNT FIELD32(0x0fff0000)
3094#define TXWI_W1_PACKETID FIELD32(0xf0000000)
3095#define TXWI_W1_PACKETID_QUEUE FIELD32(0x30000000)
3096#define TXWI_W1_PACKETID_ENTRY FIELD32(0xc0000000)
3097
3098
3099
3100
3101#define TXWI_W2_IV FIELD32(0xffffffff)
3102
3103
3104
3105
3106#define TXWI_W3_EIV FIELD32(0xffffffff)
3107
3108
3109
3110
3111
3112
3113
3114
3115#define RXWI_W0_WIRELESS_CLI_ID FIELD32(0x000000ff)
3116#define RXWI_W0_KEY_INDEX FIELD32(0x00000300)
3117#define RXWI_W0_BSSID FIELD32(0x00001c00)
3118#define RXWI_W0_UDF FIELD32(0x0000e000)
3119#define RXWI_W0_MPDU_TOTAL_BYTE_COUNT FIELD32(0x0fff0000)
3120#define RXWI_W0_TID FIELD32(0xf0000000)
3121
3122
3123
3124
3125#define RXWI_W1_FRAG FIELD32(0x0000000f)
3126#define RXWI_W1_SEQUENCE FIELD32(0x0000fff0)
3127#define RXWI_W1_MCS FIELD32(0x007f0000)
3128#define RXWI_W1_BW FIELD32(0x00800000)
3129#define RXWI_W1_SHORT_GI FIELD32(0x01000000)
3130#define RXWI_W1_STBC FIELD32(0x06000000)
3131#define RXWI_W1_PHYMODE FIELD32(0xc0000000)
3132
3133
3134
3135
3136#define RXWI_W2_RSSI0 FIELD32(0x000000ff)
3137#define RXWI_W2_RSSI1 FIELD32(0x0000ff00)
3138#define RXWI_W2_RSSI2 FIELD32(0x00ff0000)
3139
3140
3141
3142
3143#define RXWI_W3_SNR0 FIELD32(0x000000ff)
3144#define RXWI_W3_SNR1 FIELD32(0x0000ff00)
3145
3146
3147
3148
3149
3150#define MIN_G_TXPOWER 0
3151#define MIN_A_TXPOWER -7
3152#define MAX_G_TXPOWER 31
3153#define MAX_A_TXPOWER 15
3154#define DEFAULT_TXPOWER 5
3155
3156#define MIN_A_TXPOWER_3593 0
3157#define MAX_A_TXPOWER_3593 31
3158
3159#define TXPOWER_G_FROM_DEV(__txpower) \
3160 ((__txpower) > MAX_G_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
3161
3162#define TXPOWER_A_FROM_DEV(__txpower) \
3163 ((__txpower) > MAX_A_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
3164
3165
3166
3167
3168#define EIRP_MAX_TX_POWER_LIMIT 0x50
3169
3170
3171
3172
3173
3174#define BCN_TBTT_OFFSET 64
3175
3176#endif
3177