1
2
3
4
5
6
7
8
9
10
11
12
13#include <linux/init.h>
14#include <linux/mm.h>
15#include <linux/highmem.h>
16
17#include <asm/pgtable.h>
18#include <asm/tlbflush.h>
19#include <asm/cacheflush.h>
20
21#include "mm.h"
22
23#define minicache_pgprot __pgprot(L_PTE_PRESENT | L_PTE_YOUNG | \
24 L_PTE_MT_MINICACHE)
25
26static DEFINE_RAW_SPINLOCK(minicache_lock);
27
28
29
30
31
32
33
34
35
36
37
38
39
40static void mc_copy_user_page(void *from, void *to)
41{
42 int tmp;
43
44 asm volatile ("\
45 .syntax unified\n\
46 ldmia %0!, {r2, r3, ip, lr} @ 4\n\
471: mcr p15, 0, %1, c7, c6, 1 @ 1 invalidate D line\n\
48 stmia %1!, {r2, r3, ip, lr} @ 4\n\
49 ldmia %0!, {r2, r3, ip, lr} @ 4+1\n\
50 stmia %1!, {r2, r3, ip, lr} @ 4\n\
51 ldmia %0!, {r2, r3, ip, lr} @ 4\n\
52 mcr p15, 0, %1, c7, c6, 1 @ 1 invalidate D line\n\
53 stmia %1!, {r2, r3, ip, lr} @ 4\n\
54 ldmia %0!, {r2, r3, ip, lr} @ 4\n\
55 subs %2, %2, #1 @ 1\n\
56 stmia %1!, {r2, r3, ip, lr} @ 4\n\
57 ldmiane %0!, {r2, r3, ip, lr} @ 4\n\
58 bne 1b @ "
59 : "+&r" (from), "+&r" (to), "=&r" (tmp)
60 : "2" (PAGE_SIZE / 64)
61 : "r2", "r3", "ip", "lr");
62}
63
64void v4_mc_copy_user_highpage(struct page *to, struct page *from,
65 unsigned long vaddr, struct vm_area_struct *vma)
66{
67 void *kto = kmap_atomic(to);
68
69 if (!test_and_set_bit(PG_dcache_clean, &from->flags))
70 __flush_dcache_page(page_mapping_file(from), from);
71
72 raw_spin_lock(&minicache_lock);
73
74 set_top_pte(COPYPAGE_MINICACHE, mk_pte(from, minicache_pgprot));
75
76 mc_copy_user_page((void *)COPYPAGE_MINICACHE, kto);
77
78 raw_spin_unlock(&minicache_lock);
79
80 kunmap_atomic(kto);
81}
82
83
84
85
86void v4_mc_clear_user_highpage(struct page *page, unsigned long vaddr)
87{
88 void *ptr, *kaddr = kmap_atomic(page);
89 asm volatile("\
90 mov r1, %2 @ 1\n\
91 mov r2, #0 @ 1\n\
92 mov r3, #0 @ 1\n\
93 mov ip, #0 @ 1\n\
94 mov lr, #0 @ 1\n\
951: mcr p15, 0, %0, c7, c6, 1 @ 1 invalidate D line\n\
96 stmia %0!, {r2, r3, ip, lr} @ 4\n\
97 stmia %0!, {r2, r3, ip, lr} @ 4\n\
98 mcr p15, 0, %0, c7, c6, 1 @ 1 invalidate D line\n\
99 stmia %0!, {r2, r3, ip, lr} @ 4\n\
100 stmia %0!, {r2, r3, ip, lr} @ 4\n\
101 subs r1, r1, #1 @ 1\n\
102 bne 1b @ 1"
103 : "=r" (ptr)
104 : "0" (kaddr), "I" (PAGE_SIZE / 64)
105 : "r1", "r2", "r3", "ip", "lr");
106 kunmap_atomic(kaddr);
107}
108
109struct cpu_user_fns v4_mc_user_fns __initdata = {
110 .cpu_clear_user_highpage = v4_mc_clear_user_highpage,
111 .cpu_copy_user_highpage = v4_mc_copy_user_highpage,
112};
113