1
2
3
4#include "ixgbe.h"
5#include "ixgbe_sriov.h"
6
7#ifdef CONFIG_IXGBE_DCB
8
9
10
11
12
13
14
15
16
17static bool ixgbe_cache_ring_dcb_sriov(struct ixgbe_adapter *adapter)
18{
19#ifdef IXGBE_FCOE
20 struct ixgbe_ring_feature *fcoe = &adapter->ring_feature[RING_F_FCOE];
21#endif
22 struct ixgbe_ring_feature *vmdq = &adapter->ring_feature[RING_F_VMDQ];
23 int i;
24 u16 reg_idx, pool;
25 u8 tcs = adapter->hw_tcs;
26
27
28 if (tcs <= 1)
29 return false;
30
31
32 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
33 return false;
34
35
36 reg_idx = vmdq->offset * __ALIGN_MASK(1, ~vmdq->mask);
37 for (i = 0, pool = 0; i < adapter->num_rx_queues; i++, reg_idx++) {
38
39 if ((reg_idx & ~vmdq->mask) >= tcs) {
40 pool++;
41 reg_idx = __ALIGN_MASK(reg_idx, ~vmdq->mask);
42 }
43 adapter->rx_ring[i]->reg_idx = reg_idx;
44 adapter->rx_ring[i]->netdev = pool ? NULL : adapter->netdev;
45 }
46
47 reg_idx = vmdq->offset * __ALIGN_MASK(1, ~vmdq->mask);
48 for (i = 0; i < adapter->num_tx_queues; i++, reg_idx++) {
49
50 if ((reg_idx & ~vmdq->mask) >= tcs)
51 reg_idx = __ALIGN_MASK(reg_idx, ~vmdq->mask);
52 adapter->tx_ring[i]->reg_idx = reg_idx;
53 }
54
55#ifdef IXGBE_FCOE
56
57 if (!(adapter->flags & IXGBE_FLAG_FCOE_ENABLED))
58 return true;
59
60
61 if (fcoe->offset < tcs)
62 return true;
63
64
65 if (fcoe->indices) {
66 u16 queues_per_pool = __ALIGN_MASK(1, ~vmdq->mask);
67 u8 fcoe_tc = ixgbe_fcoe_get_tc(adapter);
68
69 reg_idx = (vmdq->offset + vmdq->indices) * queues_per_pool;
70 for (i = fcoe->offset; i < adapter->num_rx_queues; i++) {
71 reg_idx = __ALIGN_MASK(reg_idx, ~vmdq->mask) + fcoe_tc;
72 adapter->rx_ring[i]->reg_idx = reg_idx;
73 adapter->rx_ring[i]->netdev = adapter->netdev;
74 reg_idx++;
75 }
76
77 reg_idx = (vmdq->offset + vmdq->indices) * queues_per_pool;
78 for (i = fcoe->offset; i < adapter->num_tx_queues; i++) {
79 reg_idx = __ALIGN_MASK(reg_idx, ~vmdq->mask) + fcoe_tc;
80 adapter->tx_ring[i]->reg_idx = reg_idx;
81 reg_idx++;
82 }
83 }
84
85#endif
86 return true;
87}
88
89
90static void ixgbe_get_first_reg_idx(struct ixgbe_adapter *adapter, u8 tc,
91 unsigned int *tx, unsigned int *rx)
92{
93 struct ixgbe_hw *hw = &adapter->hw;
94 u8 num_tcs = adapter->hw_tcs;
95
96 *tx = 0;
97 *rx = 0;
98
99 switch (hw->mac.type) {
100 case ixgbe_mac_82598EB:
101
102 *tx = tc << 2;
103 *rx = tc << 3;
104 break;
105 case ixgbe_mac_82599EB:
106 case ixgbe_mac_X540:
107 case ixgbe_mac_X550:
108 case ixgbe_mac_X550EM_x:
109 case ixgbe_mac_x550em_a:
110 if (num_tcs > 4) {
111
112
113
114
115
116 *rx = tc << 4;
117 if (tc < 3)
118 *tx = tc << 5;
119 else if (tc < 5)
120 *tx = (tc + 2) << 4;
121 else
122 *tx = (tc + 8) << 3;
123 } else {
124
125
126
127
128
129 *rx = tc << 5;
130 if (tc < 2)
131 *tx = tc << 6;
132 else
133 *tx = (tc + 4) << 4;
134 }
135 default:
136 break;
137 }
138}
139
140
141
142
143
144
145
146
147static bool ixgbe_cache_ring_dcb(struct ixgbe_adapter *adapter)
148{
149 u8 num_tcs = adapter->hw_tcs;
150 unsigned int tx_idx, rx_idx;
151 int tc, offset, rss_i, i;
152
153
154 if (num_tcs <= 1)
155 return false;
156
157 rss_i = adapter->ring_feature[RING_F_RSS].indices;
158
159 for (tc = 0, offset = 0; tc < num_tcs; tc++, offset += rss_i) {
160 ixgbe_get_first_reg_idx(adapter, tc, &tx_idx, &rx_idx);
161 for (i = 0; i < rss_i; i++, tx_idx++, rx_idx++) {
162 adapter->tx_ring[offset + i]->reg_idx = tx_idx;
163 adapter->rx_ring[offset + i]->reg_idx = rx_idx;
164 adapter->rx_ring[offset + i]->netdev = adapter->netdev;
165 adapter->tx_ring[offset + i]->dcb_tc = tc;
166 adapter->rx_ring[offset + i]->dcb_tc = tc;
167 }
168 }
169
170 return true;
171}
172
173#endif
174
175
176
177
178
179
180
181
182static bool ixgbe_cache_ring_sriov(struct ixgbe_adapter *adapter)
183{
184#ifdef IXGBE_FCOE
185 struct ixgbe_ring_feature *fcoe = &adapter->ring_feature[RING_F_FCOE];
186#endif
187 struct ixgbe_ring_feature *vmdq = &adapter->ring_feature[RING_F_VMDQ];
188 struct ixgbe_ring_feature *rss = &adapter->ring_feature[RING_F_RSS];
189 u16 reg_idx, pool;
190 int i;
191
192
193 if (!(adapter->flags & IXGBE_FLAG_VMDQ_ENABLED))
194 return false;
195
196
197 pool = 0;
198 reg_idx = vmdq->offset * __ALIGN_MASK(1, ~vmdq->mask);
199 for (i = 0; i < adapter->num_rx_queues; i++, reg_idx++) {
200#ifdef IXGBE_FCOE
201
202 if (fcoe->offset && (i > fcoe->offset))
203 break;
204#endif
205
206 if ((reg_idx & ~vmdq->mask) >= rss->indices) {
207 pool++;
208 reg_idx = __ALIGN_MASK(reg_idx, ~vmdq->mask);
209 }
210 adapter->rx_ring[i]->reg_idx = reg_idx;
211 adapter->rx_ring[i]->netdev = pool ? NULL : adapter->netdev;
212 }
213
214#ifdef IXGBE_FCOE
215
216 for (; i < adapter->num_rx_queues; i++, reg_idx++) {
217 adapter->rx_ring[i]->reg_idx = reg_idx;
218 adapter->rx_ring[i]->netdev = adapter->netdev;
219 }
220
221#endif
222 reg_idx = vmdq->offset * __ALIGN_MASK(1, ~vmdq->mask);
223 for (i = 0; i < adapter->num_tx_queues; i++, reg_idx++) {
224#ifdef IXGBE_FCOE
225
226 if (fcoe->offset && (i > fcoe->offset))
227 break;
228#endif
229
230 if ((reg_idx & rss->mask) >= rss->indices)
231 reg_idx = __ALIGN_MASK(reg_idx, ~vmdq->mask);
232 adapter->tx_ring[i]->reg_idx = reg_idx;
233 }
234
235#ifdef IXGBE_FCOE
236
237 for (; i < adapter->num_tx_queues; i++, reg_idx++)
238 adapter->tx_ring[i]->reg_idx = reg_idx;
239
240#endif
241
242 return true;
243}
244
245
246
247
248
249
250
251
252static bool ixgbe_cache_ring_rss(struct ixgbe_adapter *adapter)
253{
254 int i, reg_idx;
255
256 for (i = 0; i < adapter->num_rx_queues; i++) {
257 adapter->rx_ring[i]->reg_idx = i;
258 adapter->rx_ring[i]->netdev = adapter->netdev;
259 }
260 for (i = 0, reg_idx = 0; i < adapter->num_tx_queues; i++, reg_idx++)
261 adapter->tx_ring[i]->reg_idx = reg_idx;
262 for (i = 0; i < adapter->num_xdp_queues; i++, reg_idx++)
263 adapter->xdp_ring[i]->reg_idx = reg_idx;
264
265 return true;
266}
267
268
269
270
271
272
273
274
275
276
277
278
279static void ixgbe_cache_ring_register(struct ixgbe_adapter *adapter)
280{
281
282 adapter->rx_ring[0]->reg_idx = 0;
283 adapter->tx_ring[0]->reg_idx = 0;
284
285#ifdef CONFIG_IXGBE_DCB
286 if (ixgbe_cache_ring_dcb_sriov(adapter))
287 return;
288
289 if (ixgbe_cache_ring_dcb(adapter))
290 return;
291
292#endif
293 if (ixgbe_cache_ring_sriov(adapter))
294 return;
295
296 ixgbe_cache_ring_rss(adapter);
297}
298
299static int ixgbe_xdp_queues(struct ixgbe_adapter *adapter)
300{
301 return adapter->xdp_prog ? nr_cpu_ids : 0;
302}
303
304#define IXGBE_RSS_64Q_MASK 0x3F
305#define IXGBE_RSS_16Q_MASK 0xF
306#define IXGBE_RSS_8Q_MASK 0x7
307#define IXGBE_RSS_4Q_MASK 0x3
308#define IXGBE_RSS_2Q_MASK 0x1
309#define IXGBE_RSS_DISABLED_MASK 0x0
310
311#ifdef CONFIG_IXGBE_DCB
312
313
314
315
316
317
318
319
320
321static bool ixgbe_set_dcb_sriov_queues(struct ixgbe_adapter *adapter)
322{
323 int i;
324 u16 vmdq_i = adapter->ring_feature[RING_F_VMDQ].limit;
325 u16 vmdq_m = 0;
326#ifdef IXGBE_FCOE
327 u16 fcoe_i = 0;
328#endif
329 u8 tcs = adapter->hw_tcs;
330
331
332 if (tcs <= 1)
333 return false;
334
335
336 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
337 return false;
338
339
340 vmdq_i = min_t(u16, vmdq_i, MAX_TX_QUEUES / tcs);
341
342
343 vmdq_i += adapter->ring_feature[RING_F_VMDQ].offset;
344
345
346 if (tcs > 4) {
347 vmdq_i = min_t(u16, vmdq_i, 16);
348 vmdq_m = IXGBE_82599_VMDQ_8Q_MASK;
349
350 } else {
351 vmdq_i = min_t(u16, vmdq_i, 32);
352 vmdq_m = IXGBE_82599_VMDQ_4Q_MASK;
353 }
354
355#ifdef IXGBE_FCOE
356
357 fcoe_i = (128 / __ALIGN_MASK(1, ~vmdq_m)) - vmdq_i;
358
359#endif
360
361 vmdq_i -= adapter->ring_feature[RING_F_VMDQ].offset;
362
363
364 adapter->ring_feature[RING_F_VMDQ].indices = vmdq_i;
365 adapter->ring_feature[RING_F_VMDQ].mask = vmdq_m;
366
367
368
369
370
371 adapter->ring_feature[RING_F_RSS].indices = 1;
372 adapter->ring_feature[RING_F_RSS].mask = IXGBE_RSS_DISABLED_MASK;
373
374
375 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
376
377 adapter->num_rx_pools = vmdq_i;
378 adapter->num_rx_queues_per_pool = tcs;
379
380 adapter->num_tx_queues = vmdq_i * tcs;
381 adapter->num_xdp_queues = 0;
382 adapter->num_rx_queues = vmdq_i * tcs;
383
384#ifdef IXGBE_FCOE
385 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
386 struct ixgbe_ring_feature *fcoe;
387
388 fcoe = &adapter->ring_feature[RING_F_FCOE];
389
390
391 fcoe_i = min_t(u16, fcoe_i, fcoe->limit);
392
393 if (fcoe_i) {
394
395 fcoe->indices = fcoe_i;
396 fcoe->offset = vmdq_i * tcs;
397
398
399 adapter->num_tx_queues += fcoe_i;
400 adapter->num_rx_queues += fcoe_i;
401 } else if (tcs > 1) {
402
403 fcoe->indices = 1;
404 fcoe->offset = ixgbe_fcoe_get_tc(adapter);
405 } else {
406 adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
407
408 fcoe->indices = 0;
409 fcoe->offset = 0;
410 }
411 }
412
413#endif
414
415 for (i = 0; i < tcs; i++)
416 netdev_set_tc_queue(adapter->netdev, i, 1, i);
417
418 return true;
419}
420
421static bool ixgbe_set_dcb_queues(struct ixgbe_adapter *adapter)
422{
423 struct net_device *dev = adapter->netdev;
424 struct ixgbe_ring_feature *f;
425 int rss_i, rss_m, i;
426 int tcs;
427
428
429 tcs = adapter->hw_tcs;
430
431
432 if (tcs <= 1)
433 return false;
434
435
436 rss_i = dev->num_tx_queues / tcs;
437 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
438
439 rss_i = min_t(u16, rss_i, 4);
440 rss_m = IXGBE_RSS_4Q_MASK;
441 } else if (tcs > 4) {
442
443 rss_i = min_t(u16, rss_i, 8);
444 rss_m = IXGBE_RSS_8Q_MASK;
445 } else {
446
447 rss_i = min_t(u16, rss_i, 16);
448 rss_m = IXGBE_RSS_16Q_MASK;
449 }
450
451
452 f = &adapter->ring_feature[RING_F_RSS];
453 rss_i = min_t(int, rss_i, f->limit);
454 f->indices = rss_i;
455 f->mask = rss_m;
456
457
458 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
459
460#ifdef IXGBE_FCOE
461
462
463
464
465
466 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
467 u8 tc = ixgbe_fcoe_get_tc(adapter);
468
469 f = &adapter->ring_feature[RING_F_FCOE];
470 f->indices = min_t(u16, rss_i, f->limit);
471 f->offset = rss_i * tc;
472 }
473
474#endif
475 for (i = 0; i < tcs; i++)
476 netdev_set_tc_queue(dev, i, rss_i, rss_i * i);
477
478 adapter->num_tx_queues = rss_i * tcs;
479 adapter->num_xdp_queues = 0;
480 adapter->num_rx_queues = rss_i * tcs;
481
482 return true;
483}
484
485#endif
486
487
488
489
490
491
492
493
494
495static bool ixgbe_set_sriov_queues(struct ixgbe_adapter *adapter)
496{
497 u16 vmdq_i = adapter->ring_feature[RING_F_VMDQ].limit;
498 u16 vmdq_m = 0;
499 u16 rss_i = adapter->ring_feature[RING_F_RSS].limit;
500 u16 rss_m = IXGBE_RSS_DISABLED_MASK;
501#ifdef IXGBE_FCOE
502 u16 fcoe_i = 0;
503#endif
504
505
506 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
507 return false;
508
509
510 rss_i = min_t(u16, rss_i, MAX_TX_QUEUES / vmdq_i);
511
512
513 vmdq_i += adapter->ring_feature[RING_F_VMDQ].offset;
514
515
516 vmdq_i = min_t(u16, IXGBE_MAX_VMDQ_INDICES, vmdq_i);
517
518
519 if (vmdq_i > 32) {
520 vmdq_m = IXGBE_82599_VMDQ_2Q_MASK;
521 rss_m = IXGBE_RSS_2Q_MASK;
522 rss_i = min_t(u16, rss_i, 2);
523
524 } else {
525 vmdq_m = IXGBE_82599_VMDQ_4Q_MASK;
526 rss_m = IXGBE_RSS_4Q_MASK;
527
528 rss_i = (rss_i > 3) ? 4 : (rss_i > 1) ? 2 : 1;
529 }
530
531#ifdef IXGBE_FCOE
532
533 fcoe_i = 128 - (vmdq_i * __ALIGN_MASK(1, ~vmdq_m));
534
535#endif
536
537 vmdq_i -= adapter->ring_feature[RING_F_VMDQ].offset;
538
539
540 adapter->ring_feature[RING_F_VMDQ].indices = vmdq_i;
541 adapter->ring_feature[RING_F_VMDQ].mask = vmdq_m;
542
543
544 adapter->ring_feature[RING_F_RSS].indices = rss_i;
545 adapter->ring_feature[RING_F_RSS].mask = rss_m;
546
547 adapter->num_rx_pools = vmdq_i;
548 adapter->num_rx_queues_per_pool = rss_i;
549
550 adapter->num_rx_queues = vmdq_i * rss_i;
551 adapter->num_tx_queues = vmdq_i * rss_i;
552 adapter->num_xdp_queues = 0;
553
554
555 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
556
557#ifdef IXGBE_FCOE
558
559
560
561
562
563 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
564 struct ixgbe_ring_feature *fcoe;
565
566 fcoe = &adapter->ring_feature[RING_F_FCOE];
567
568
569 fcoe_i = min_t(u16, fcoe_i, fcoe->limit);
570
571 if (vmdq_i > 1 && fcoe_i) {
572
573 fcoe->indices = fcoe_i;
574 fcoe->offset = vmdq_i * rss_i;
575 } else {
576
577 fcoe_i = min_t(u16, fcoe_i + rss_i, num_online_cpus());
578
579
580 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
581 fcoe_i = rss_i;
582
583
584 fcoe->indices = min_t(u16, fcoe_i, fcoe->limit);
585 fcoe->offset = fcoe_i - fcoe->indices;
586
587 fcoe_i -= rss_i;
588 }
589
590
591 adapter->num_tx_queues += fcoe_i;
592 adapter->num_rx_queues += fcoe_i;
593 }
594
595#endif
596
597
598
599
600
601 if (vmdq_i > 1)
602 netdev_set_num_tc(adapter->netdev, 1);
603
604
605 netdev_set_tc_queue(adapter->netdev, 0,
606 adapter->num_rx_queues_per_pool, 0);
607
608 return true;
609}
610
611
612
613
614
615
616
617
618
619static bool ixgbe_set_rss_queues(struct ixgbe_adapter *adapter)
620{
621 struct ixgbe_hw *hw = &adapter->hw;
622 struct ixgbe_ring_feature *f;
623 u16 rss_i;
624
625
626 f = &adapter->ring_feature[RING_F_RSS];
627 rss_i = f->limit;
628
629 f->indices = rss_i;
630
631 if (hw->mac.type < ixgbe_mac_X550)
632 f->mask = IXGBE_RSS_16Q_MASK;
633 else
634 f->mask = IXGBE_RSS_64Q_MASK;
635
636
637 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
638
639
640
641
642
643
644 if (rss_i > 1 && adapter->atr_sample_rate) {
645 f = &adapter->ring_feature[RING_F_FDIR];
646
647 rss_i = f->indices = f->limit;
648
649 if (!(adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
650 adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
651 }
652
653#ifdef IXGBE_FCOE
654
655
656
657
658
659
660
661
662 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
663 struct net_device *dev = adapter->netdev;
664 u16 fcoe_i;
665
666 f = &adapter->ring_feature[RING_F_FCOE];
667
668
669 fcoe_i = min_t(u16, f->limit + rss_i, num_online_cpus());
670 fcoe_i = min_t(u16, fcoe_i, dev->num_tx_queues);
671
672
673 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
674 fcoe_i = rss_i;
675
676
677 f->indices = min_t(u16, fcoe_i, f->limit);
678 f->offset = fcoe_i - f->indices;
679 rss_i = max_t(u16, fcoe_i, rss_i);
680 }
681
682#endif
683 adapter->num_rx_queues = rss_i;
684 adapter->num_tx_queues = rss_i;
685 adapter->num_xdp_queues = ixgbe_xdp_queues(adapter);
686
687 return true;
688}
689
690
691
692
693
694
695
696
697
698
699
700
701static void ixgbe_set_num_queues(struct ixgbe_adapter *adapter)
702{
703
704 adapter->num_rx_queues = 1;
705 adapter->num_tx_queues = 1;
706 adapter->num_xdp_queues = 0;
707 adapter->num_rx_pools = 1;
708 adapter->num_rx_queues_per_pool = 1;
709
710#ifdef CONFIG_IXGBE_DCB
711 if (ixgbe_set_dcb_sriov_queues(adapter))
712 return;
713
714 if (ixgbe_set_dcb_queues(adapter))
715 return;
716
717#endif
718 if (ixgbe_set_sriov_queues(adapter))
719 return;
720
721 ixgbe_set_rss_queues(adapter);
722}
723
724
725
726
727
728
729
730
731
732static int ixgbe_acquire_msix_vectors(struct ixgbe_adapter *adapter)
733{
734 struct ixgbe_hw *hw = &adapter->hw;
735 int i, vectors, vector_threshold;
736
737
738
739
740 vectors = max(adapter->num_rx_queues, adapter->num_tx_queues);
741 vectors = max(vectors, adapter->num_xdp_queues);
742
743
744
745
746
747
748 vectors = min_t(int, vectors, num_online_cpus());
749
750
751 vectors += NON_Q_VECTORS;
752
753
754
755
756
757
758
759 vectors = min_t(int, vectors, hw->mac.max_msix_vectors);
760
761
762
763
764 vector_threshold = MIN_MSIX_COUNT;
765
766 adapter->msix_entries = kcalloc(vectors,
767 sizeof(struct msix_entry),
768 GFP_KERNEL);
769 if (!adapter->msix_entries)
770 return -ENOMEM;
771
772 for (i = 0; i < vectors; i++)
773 adapter->msix_entries[i].entry = i;
774
775 vectors = pci_enable_msix_range(adapter->pdev, adapter->msix_entries,
776 vector_threshold, vectors);
777
778 if (vectors < 0) {
779
780
781
782 e_dev_warn("Failed to allocate MSI-X interrupts. Err: %d\n",
783 vectors);
784
785 adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
786 kfree(adapter->msix_entries);
787 adapter->msix_entries = NULL;
788
789 return vectors;
790 }
791
792
793
794
795 adapter->flags |= IXGBE_FLAG_MSIX_ENABLED;
796
797
798
799
800 vectors -= NON_Q_VECTORS;
801 adapter->num_q_vectors = min_t(int, vectors, adapter->max_q_vectors);
802
803 return 0;
804}
805
806static void ixgbe_add_ring(struct ixgbe_ring *ring,
807 struct ixgbe_ring_container *head)
808{
809 ring->next = head->ring;
810 head->ring = ring;
811 head->count++;
812 head->next_update = jiffies + 1;
813}
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829static int ixgbe_alloc_q_vector(struct ixgbe_adapter *adapter,
830 int v_count, int v_idx,
831 int txr_count, int txr_idx,
832 int xdp_count, int xdp_idx,
833 int rxr_count, int rxr_idx)
834{
835 struct ixgbe_q_vector *q_vector;
836 struct ixgbe_ring *ring;
837 int node = NUMA_NO_NODE;
838 int cpu = -1;
839 int ring_count;
840 u8 tcs = adapter->hw_tcs;
841
842 ring_count = txr_count + rxr_count + xdp_count;
843
844
845 if ((tcs <= 1) && !(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)) {
846 u16 rss_i = adapter->ring_feature[RING_F_RSS].indices;
847 if (rss_i > 1 && adapter->atr_sample_rate) {
848 if (cpu_online(v_idx)) {
849 cpu = v_idx;
850 node = cpu_to_node(cpu);
851 }
852 }
853 }
854
855
856 q_vector = kzalloc_node(struct_size(q_vector, ring, ring_count),
857 GFP_KERNEL, node);
858 if (!q_vector)
859 q_vector = kzalloc(struct_size(q_vector, ring, ring_count),
860 GFP_KERNEL);
861 if (!q_vector)
862 return -ENOMEM;
863
864
865 if (cpu != -1)
866 cpumask_set_cpu(cpu, &q_vector->affinity_mask);
867 q_vector->numa_node = node;
868
869#ifdef CONFIG_IXGBE_DCA
870
871 q_vector->cpu = -1;
872
873#endif
874
875 netif_napi_add(adapter->netdev, &q_vector->napi,
876 ixgbe_poll, 64);
877
878
879 adapter->q_vector[v_idx] = q_vector;
880 q_vector->adapter = adapter;
881 q_vector->v_idx = v_idx;
882
883
884 q_vector->tx.work_limit = adapter->tx_work_limit;
885
886
887 q_vector->tx.itr = IXGBE_ITR_ADAPTIVE_MAX_USECS |
888 IXGBE_ITR_ADAPTIVE_LATENCY;
889 q_vector->rx.itr = IXGBE_ITR_ADAPTIVE_MAX_USECS |
890 IXGBE_ITR_ADAPTIVE_LATENCY;
891
892
893 if (txr_count && !rxr_count) {
894
895 if (adapter->tx_itr_setting == 1)
896 q_vector->itr = IXGBE_12K_ITR;
897 else
898 q_vector->itr = adapter->tx_itr_setting;
899 } else {
900
901 if (adapter->rx_itr_setting == 1)
902 q_vector->itr = IXGBE_20K_ITR;
903 else
904 q_vector->itr = adapter->rx_itr_setting;
905 }
906
907
908 ring = q_vector->ring;
909
910 while (txr_count) {
911
912 ring->dev = &adapter->pdev->dev;
913 ring->netdev = adapter->netdev;
914
915
916 ring->q_vector = q_vector;
917
918
919 ixgbe_add_ring(ring, &q_vector->tx);
920
921
922 ring->count = adapter->tx_ring_count;
923 ring->queue_index = txr_idx;
924
925
926 adapter->tx_ring[txr_idx] = ring;
927
928
929 txr_count--;
930 txr_idx += v_count;
931
932
933 ring++;
934 }
935
936 while (xdp_count) {
937
938 ring->dev = &adapter->pdev->dev;
939 ring->netdev = adapter->netdev;
940
941
942 ring->q_vector = q_vector;
943
944
945 ixgbe_add_ring(ring, &q_vector->tx);
946
947
948 ring->count = adapter->tx_ring_count;
949 ring->queue_index = xdp_idx;
950 set_ring_xdp(ring);
951
952
953 adapter->xdp_ring[xdp_idx] = ring;
954
955
956 xdp_count--;
957 xdp_idx++;
958
959
960 ring++;
961 }
962
963 while (rxr_count) {
964
965 ring->dev = &adapter->pdev->dev;
966 ring->netdev = adapter->netdev;
967
968
969 ring->q_vector = q_vector;
970
971
972 ixgbe_add_ring(ring, &q_vector->rx);
973
974
975
976
977
978 if (adapter->hw.mac.type == ixgbe_mac_82599EB)
979 set_bit(__IXGBE_RX_CSUM_UDP_ZERO_ERR, &ring->state);
980
981#ifdef IXGBE_FCOE
982 if (adapter->netdev->features & NETIF_F_FCOE_MTU) {
983 struct ixgbe_ring_feature *f;
984 f = &adapter->ring_feature[RING_F_FCOE];
985 if ((rxr_idx >= f->offset) &&
986 (rxr_idx < f->offset + f->indices))
987 set_bit(__IXGBE_RX_FCOE, &ring->state);
988 }
989
990#endif
991
992 ring->count = adapter->rx_ring_count;
993 ring->queue_index = rxr_idx;
994
995
996 adapter->rx_ring[rxr_idx] = ring;
997
998
999 rxr_count--;
1000 rxr_idx += v_count;
1001
1002
1003 ring++;
1004 }
1005
1006 return 0;
1007}
1008
1009
1010
1011
1012
1013
1014
1015
1016
1017
1018static void ixgbe_free_q_vector(struct ixgbe_adapter *adapter, int v_idx)
1019{
1020 struct ixgbe_q_vector *q_vector = adapter->q_vector[v_idx];
1021 struct ixgbe_ring *ring;
1022
1023 ixgbe_for_each_ring(ring, q_vector->tx) {
1024 if (ring_is_xdp(ring))
1025 adapter->xdp_ring[ring->queue_index] = NULL;
1026 else
1027 adapter->tx_ring[ring->queue_index] = NULL;
1028 }
1029
1030 ixgbe_for_each_ring(ring, q_vector->rx)
1031 adapter->rx_ring[ring->queue_index] = NULL;
1032
1033 adapter->q_vector[v_idx] = NULL;
1034 napi_hash_del(&q_vector->napi);
1035 netif_napi_del(&q_vector->napi);
1036
1037
1038
1039
1040
1041 kfree_rcu(q_vector, rcu);
1042}
1043
1044
1045
1046
1047
1048
1049
1050
1051static int ixgbe_alloc_q_vectors(struct ixgbe_adapter *adapter)
1052{
1053 int q_vectors = adapter->num_q_vectors;
1054 int rxr_remaining = adapter->num_rx_queues;
1055 int txr_remaining = adapter->num_tx_queues;
1056 int xdp_remaining = adapter->num_xdp_queues;
1057 int rxr_idx = 0, txr_idx = 0, xdp_idx = 0, v_idx = 0;
1058 int err, i;
1059
1060
1061 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
1062 q_vectors = 1;
1063
1064 if (q_vectors >= (rxr_remaining + txr_remaining + xdp_remaining)) {
1065 for (; rxr_remaining; v_idx++) {
1066 err = ixgbe_alloc_q_vector(adapter, q_vectors, v_idx,
1067 0, 0, 0, 0, 1, rxr_idx);
1068
1069 if (err)
1070 goto err_out;
1071
1072
1073 rxr_remaining--;
1074 rxr_idx++;
1075 }
1076 }
1077
1078 for (; v_idx < q_vectors; v_idx++) {
1079 int rqpv = DIV_ROUND_UP(rxr_remaining, q_vectors - v_idx);
1080 int tqpv = DIV_ROUND_UP(txr_remaining, q_vectors - v_idx);
1081 int xqpv = DIV_ROUND_UP(xdp_remaining, q_vectors - v_idx);
1082
1083 err = ixgbe_alloc_q_vector(adapter, q_vectors, v_idx,
1084 tqpv, txr_idx,
1085 xqpv, xdp_idx,
1086 rqpv, rxr_idx);
1087
1088 if (err)
1089 goto err_out;
1090
1091
1092 rxr_remaining -= rqpv;
1093 txr_remaining -= tqpv;
1094 xdp_remaining -= xqpv;
1095 rxr_idx++;
1096 txr_idx++;
1097 xdp_idx += xqpv;
1098 }
1099
1100 for (i = 0; i < adapter->num_rx_queues; i++) {
1101 if (adapter->rx_ring[i])
1102 adapter->rx_ring[i]->ring_idx = i;
1103 }
1104
1105 for (i = 0; i < adapter->num_tx_queues; i++) {
1106 if (adapter->tx_ring[i])
1107 adapter->tx_ring[i]->ring_idx = i;
1108 }
1109
1110 for (i = 0; i < adapter->num_xdp_queues; i++) {
1111 if (adapter->xdp_ring[i])
1112 adapter->xdp_ring[i]->ring_idx = i;
1113 }
1114
1115 return 0;
1116
1117err_out:
1118 adapter->num_tx_queues = 0;
1119 adapter->num_xdp_queues = 0;
1120 adapter->num_rx_queues = 0;
1121 adapter->num_q_vectors = 0;
1122
1123 while (v_idx--)
1124 ixgbe_free_q_vector(adapter, v_idx);
1125
1126 return -ENOMEM;
1127}
1128
1129
1130
1131
1132
1133
1134
1135
1136
1137static void ixgbe_free_q_vectors(struct ixgbe_adapter *adapter)
1138{
1139 int v_idx = adapter->num_q_vectors;
1140
1141 adapter->num_tx_queues = 0;
1142 adapter->num_xdp_queues = 0;
1143 adapter->num_rx_queues = 0;
1144 adapter->num_q_vectors = 0;
1145
1146 while (v_idx--)
1147 ixgbe_free_q_vector(adapter, v_idx);
1148}
1149
1150static void ixgbe_reset_interrupt_capability(struct ixgbe_adapter *adapter)
1151{
1152 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
1153 adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
1154 pci_disable_msix(adapter->pdev);
1155 kfree(adapter->msix_entries);
1156 adapter->msix_entries = NULL;
1157 } else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
1158 adapter->flags &= ~IXGBE_FLAG_MSI_ENABLED;
1159 pci_disable_msi(adapter->pdev);
1160 }
1161}
1162
1163
1164
1165
1166
1167
1168
1169
1170static void ixgbe_set_interrupt_capability(struct ixgbe_adapter *adapter)
1171{
1172 int err;
1173
1174
1175 if (!ixgbe_acquire_msix_vectors(adapter))
1176 return;
1177
1178
1179
1180
1181
1182
1183
1184 if (adapter->hw_tcs > 1) {
1185 e_dev_warn("Number of DCB TCs exceeds number of available queues. Disabling DCB support.\n");
1186 netdev_reset_tc(adapter->netdev);
1187
1188 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
1189 adapter->hw.fc.requested_mode = adapter->last_lfc_mode;
1190
1191 adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
1192 adapter->temp_dcb_cfg.pfc_mode_enable = false;
1193 adapter->dcb_cfg.pfc_mode_enable = false;
1194 }
1195
1196 adapter->hw_tcs = 0;
1197 adapter->dcb_cfg.num_tcs.pg_tcs = 1;
1198 adapter->dcb_cfg.num_tcs.pfc_tcs = 1;
1199
1200
1201 e_dev_warn("Disabling SR-IOV support\n");
1202 ixgbe_disable_sriov(adapter);
1203
1204
1205 e_dev_warn("Disabling RSS support\n");
1206 adapter->ring_feature[RING_F_RSS].limit = 1;
1207
1208
1209
1210
1211 ixgbe_set_num_queues(adapter);
1212 adapter->num_q_vectors = 1;
1213
1214 err = pci_enable_msi(adapter->pdev);
1215 if (err)
1216 e_dev_warn("Failed to allocate MSI interrupt, falling back to legacy. Error: %d\n",
1217 err);
1218 else
1219 adapter->flags |= IXGBE_FLAG_MSI_ENABLED;
1220}
1221
1222
1223
1224
1225
1226
1227
1228
1229
1230
1231
1232int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter)
1233{
1234 int err;
1235
1236
1237 ixgbe_set_num_queues(adapter);
1238
1239
1240 ixgbe_set_interrupt_capability(adapter);
1241
1242 err = ixgbe_alloc_q_vectors(adapter);
1243 if (err) {
1244 e_dev_err("Unable to allocate memory for queue vectors\n");
1245 goto err_alloc_q_vectors;
1246 }
1247
1248 ixgbe_cache_ring_register(adapter);
1249
1250 e_dev_info("Multiqueue %s: Rx Queue count = %u, Tx Queue count = %u XDP Queue count = %u\n",
1251 (adapter->num_rx_queues > 1) ? "Enabled" : "Disabled",
1252 adapter->num_rx_queues, adapter->num_tx_queues,
1253 adapter->num_xdp_queues);
1254
1255 set_bit(__IXGBE_DOWN, &adapter->state);
1256
1257 return 0;
1258
1259err_alloc_q_vectors:
1260 ixgbe_reset_interrupt_capability(adapter);
1261 return err;
1262}
1263
1264
1265
1266
1267
1268
1269
1270
1271void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter)
1272{
1273 adapter->num_tx_queues = 0;
1274 adapter->num_xdp_queues = 0;
1275 adapter->num_rx_queues = 0;
1276
1277 ixgbe_free_q_vectors(adapter);
1278 ixgbe_reset_interrupt_capability(adapter);
1279}
1280
1281void ixgbe_tx_ctxtdesc(struct ixgbe_ring *tx_ring, u32 vlan_macip_lens,
1282 u32 fceof_saidx, u32 type_tucmd, u32 mss_l4len_idx)
1283{
1284 struct ixgbe_adv_tx_context_desc *context_desc;
1285 u16 i = tx_ring->next_to_use;
1286
1287 context_desc = IXGBE_TX_CTXTDESC(tx_ring, i);
1288
1289 i++;
1290 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
1291
1292
1293 type_tucmd |= IXGBE_TXD_CMD_DEXT | IXGBE_ADVTXD_DTYP_CTXT;
1294
1295 context_desc->vlan_macip_lens = cpu_to_le32(vlan_macip_lens);
1296 context_desc->fceof_saidx = cpu_to_le32(fceof_saidx);
1297 context_desc->type_tucmd_mlhl = cpu_to_le32(type_tucmd);
1298 context_desc->mss_l4len_idx = cpu_to_le32(mss_l4len_idx);
1299}
1300
1301