1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27#include "dm_services.h"
28#include "dc.h"
29#include "dcn_calcs.h"
30#include "dcn_calc_auto.h"
31#include "dal_asic_id.h"
32#include "resource.h"
33#include "dcn10/dcn10_resource.h"
34#include "dcn10/dcn10_hubbub.h"
35#include "dml/dml1_display_rq_dlg_calc.h"
36
37#include "dcn_calc_math.h"
38
39#define DC_LOGGER \
40 dc->ctx->logger
41
42#define WM_SET_COUNT 4
43#define WM_A 0
44#define WM_B 1
45#define WM_C 2
46#define WM_D 3
47
48
49
50
51
52
53
54
55
56
57
58
59
60const struct dcn_soc_bounding_box dcn10_soc_defaults = {
61
62 .sr_exit_time = 17,
63 .sr_enter_plus_exit_time = 19,
64 .urgent_latency = 4,
65 .dram_clock_change_latency = 17,
66 .write_back_latency = 12,
67 .percent_of_ideal_drambw_received_after_urg_latency = 80,
68
69
70
71
72
73
74
75 .dcfclkv_max0p9 = 655,
76 .dcfclkv_nom0p8 = 626,
77 .dcfclkv_mid0p72 = 600,
78 .dcfclkv_min0p65 = 300,
79
80
81 .max_dispclk_vmax0p9 = 1108,
82 .max_dispclk_vnom0p8 = 1029,
83 .max_dispclk_vmid0p72 = 960,
84 .max_dispclk_vmin0p65 = 626,
85
86
87 .max_dppclk_vmax0p9 = 720,
88 .max_dppclk_vnom0p8 = 686,
89 .max_dppclk_vmid0p72 = 626,
90 .max_dppclk_vmin0p65 = 400,
91
92
93 .phyclkv_max0p9 = 900,
94 .phyclkv_nom0p8 = 847,
95 .phyclkv_mid0p72 = 800,
96 .phyclkv_min0p65 = 600,
97
98
99
100 .fabric_and_dram_bandwidth_vmax0p9 = 38.4f,
101 .fabric_and_dram_bandwidth_vnom0p8 = 34.133f,
102 .fabric_and_dram_bandwidth_vmid0p72 = 29.866f,
103 .fabric_and_dram_bandwidth_vmin0p65 = 12.8f,
104
105
106
107
108
109
110
111 .number_of_channels = 2,
112
113 .socclk = 208,
114 .downspreading = 0.5f,
115 .round_trip_ping_latency_cycles = 128,
116 .urgent_out_of_order_return_per_channel = 256,
117 .vmm_page_size = 4096,
118 .return_bus_width = 64,
119 .max_request_size = 256,
120
121
122 .percent_disp_bw_limit = 0.3f
123};
124
125const struct dcn_ip_params dcn10_ip_defaults = {
126 .rob_buffer_size_in_kbyte = 64,
127 .det_buffer_size_in_kbyte = 164,
128 .dpp_output_buffer_pixels = 2560,
129 .opp_output_buffer_lines = 1,
130 .pixel_chunk_size_in_kbyte = 8,
131 .pte_enable = dcn_bw_yes,
132 .pte_chunk_size = 2,
133 .meta_chunk_size = 2,
134 .writeback_chunk_size = 2,
135 .odm_capability = dcn_bw_no,
136 .dsc_capability = dcn_bw_no,
137 .line_buffer_size = 589824,
138 .max_line_buffer_lines = 12,
139 .is_line_buffer_bpp_fixed = dcn_bw_no,
140 .line_buffer_fixed_bpp = dcn_bw_na,
141 .writeback_luma_buffer_size = 12,
142 .writeback_chroma_buffer_size = 8,
143 .max_num_dpp = 4,
144 .max_num_writeback = 2,
145 .max_dchub_topscl_throughput = 4,
146 .max_pscl_tolb_throughput = 2,
147 .max_lb_tovscl_throughput = 4,
148 .max_vscl_tohscl_throughput = 4,
149 .max_hscl_ratio = 4,
150 .max_vscl_ratio = 4,
151 .max_hscl_taps = 8,
152 .max_vscl_taps = 8,
153 .pte_buffer_size_in_requests = 42,
154 .dispclk_ramping_margin = 1,
155 .under_scan_factor = 1.11f,
156 .max_inter_dcn_tile_repeaters = 8,
157 .can_vstartup_lines_exceed_vsync_plus_back_porch_lines_minus_one = dcn_bw_no,
158 .bug_forcing_luma_and_chroma_request_to_same_size_fixed = dcn_bw_no,
159 .dcfclk_cstate_latency = 10
160};
161
162static enum dcn_bw_defs tl_sw_mode_to_bw_defs(enum swizzle_mode_values sw_mode)
163{
164 switch (sw_mode) {
165 case DC_SW_LINEAR:
166 return dcn_bw_sw_linear;
167 case DC_SW_4KB_S:
168 return dcn_bw_sw_4_kb_s;
169 case DC_SW_4KB_D:
170 return dcn_bw_sw_4_kb_d;
171 case DC_SW_64KB_S:
172 return dcn_bw_sw_64_kb_s;
173 case DC_SW_64KB_D:
174 return dcn_bw_sw_64_kb_d;
175 case DC_SW_VAR_S:
176 return dcn_bw_sw_var_s;
177 case DC_SW_VAR_D:
178 return dcn_bw_sw_var_d;
179 case DC_SW_64KB_S_T:
180 return dcn_bw_sw_64_kb_s_t;
181 case DC_SW_64KB_D_T:
182 return dcn_bw_sw_64_kb_d_t;
183 case DC_SW_4KB_S_X:
184 return dcn_bw_sw_4_kb_s_x;
185 case DC_SW_4KB_D_X:
186 return dcn_bw_sw_4_kb_d_x;
187 case DC_SW_64KB_S_X:
188 return dcn_bw_sw_64_kb_s_x;
189 case DC_SW_64KB_D_X:
190 return dcn_bw_sw_64_kb_d_x;
191 case DC_SW_VAR_S_X:
192 return dcn_bw_sw_var_s_x;
193 case DC_SW_VAR_D_X:
194 return dcn_bw_sw_var_d_x;
195 case DC_SW_256B_S:
196 case DC_SW_256_D:
197 case DC_SW_256_R:
198 case DC_SW_4KB_R:
199 case DC_SW_64KB_R:
200 case DC_SW_VAR_R:
201 case DC_SW_4KB_R_X:
202 case DC_SW_64KB_R_X:
203 case DC_SW_VAR_R_X:
204 default:
205 BREAK_TO_DEBUGGER();
206 return dcn_bw_sw_4_kb_s;
207 }
208}
209
210static int tl_lb_bpp_to_int(enum lb_pixel_depth depth)
211{
212 switch (depth) {
213 case LB_PIXEL_DEPTH_18BPP:
214 return 18;
215 case LB_PIXEL_DEPTH_24BPP:
216 return 24;
217 case LB_PIXEL_DEPTH_30BPP:
218 return 30;
219 case LB_PIXEL_DEPTH_36BPP:
220 return 36;
221 default:
222 return 30;
223 }
224}
225
226static enum dcn_bw_defs tl_pixel_format_to_bw_defs(enum surface_pixel_format format)
227{
228 switch (format) {
229 case SURFACE_PIXEL_FORMAT_GRPH_ARGB1555:
230 case SURFACE_PIXEL_FORMAT_GRPH_RGB565:
231 return dcn_bw_rgb_sub_16;
232 case SURFACE_PIXEL_FORMAT_GRPH_ARGB8888:
233 case SURFACE_PIXEL_FORMAT_GRPH_ABGR8888:
234 case SURFACE_PIXEL_FORMAT_GRPH_ARGB2101010:
235 case SURFACE_PIXEL_FORMAT_GRPH_ABGR2101010:
236 case SURFACE_PIXEL_FORMAT_GRPH_ABGR2101010_XR_BIAS:
237 return dcn_bw_rgb_sub_32;
238 case SURFACE_PIXEL_FORMAT_GRPH_ARGB16161616:
239 case SURFACE_PIXEL_FORMAT_GRPH_ARGB16161616F:
240 case SURFACE_PIXEL_FORMAT_GRPH_ABGR16161616F:
241 return dcn_bw_rgb_sub_64;
242 case SURFACE_PIXEL_FORMAT_VIDEO_420_YCbCr:
243 case SURFACE_PIXEL_FORMAT_VIDEO_420_YCrCb:
244 return dcn_bw_yuv420_sub_8;
245 case SURFACE_PIXEL_FORMAT_VIDEO_420_10bpc_YCbCr:
246 case SURFACE_PIXEL_FORMAT_VIDEO_420_10bpc_YCrCb:
247 return dcn_bw_yuv420_sub_10;
248 default:
249 return dcn_bw_rgb_sub_32;
250 }
251}
252
253enum source_macro_tile_size swizzle_mode_to_macro_tile_size(enum swizzle_mode_values sw_mode)
254{
255 switch (sw_mode) {
256
257 case DC_SW_LINEAR:
258 return dm_4k_tile;
259 case DC_SW_4KB_S:
260 case DC_SW_4KB_S_X:
261 return dm_4k_tile;
262 case DC_SW_64KB_S:
263 case DC_SW_64KB_S_X:
264 case DC_SW_64KB_S_T:
265 return dm_64k_tile;
266 case DC_SW_VAR_S:
267 case DC_SW_VAR_S_X:
268 return dm_256k_tile;
269
270
271 case DC_SW_4KB_D:
272 case DC_SW_4KB_D_X:
273 return dm_4k_tile;
274 case DC_SW_64KB_D:
275 case DC_SW_64KB_D_X:
276 case DC_SW_64KB_D_T:
277 return dm_64k_tile;
278 case DC_SW_VAR_D:
279 case DC_SW_VAR_D_X:
280 return dm_256k_tile;
281
282 case DC_SW_4KB_R:
283 case DC_SW_4KB_R_X:
284 return dm_4k_tile;
285 case DC_SW_64KB_R:
286 case DC_SW_64KB_R_X:
287 return dm_64k_tile;
288 case DC_SW_VAR_R:
289 case DC_SW_VAR_R_X:
290 return dm_256k_tile;
291
292
293 case DC_SW_256B_S:
294 default:
295 ASSERT(0);
296 return 0;
297 }
298}
299
300static void pipe_ctx_to_e2e_pipe_params (
301 const struct pipe_ctx *pipe,
302 struct _vcs_dpi_display_pipe_params_st *input)
303{
304 input->src.is_hsplit = false;
305
306
307 if (pipe->plane_state->stereo_format == PLANE_STEREO_FORMAT_SIDE_BY_SIDE ||
308 pipe->plane_state->stereo_format == PLANE_STEREO_FORMAT_TOP_AND_BOTTOM) {
309
310 input->src.hsplit_grp = pipe->pipe_idx;
311 } else if (pipe->top_pipe != NULL && pipe->top_pipe->plane_state == pipe->plane_state) {
312 input->src.is_hsplit = true;
313 } else if (pipe->bottom_pipe != NULL && pipe->bottom_pipe->plane_state == pipe->plane_state) {
314 input->src.is_hsplit = true;
315 }
316
317 if (pipe->plane_res.dpp->ctx->dc->debug.optimized_watermark) {
318
319
320
321
322 input->src.dcc = pipe->plane_state->dcc.enable ? 1 : 0;
323 } else {
324
325
326
327
328
329
330 unsigned int bpe;
331
332 input->src.dcc = pipe->plane_res.dpp->ctx->dc->res_pool->hubbub->funcs->
333 dcc_support_pixel_format(pipe->plane_state->format, &bpe) ? 1 : 0;
334 }
335 input->src.dcc_rate = 1;
336 input->src.meta_pitch = pipe->plane_state->dcc.meta_pitch;
337 input->src.source_scan = dm_horz;
338 input->src.sw_mode = pipe->plane_state->tiling_info.gfx9.swizzle;
339
340 input->src.viewport_width = pipe->plane_res.scl_data.viewport.width;
341 input->src.viewport_height = pipe->plane_res.scl_data.viewport.height;
342 input->src.data_pitch = pipe->plane_res.scl_data.viewport.width;
343 input->src.data_pitch_c = pipe->plane_res.scl_data.viewport.width;
344 input->src.cur0_src_width = 128;
345 input->src.cur0_bpp = 32;
346
347 input->src.macro_tile_size = swizzle_mode_to_macro_tile_size(pipe->plane_state->tiling_info.gfx9.swizzle);
348
349 switch (pipe->plane_state->rotation) {
350 case ROTATION_ANGLE_0:
351 case ROTATION_ANGLE_180:
352 input->src.source_scan = dm_horz;
353 break;
354 case ROTATION_ANGLE_90:
355 case ROTATION_ANGLE_270:
356 input->src.source_scan = dm_vert;
357 break;
358 default:
359 ASSERT(0);
360 break;
361 }
362
363
364 switch (pipe->plane_state->format) {
365 case SURFACE_PIXEL_FORMAT_VIDEO_420_YCbCr:
366 case SURFACE_PIXEL_FORMAT_VIDEO_420_YCrCb:
367 input->src.source_format = dm_420_8;
368 input->src.viewport_width_c = input->src.viewport_width / 2;
369 input->src.viewport_height_c = input->src.viewport_height / 2;
370 break;
371 case SURFACE_PIXEL_FORMAT_VIDEO_420_10bpc_YCbCr:
372 case SURFACE_PIXEL_FORMAT_VIDEO_420_10bpc_YCrCb:
373 input->src.source_format = dm_420_10;
374 input->src.viewport_width_c = input->src.viewport_width / 2;
375 input->src.viewport_height_c = input->src.viewport_height / 2;
376 break;
377 case SURFACE_PIXEL_FORMAT_GRPH_ARGB16161616:
378 case SURFACE_PIXEL_FORMAT_GRPH_ARGB16161616F:
379 case SURFACE_PIXEL_FORMAT_GRPH_ABGR16161616F:
380 input->src.source_format = dm_444_64;
381 input->src.viewport_width_c = input->src.viewport_width;
382 input->src.viewport_height_c = input->src.viewport_height;
383 break;
384#if defined(CONFIG_DRM_AMD_DC_DCN3_0)
385 case SURFACE_PIXEL_FORMAT_GRPH_RGBE_ALPHA:
386 input->src.source_format = dm_rgbe_alpha;
387 input->src.viewport_width_c = input->src.viewport_width;
388 input->src.viewport_height_c = input->src.viewport_height;
389 break;
390#endif
391 default:
392 input->src.source_format = dm_444_32;
393 input->src.viewport_width_c = input->src.viewport_width;
394 input->src.viewport_height_c = input->src.viewport_height;
395 break;
396 }
397
398 input->scale_taps.htaps = pipe->plane_res.scl_data.taps.h_taps;
399 input->scale_ratio_depth.hscl_ratio = pipe->plane_res.scl_data.ratios.horz.value/4294967296.0;
400 input->scale_ratio_depth.vscl_ratio = pipe->plane_res.scl_data.ratios.vert.value/4294967296.0;
401 input->scale_ratio_depth.vinit = pipe->plane_res.scl_data.inits.v.value/4294967296.0;
402 if (input->scale_ratio_depth.vinit < 1.0)
403 input->scale_ratio_depth.vinit = 1;
404 input->scale_taps.vtaps = pipe->plane_res.scl_data.taps.v_taps;
405 input->scale_taps.vtaps_c = pipe->plane_res.scl_data.taps.v_taps_c;
406 input->scale_taps.htaps_c = pipe->plane_res.scl_data.taps.h_taps_c;
407 input->scale_ratio_depth.hscl_ratio_c = pipe->plane_res.scl_data.ratios.horz_c.value/4294967296.0;
408 input->scale_ratio_depth.vscl_ratio_c = pipe->plane_res.scl_data.ratios.vert_c.value/4294967296.0;
409 input->scale_ratio_depth.vinit_c = pipe->plane_res.scl_data.inits.v_c.value/4294967296.0;
410 if (input->scale_ratio_depth.vinit_c < 1.0)
411 input->scale_ratio_depth.vinit_c = 1;
412 switch (pipe->plane_res.scl_data.lb_params.depth) {
413 case LB_PIXEL_DEPTH_30BPP:
414 input->scale_ratio_depth.lb_depth = 30; break;
415 case LB_PIXEL_DEPTH_36BPP:
416 input->scale_ratio_depth.lb_depth = 36; break;
417 default:
418 input->scale_ratio_depth.lb_depth = 24; break;
419 }
420
421
422 input->dest.vactive = pipe->stream->timing.v_addressable + pipe->stream->timing.v_border_top
423 + pipe->stream->timing.v_border_bottom;
424
425 input->dest.recout_width = pipe->plane_res.scl_data.recout.width;
426 input->dest.recout_height = pipe->plane_res.scl_data.recout.height;
427
428 input->dest.full_recout_width = pipe->plane_res.scl_data.recout.width;
429 input->dest.full_recout_height = pipe->plane_res.scl_data.recout.height;
430
431 input->dest.htotal = pipe->stream->timing.h_total;
432 input->dest.hblank_start = input->dest.htotal - pipe->stream->timing.h_front_porch;
433 input->dest.hblank_end = input->dest.hblank_start
434 - pipe->stream->timing.h_addressable
435 - pipe->stream->timing.h_border_left
436 - pipe->stream->timing.h_border_right;
437
438 input->dest.vtotal = pipe->stream->timing.v_total;
439 input->dest.vblank_start = input->dest.vtotal - pipe->stream->timing.v_front_porch;
440 input->dest.vblank_end = input->dest.vblank_start
441 - pipe->stream->timing.v_addressable
442 - pipe->stream->timing.v_border_bottom
443 - pipe->stream->timing.v_border_top;
444 input->dest.pixel_rate_mhz = pipe->stream->timing.pix_clk_100hz/10000.0;
445 input->dest.vstartup_start = pipe->pipe_dlg_param.vstartup_start;
446 input->dest.vupdate_offset = pipe->pipe_dlg_param.vupdate_offset;
447 input->dest.vupdate_offset = pipe->pipe_dlg_param.vupdate_offset;
448 input->dest.vupdate_width = pipe->pipe_dlg_param.vupdate_width;
449
450}
451
452static void dcn_bw_calc_rq_dlg_ttu(
453 const struct dc *dc,
454 const struct dcn_bw_internal_vars *v,
455 struct pipe_ctx *pipe,
456 int in_idx)
457{
458 struct display_mode_lib *dml = (struct display_mode_lib *)(&dc->dml);
459 struct _vcs_dpi_display_dlg_regs_st *dlg_regs = &pipe->dlg_regs;
460 struct _vcs_dpi_display_ttu_regs_st *ttu_regs = &pipe->ttu_regs;
461 struct _vcs_dpi_display_rq_regs_st *rq_regs = &pipe->rq_regs;
462 struct _vcs_dpi_display_rq_params_st rq_param = {0};
463 struct _vcs_dpi_display_dlg_sys_params_st dlg_sys_param = {0};
464 struct _vcs_dpi_display_e2e_pipe_params_st input = { { { 0 } } };
465 float total_active_bw = 0;
466 float total_prefetch_bw = 0;
467 int total_flip_bytes = 0;
468 int i;
469
470 memset(dlg_regs, 0, sizeof(*dlg_regs));
471 memset(ttu_regs, 0, sizeof(*ttu_regs));
472 memset(rq_regs, 0, sizeof(*rq_regs));
473
474 for (i = 0; i < number_of_planes; i++) {
475 total_active_bw += v->read_bandwidth[i];
476 total_prefetch_bw += v->prefetch_bandwidth[i];
477 total_flip_bytes += v->total_immediate_flip_bytes[i];
478 }
479 dlg_sys_param.total_flip_bw = v->return_bw - dcn_bw_max2(total_active_bw, total_prefetch_bw);
480 if (dlg_sys_param.total_flip_bw < 0.0)
481 dlg_sys_param.total_flip_bw = 0;
482
483 dlg_sys_param.t_mclk_wm_us = v->dram_clock_change_watermark;
484 dlg_sys_param.t_sr_wm_us = v->stutter_enter_plus_exit_watermark;
485 dlg_sys_param.t_urg_wm_us = v->urgent_watermark;
486 dlg_sys_param.t_extra_us = v->urgent_extra_latency;
487 dlg_sys_param.deepsleep_dcfclk_mhz = v->dcf_clk_deep_sleep;
488 dlg_sys_param.total_flip_bytes = total_flip_bytes;
489
490 pipe_ctx_to_e2e_pipe_params(pipe, &input.pipe);
491 input.clks_cfg.dcfclk_mhz = v->dcfclk;
492 input.clks_cfg.dispclk_mhz = v->dispclk;
493 input.clks_cfg.dppclk_mhz = v->dppclk;
494 input.clks_cfg.refclk_mhz = dc->res_pool->ref_clocks.dchub_ref_clock_inKhz / 1000.0;
495 input.clks_cfg.socclk_mhz = v->socclk;
496 input.clks_cfg.voltage = v->voltage_level;
497
498 input.dout.output_format = (v->output_format[in_idx] == dcn_bw_420) ? dm_420 : dm_444;
499 input.dout.output_type = (v->output[in_idx] == dcn_bw_hdmi) ? dm_hdmi : dm_dp;
500
501
502
503 dlg_sys_param.t_srx_delay_us = dc->dcn_ip->dcfclk_cstate_latency / v->dcf_clk_deep_sleep;
504
505 dml1_rq_dlg_get_rq_params(dml, &rq_param, input.pipe.src);
506 dml1_extract_rq_regs(dml, rq_regs, rq_param);
507 dml1_rq_dlg_get_dlg_params(
508 dml,
509 dlg_regs,
510 ttu_regs,
511 rq_param.dlg,
512 dlg_sys_param,
513 input,
514 true,
515 true,
516 v->pte_enable == dcn_bw_yes,
517 pipe->plane_state->flip_immediate);
518}
519
520static void split_stream_across_pipes(
521 struct resource_context *res_ctx,
522 const struct resource_pool *pool,
523 struct pipe_ctx *primary_pipe,
524 struct pipe_ctx *secondary_pipe)
525{
526 int pipe_idx = secondary_pipe->pipe_idx;
527
528 if (!primary_pipe->plane_state)
529 return;
530
531 *secondary_pipe = *primary_pipe;
532
533 secondary_pipe->pipe_idx = pipe_idx;
534 secondary_pipe->plane_res.mi = pool->mis[secondary_pipe->pipe_idx];
535 secondary_pipe->plane_res.hubp = pool->hubps[secondary_pipe->pipe_idx];
536 secondary_pipe->plane_res.ipp = pool->ipps[secondary_pipe->pipe_idx];
537 secondary_pipe->plane_res.xfm = pool->transforms[secondary_pipe->pipe_idx];
538 secondary_pipe->plane_res.dpp = pool->dpps[secondary_pipe->pipe_idx];
539 secondary_pipe->plane_res.mpcc_inst = pool->dpps[secondary_pipe->pipe_idx]->inst;
540 if (primary_pipe->bottom_pipe) {
541 ASSERT(primary_pipe->bottom_pipe != secondary_pipe);
542 secondary_pipe->bottom_pipe = primary_pipe->bottom_pipe;
543 secondary_pipe->bottom_pipe->top_pipe = secondary_pipe;
544 }
545 primary_pipe->bottom_pipe = secondary_pipe;
546 secondary_pipe->top_pipe = primary_pipe;
547
548 resource_build_scaling_params(primary_pipe);
549 resource_build_scaling_params(secondary_pipe);
550}
551
552#if 0
553static void calc_wm_sets_and_perf_params(
554 struct dc_state *context,
555 struct dcn_bw_internal_vars *v)
556{
557
558 if (v->voltage_level < 2) {
559 v->fabric_and_dram_bandwidth_per_state[1] = v->fabric_and_dram_bandwidth_vnom0p8;
560 v->fabric_and_dram_bandwidth_per_state[0] = v->fabric_and_dram_bandwidth_vnom0p8;
561 v->fabric_and_dram_bandwidth = v->fabric_and_dram_bandwidth_vnom0p8;
562 dispclkdppclkdcfclk_deep_sleep_prefetch_parameters_watermarks_and_performance_calculation(v);
563
564 context->bw_ctx.bw.dcn.watermarks.b.cstate_pstate.cstate_exit_ns =
565 v->stutter_exit_watermark * 1000;
566 context->bw_ctx.bw.dcn.watermarks.b.cstate_pstate.cstate_enter_plus_exit_ns =
567 v->stutter_enter_plus_exit_watermark * 1000;
568 context->bw_ctx.bw.dcn.watermarks.b.cstate_pstate.pstate_change_ns =
569 v->dram_clock_change_watermark * 1000;
570 context->bw_ctx.bw.dcn.watermarks.b.pte_meta_urgent_ns = v->ptemeta_urgent_watermark * 1000;
571 context->bw_ctx.bw.dcn.watermarks.b.urgent_ns = v->urgent_watermark * 1000;
572
573 v->dcfclk_per_state[1] = v->dcfclkv_nom0p8;
574 v->dcfclk_per_state[0] = v->dcfclkv_nom0p8;
575 v->dcfclk = v->dcfclkv_nom0p8;
576 dispclkdppclkdcfclk_deep_sleep_prefetch_parameters_watermarks_and_performance_calculation(v);
577
578 context->bw_ctx.bw.dcn.watermarks.c.cstate_pstate.cstate_exit_ns =
579 v->stutter_exit_watermark * 1000;
580 context->bw_ctx.bw.dcn.watermarks.c.cstate_pstate.cstate_enter_plus_exit_ns =
581 v->stutter_enter_plus_exit_watermark * 1000;
582 context->bw_ctx.bw.dcn.watermarks.c.cstate_pstate.pstate_change_ns =
583 v->dram_clock_change_watermark * 1000;
584 context->bw_ctx.bw.dcn.watermarks.c.pte_meta_urgent_ns = v->ptemeta_urgent_watermark * 1000;
585 context->bw_ctx.bw.dcn.watermarks.c.urgent_ns = v->urgent_watermark * 1000;
586 }
587
588 if (v->voltage_level < 3) {
589 v->fabric_and_dram_bandwidth_per_state[2] = v->fabric_and_dram_bandwidth_vmax0p9;
590 v->fabric_and_dram_bandwidth_per_state[1] = v->fabric_and_dram_bandwidth_vmax0p9;
591 v->fabric_and_dram_bandwidth_per_state[0] = v->fabric_and_dram_bandwidth_vmax0p9;
592 v->fabric_and_dram_bandwidth = v->fabric_and_dram_bandwidth_vmax0p9;
593 v->dcfclk_per_state[2] = v->dcfclkv_max0p9;
594 v->dcfclk_per_state[1] = v->dcfclkv_max0p9;
595 v->dcfclk_per_state[0] = v->dcfclkv_max0p9;
596 v->dcfclk = v->dcfclkv_max0p9;
597 dispclkdppclkdcfclk_deep_sleep_prefetch_parameters_watermarks_and_performance_calculation(v);
598
599 context->bw_ctx.bw.dcn.watermarks.d.cstate_pstate.cstate_exit_ns =
600 v->stutter_exit_watermark * 1000;
601 context->bw_ctx.bw.dcn.watermarks.d.cstate_pstate.cstate_enter_plus_exit_ns =
602 v->stutter_enter_plus_exit_watermark * 1000;
603 context->bw_ctx.bw.dcn.watermarks.d.cstate_pstate.pstate_change_ns =
604 v->dram_clock_change_watermark * 1000;
605 context->bw_ctx.bw.dcn.watermarks.d.pte_meta_urgent_ns = v->ptemeta_urgent_watermark * 1000;
606 context->bw_ctx.bw.dcn.watermarks.d.urgent_ns = v->urgent_watermark * 1000;
607 }
608
609 v->fabric_and_dram_bandwidth_per_state[2] = v->fabric_and_dram_bandwidth_vnom0p8;
610 v->fabric_and_dram_bandwidth_per_state[1] = v->fabric_and_dram_bandwidth_vmid0p72;
611 v->fabric_and_dram_bandwidth_per_state[0] = v->fabric_and_dram_bandwidth_vmin0p65;
612 v->fabric_and_dram_bandwidth = v->fabric_and_dram_bandwidth_per_state[v->voltage_level];
613 v->dcfclk_per_state[2] = v->dcfclkv_nom0p8;
614 v->dcfclk_per_state[1] = v->dcfclkv_mid0p72;
615 v->dcfclk_per_state[0] = v->dcfclkv_min0p65;
616 v->dcfclk = v->dcfclk_per_state[v->voltage_level];
617 dispclkdppclkdcfclk_deep_sleep_prefetch_parameters_watermarks_and_performance_calculation(v);
618
619 context->bw_ctx.bw.dcn.watermarks.a.cstate_pstate.cstate_exit_ns =
620 v->stutter_exit_watermark * 1000;
621 context->bw_ctx.bw.dcn.watermarks.a.cstate_pstate.cstate_enter_plus_exit_ns =
622 v->stutter_enter_plus_exit_watermark * 1000;
623 context->bw_ctx.bw.dcn.watermarks.a.cstate_pstate.pstate_change_ns =
624 v->dram_clock_change_watermark * 1000;
625 context->bw_ctx.bw.dcn.watermarks.a.pte_meta_urgent_ns = v->ptemeta_urgent_watermark * 1000;
626 context->bw_ctx.bw.dcn.watermarks.a.urgent_ns = v->urgent_watermark * 1000;
627 if (v->voltage_level >= 2) {
628 context->bw_ctx.bw.dcn.watermarks.b = context->bw_ctx.bw.dcn.watermarks.a;
629 context->bw_ctx.bw.dcn.watermarks.c = context->bw_ctx.bw.dcn.watermarks.a;
630 }
631 if (v->voltage_level >= 3)
632 context->bw_ctx.bw.dcn.watermarks.d = context->bw_ctx.bw.dcn.watermarks.a;
633}
634#endif
635
636static bool dcn_bw_apply_registry_override(struct dc *dc)
637{
638 bool updated = false;
639
640 DC_FP_START();
641 if ((int)(dc->dcn_soc->sr_exit_time * 1000) != dc->debug.sr_exit_time_ns
642 && dc->debug.sr_exit_time_ns) {
643 updated = true;
644 dc->dcn_soc->sr_exit_time = dc->debug.sr_exit_time_ns / 1000.0;
645 }
646
647 if ((int)(dc->dcn_soc->sr_enter_plus_exit_time * 1000)
648 != dc->debug.sr_enter_plus_exit_time_ns
649 && dc->debug.sr_enter_plus_exit_time_ns) {
650 updated = true;
651 dc->dcn_soc->sr_enter_plus_exit_time =
652 dc->debug.sr_enter_plus_exit_time_ns / 1000.0;
653 }
654
655 if ((int)(dc->dcn_soc->urgent_latency * 1000) != dc->debug.urgent_latency_ns
656 && dc->debug.urgent_latency_ns) {
657 updated = true;
658 dc->dcn_soc->urgent_latency = dc->debug.urgent_latency_ns / 1000.0;
659 }
660
661 if ((int)(dc->dcn_soc->percent_of_ideal_drambw_received_after_urg_latency * 1000)
662 != dc->debug.percent_of_ideal_drambw
663 && dc->debug.percent_of_ideal_drambw) {
664 updated = true;
665 dc->dcn_soc->percent_of_ideal_drambw_received_after_urg_latency =
666 dc->debug.percent_of_ideal_drambw;
667 }
668
669 if ((int)(dc->dcn_soc->dram_clock_change_latency * 1000)
670 != dc->debug.dram_clock_change_latency_ns
671 && dc->debug.dram_clock_change_latency_ns) {
672 updated = true;
673 dc->dcn_soc->dram_clock_change_latency =
674 dc->debug.dram_clock_change_latency_ns / 1000.0;
675 }
676 DC_FP_END();
677
678 return updated;
679}
680
681static void hack_disable_optional_pipe_split(struct dcn_bw_internal_vars *v)
682{
683
684
685
686
687 v->max_dispclk[0] = v->max_dppclk_vmin0p65;
688}
689
690static void hack_force_pipe_split(struct dcn_bw_internal_vars *v,
691 unsigned int pixel_rate_100hz)
692{
693 float pixel_rate_mhz = pixel_rate_100hz / 10000;
694
695
696
697
698
699 if (pixel_rate_mhz < v->max_dppclk[0])
700 v->max_dppclk[0] = pixel_rate_mhz;
701}
702
703static void hack_bounding_box(struct dcn_bw_internal_vars *v,
704 struct dc_debug_options *dbg,
705 struct dc_state *context)
706{
707 int i;
708
709 for (i = 0; i < MAX_PIPES; i++) {
710 struct pipe_ctx *pipe = &context->res_ctx.pipe_ctx[i];
711
712
713
714
715
716
717 if (pipe->plane_state &&
718 (pipe->plane_state->dst_rect.width <= 16 ||
719 pipe->plane_state->dst_rect.height <= 16 ||
720 pipe->plane_state->src_rect.width <= 16 ||
721 pipe->plane_state->src_rect.height <= 16)) {
722 hack_disable_optional_pipe_split(v);
723 return;
724 }
725 }
726
727 if (dbg->pipe_split_policy == MPC_SPLIT_AVOID)
728 hack_disable_optional_pipe_split(v);
729
730 if (dbg->pipe_split_policy == MPC_SPLIT_AVOID_MULT_DISP &&
731 context->stream_count >= 2)
732 hack_disable_optional_pipe_split(v);
733
734 if (context->stream_count == 1 &&
735 dbg->force_single_disp_pipe_split)
736 hack_force_pipe_split(v, context->streams[0]->timing.pix_clk_100hz);
737}
738
739unsigned int get_highest_allowed_voltage_level(uint32_t hw_internal_rev, uint32_t pci_revision_id)
740{
741
742 if (ASICREV_IS_RAVEN2(hw_internal_rev))
743 switch (pci_revision_id) {
744 case PRID_DALI_DE:
745 case PRID_DALI_DF:
746 case PRID_DALI_E3:
747 case PRID_DALI_E4:
748 case PRID_POLLOCK_94:
749 case PRID_POLLOCK_95:
750 case PRID_POLLOCK_E9:
751 case PRID_POLLOCK_EA:
752 case PRID_POLLOCK_EB:
753 return 0;
754 default:
755 break;
756 }
757
758
759 return 4;
760}
761
762bool dcn_validate_bandwidth(
763 struct dc *dc,
764 struct dc_state *context,
765 bool fast_validate)
766{
767
768
769
770
771 BW_VAL_TRACE_SETUP();
772
773 const struct resource_pool *pool = dc->res_pool;
774 struct dcn_bw_internal_vars *v = &context->dcn_bw_vars;
775 int i, input_idx, k;
776 int vesa_sync_start, asic_blank_end, asic_blank_start;
777 bool bw_limit_pass;
778 float bw_limit;
779
780 PERFORMANCE_TRACE_START();
781
782 BW_VAL_TRACE_COUNT();
783
784 if (dcn_bw_apply_registry_override(dc))
785 dcn_bw_sync_calcs_and_dml(dc);
786
787 memset(v, 0, sizeof(*v));
788 DC_FP_START();
789
790 v->sr_exit_time = dc->dcn_soc->sr_exit_time;
791 v->sr_enter_plus_exit_time = dc->dcn_soc->sr_enter_plus_exit_time;
792 v->urgent_latency = dc->dcn_soc->urgent_latency;
793 v->write_back_latency = dc->dcn_soc->write_back_latency;
794 v->percent_of_ideal_drambw_received_after_urg_latency =
795 dc->dcn_soc->percent_of_ideal_drambw_received_after_urg_latency;
796
797 v->dcfclkv_min0p65 = dc->dcn_soc->dcfclkv_min0p65;
798 v->dcfclkv_mid0p72 = dc->dcn_soc->dcfclkv_mid0p72;
799 v->dcfclkv_nom0p8 = dc->dcn_soc->dcfclkv_nom0p8;
800 v->dcfclkv_max0p9 = dc->dcn_soc->dcfclkv_max0p9;
801
802 v->max_dispclk_vmin0p65 = dc->dcn_soc->max_dispclk_vmin0p65;
803 v->max_dispclk_vmid0p72 = dc->dcn_soc->max_dispclk_vmid0p72;
804 v->max_dispclk_vnom0p8 = dc->dcn_soc->max_dispclk_vnom0p8;
805 v->max_dispclk_vmax0p9 = dc->dcn_soc->max_dispclk_vmax0p9;
806
807 v->max_dppclk_vmin0p65 = dc->dcn_soc->max_dppclk_vmin0p65;
808 v->max_dppclk_vmid0p72 = dc->dcn_soc->max_dppclk_vmid0p72;
809 v->max_dppclk_vnom0p8 = dc->dcn_soc->max_dppclk_vnom0p8;
810 v->max_dppclk_vmax0p9 = dc->dcn_soc->max_dppclk_vmax0p9;
811
812 v->socclk = dc->dcn_soc->socclk;
813
814 v->fabric_and_dram_bandwidth_vmin0p65 = dc->dcn_soc->fabric_and_dram_bandwidth_vmin0p65;
815 v->fabric_and_dram_bandwidth_vmid0p72 = dc->dcn_soc->fabric_and_dram_bandwidth_vmid0p72;
816 v->fabric_and_dram_bandwidth_vnom0p8 = dc->dcn_soc->fabric_and_dram_bandwidth_vnom0p8;
817 v->fabric_and_dram_bandwidth_vmax0p9 = dc->dcn_soc->fabric_and_dram_bandwidth_vmax0p9;
818
819 v->phyclkv_min0p65 = dc->dcn_soc->phyclkv_min0p65;
820 v->phyclkv_mid0p72 = dc->dcn_soc->phyclkv_mid0p72;
821 v->phyclkv_nom0p8 = dc->dcn_soc->phyclkv_nom0p8;
822 v->phyclkv_max0p9 = dc->dcn_soc->phyclkv_max0p9;
823
824 v->downspreading = dc->dcn_soc->downspreading;
825 v->round_trip_ping_latency_cycles = dc->dcn_soc->round_trip_ping_latency_cycles;
826 v->urgent_out_of_order_return_per_channel = dc->dcn_soc->urgent_out_of_order_return_per_channel;
827 v->number_of_channels = dc->dcn_soc->number_of_channels;
828 v->vmm_page_size = dc->dcn_soc->vmm_page_size;
829 v->dram_clock_change_latency = dc->dcn_soc->dram_clock_change_latency;
830 v->return_bus_width = dc->dcn_soc->return_bus_width;
831
832 v->rob_buffer_size_in_kbyte = dc->dcn_ip->rob_buffer_size_in_kbyte;
833 v->det_buffer_size_in_kbyte = dc->dcn_ip->det_buffer_size_in_kbyte;
834 v->dpp_output_buffer_pixels = dc->dcn_ip->dpp_output_buffer_pixels;
835 v->opp_output_buffer_lines = dc->dcn_ip->opp_output_buffer_lines;
836 v->pixel_chunk_size_in_kbyte = dc->dcn_ip->pixel_chunk_size_in_kbyte;
837 v->pte_enable = dc->dcn_ip->pte_enable;
838 v->pte_chunk_size = dc->dcn_ip->pte_chunk_size;
839 v->meta_chunk_size = dc->dcn_ip->meta_chunk_size;
840 v->writeback_chunk_size = dc->dcn_ip->writeback_chunk_size;
841 v->odm_capability = dc->dcn_ip->odm_capability;
842 v->dsc_capability = dc->dcn_ip->dsc_capability;
843 v->line_buffer_size = dc->dcn_ip->line_buffer_size;
844 v->is_line_buffer_bpp_fixed = dc->dcn_ip->is_line_buffer_bpp_fixed;
845 v->line_buffer_fixed_bpp = dc->dcn_ip->line_buffer_fixed_bpp;
846 v->max_line_buffer_lines = dc->dcn_ip->max_line_buffer_lines;
847 v->writeback_luma_buffer_size = dc->dcn_ip->writeback_luma_buffer_size;
848 v->writeback_chroma_buffer_size = dc->dcn_ip->writeback_chroma_buffer_size;
849 v->max_num_dpp = dc->dcn_ip->max_num_dpp;
850 v->max_num_writeback = dc->dcn_ip->max_num_writeback;
851 v->max_dchub_topscl_throughput = dc->dcn_ip->max_dchub_topscl_throughput;
852 v->max_pscl_tolb_throughput = dc->dcn_ip->max_pscl_tolb_throughput;
853 v->max_lb_tovscl_throughput = dc->dcn_ip->max_lb_tovscl_throughput;
854 v->max_vscl_tohscl_throughput = dc->dcn_ip->max_vscl_tohscl_throughput;
855 v->max_hscl_ratio = dc->dcn_ip->max_hscl_ratio;
856 v->max_vscl_ratio = dc->dcn_ip->max_vscl_ratio;
857 v->max_hscl_taps = dc->dcn_ip->max_hscl_taps;
858 v->max_vscl_taps = dc->dcn_ip->max_vscl_taps;
859 v->under_scan_factor = dc->dcn_ip->under_scan_factor;
860 v->pte_buffer_size_in_requests = dc->dcn_ip->pte_buffer_size_in_requests;
861 v->dispclk_ramping_margin = dc->dcn_ip->dispclk_ramping_margin;
862 v->max_inter_dcn_tile_repeaters = dc->dcn_ip->max_inter_dcn_tile_repeaters;
863 v->can_vstartup_lines_exceed_vsync_plus_back_porch_lines_minus_one =
864 dc->dcn_ip->can_vstartup_lines_exceed_vsync_plus_back_porch_lines_minus_one;
865 v->bug_forcing_luma_and_chroma_request_to_same_size_fixed =
866 dc->dcn_ip->bug_forcing_luma_and_chroma_request_to_same_size_fixed;
867
868 v->voltage[5] = dcn_bw_no_support;
869 v->voltage[4] = dcn_bw_v_max0p9;
870 v->voltage[3] = dcn_bw_v_max0p9;
871 v->voltage[2] = dcn_bw_v_nom0p8;
872 v->voltage[1] = dcn_bw_v_mid0p72;
873 v->voltage[0] = dcn_bw_v_min0p65;
874 v->fabric_and_dram_bandwidth_per_state[5] = v->fabric_and_dram_bandwidth_vmax0p9;
875 v->fabric_and_dram_bandwidth_per_state[4] = v->fabric_and_dram_bandwidth_vmax0p9;
876 v->fabric_and_dram_bandwidth_per_state[3] = v->fabric_and_dram_bandwidth_vmax0p9;
877 v->fabric_and_dram_bandwidth_per_state[2] = v->fabric_and_dram_bandwidth_vnom0p8;
878 v->fabric_and_dram_bandwidth_per_state[1] = v->fabric_and_dram_bandwidth_vmid0p72;
879 v->fabric_and_dram_bandwidth_per_state[0] = v->fabric_and_dram_bandwidth_vmin0p65;
880 v->dcfclk_per_state[5] = v->dcfclkv_max0p9;
881 v->dcfclk_per_state[4] = v->dcfclkv_max0p9;
882 v->dcfclk_per_state[3] = v->dcfclkv_max0p9;
883 v->dcfclk_per_state[2] = v->dcfclkv_nom0p8;
884 v->dcfclk_per_state[1] = v->dcfclkv_mid0p72;
885 v->dcfclk_per_state[0] = v->dcfclkv_min0p65;
886 v->max_dispclk[5] = v->max_dispclk_vmax0p9;
887 v->max_dispclk[4] = v->max_dispclk_vmax0p9;
888 v->max_dispclk[3] = v->max_dispclk_vmax0p9;
889 v->max_dispclk[2] = v->max_dispclk_vnom0p8;
890 v->max_dispclk[1] = v->max_dispclk_vmid0p72;
891 v->max_dispclk[0] = v->max_dispclk_vmin0p65;
892 v->max_dppclk[5] = v->max_dppclk_vmax0p9;
893 v->max_dppclk[4] = v->max_dppclk_vmax0p9;
894 v->max_dppclk[3] = v->max_dppclk_vmax0p9;
895 v->max_dppclk[2] = v->max_dppclk_vnom0p8;
896 v->max_dppclk[1] = v->max_dppclk_vmid0p72;
897 v->max_dppclk[0] = v->max_dppclk_vmin0p65;
898 v->phyclk_per_state[5] = v->phyclkv_max0p9;
899 v->phyclk_per_state[4] = v->phyclkv_max0p9;
900 v->phyclk_per_state[3] = v->phyclkv_max0p9;
901 v->phyclk_per_state[2] = v->phyclkv_nom0p8;
902 v->phyclk_per_state[1] = v->phyclkv_mid0p72;
903 v->phyclk_per_state[0] = v->phyclkv_min0p65;
904 v->synchronized_vblank = dcn_bw_no;
905 v->ta_pscalculation = dcn_bw_override;
906 v->allow_different_hratio_vratio = dcn_bw_yes;
907
908 for (i = 0, input_idx = 0; i < pool->pipe_count; i++) {
909 struct pipe_ctx *pipe = &context->res_ctx.pipe_ctx[i];
910
911 if (!pipe->stream)
912 continue;
913
914 if (pipe->top_pipe && pipe->top_pipe->plane_state == pipe->plane_state)
915 continue;
916
917 v->underscan_output[input_idx] = false;
918 v->interlace_output[input_idx] = false;
919
920 v->htotal[input_idx] = pipe->stream->timing.h_total;
921 v->vtotal[input_idx] = pipe->stream->timing.v_total;
922 v->vactive[input_idx] = pipe->stream->timing.v_addressable +
923 pipe->stream->timing.v_border_top + pipe->stream->timing.v_border_bottom;
924 v->v_sync_plus_back_porch[input_idx] = pipe->stream->timing.v_total
925 - v->vactive[input_idx]
926 - pipe->stream->timing.v_front_porch;
927 v->pixel_clock[input_idx] = pipe->stream->timing.pix_clk_100hz/10000.0;
928 if (pipe->stream->timing.timing_3d_format == TIMING_3D_FORMAT_HW_FRAME_PACKING)
929 v->pixel_clock[input_idx] *= 2;
930 if (!pipe->plane_state) {
931 v->dcc_enable[input_idx] = dcn_bw_yes;
932 v->source_pixel_format[input_idx] = dcn_bw_rgb_sub_32;
933 v->source_surface_mode[input_idx] = dcn_bw_sw_4_kb_s;
934 v->lb_bit_per_pixel[input_idx] = 30;
935 v->viewport_width[input_idx] = pipe->stream->timing.h_addressable;
936 v->viewport_height[input_idx] = pipe->stream->timing.v_addressable;
937
938
939
940
941
942
943
944 if (v->viewport_width[input_idx] > 1920)
945 v->viewport_width[input_idx] = 1920;
946 if (v->viewport_height[input_idx] > 1080)
947 v->viewport_height[input_idx] = 1080;
948 v->scaler_rec_out_width[input_idx] = v->viewport_width[input_idx];
949 v->scaler_recout_height[input_idx] = v->viewport_height[input_idx];
950 v->override_hta_ps[input_idx] = 1;
951 v->override_vta_ps[input_idx] = 1;
952 v->override_hta_pschroma[input_idx] = 1;
953 v->override_vta_pschroma[input_idx] = 1;
954 v->source_scan[input_idx] = dcn_bw_hor;
955
956 } else {
957 v->viewport_height[input_idx] = pipe->plane_res.scl_data.viewport.height;
958 v->viewport_width[input_idx] = pipe->plane_res.scl_data.viewport.width;
959 v->scaler_rec_out_width[input_idx] = pipe->plane_res.scl_data.recout.width;
960 v->scaler_recout_height[input_idx] = pipe->plane_res.scl_data.recout.height;
961 if (pipe->bottom_pipe && pipe->bottom_pipe->plane_state == pipe->plane_state) {
962 if (pipe->plane_state->rotation % 2 == 0) {
963 int viewport_end = pipe->plane_res.scl_data.viewport.width
964 + pipe->plane_res.scl_data.viewport.x;
965 int viewport_b_end = pipe->bottom_pipe->plane_res.scl_data.viewport.width
966 + pipe->bottom_pipe->plane_res.scl_data.viewport.x;
967
968 if (viewport_end > viewport_b_end)
969 v->viewport_width[input_idx] = viewport_end
970 - pipe->bottom_pipe->plane_res.scl_data.viewport.x;
971 else
972 v->viewport_width[input_idx] = viewport_b_end
973 - pipe->plane_res.scl_data.viewport.x;
974 } else {
975 int viewport_end = pipe->plane_res.scl_data.viewport.height
976 + pipe->plane_res.scl_data.viewport.y;
977 int viewport_b_end = pipe->bottom_pipe->plane_res.scl_data.viewport.height
978 + pipe->bottom_pipe->plane_res.scl_data.viewport.y;
979
980 if (viewport_end > viewport_b_end)
981 v->viewport_height[input_idx] = viewport_end
982 - pipe->bottom_pipe->plane_res.scl_data.viewport.y;
983 else
984 v->viewport_height[input_idx] = viewport_b_end
985 - pipe->plane_res.scl_data.viewport.y;
986 }
987 v->scaler_rec_out_width[input_idx] = pipe->plane_res.scl_data.recout.width
988 + pipe->bottom_pipe->plane_res.scl_data.recout.width;
989 }
990
991 if (pipe->plane_state->rotation % 2 == 0) {
992 ASSERT(pipe->plane_res.scl_data.ratios.horz.value != dc_fixpt_one.value
993 || v->scaler_rec_out_width[input_idx] == v->viewport_width[input_idx]);
994 ASSERT(pipe->plane_res.scl_data.ratios.vert.value != dc_fixpt_one.value
995 || v->scaler_recout_height[input_idx] == v->viewport_height[input_idx]);
996 } else {
997 ASSERT(pipe->plane_res.scl_data.ratios.horz.value != dc_fixpt_one.value
998 || v->scaler_recout_height[input_idx] == v->viewport_width[input_idx]);
999 ASSERT(pipe->plane_res.scl_data.ratios.vert.value != dc_fixpt_one.value
1000 || v->scaler_rec_out_width[input_idx] == v->viewport_height[input_idx]);
1001 }
1002
1003 if (dc->debug.optimized_watermark) {
1004
1005
1006
1007
1008 v->dcc_enable[input_idx] = pipe->plane_state->dcc.enable ? dcn_bw_yes : dcn_bw_no;
1009 } else {
1010
1011
1012
1013
1014
1015
1016 unsigned int bpe;
1017
1018 v->dcc_enable[input_idx] = dc->res_pool->hubbub->funcs->dcc_support_pixel_format(
1019 pipe->plane_state->format, &bpe) ? dcn_bw_yes : dcn_bw_no;
1020 }
1021
1022 v->source_pixel_format[input_idx] = tl_pixel_format_to_bw_defs(
1023 pipe->plane_state->format);
1024 v->source_surface_mode[input_idx] = tl_sw_mode_to_bw_defs(
1025 pipe->plane_state->tiling_info.gfx9.swizzle);
1026 v->lb_bit_per_pixel[input_idx] = tl_lb_bpp_to_int(pipe->plane_res.scl_data.lb_params.depth);
1027 v->override_hta_ps[input_idx] = pipe->plane_res.scl_data.taps.h_taps;
1028 v->override_vta_ps[input_idx] = pipe->plane_res.scl_data.taps.v_taps;
1029 v->override_hta_pschroma[input_idx] = pipe->plane_res.scl_data.taps.h_taps_c;
1030 v->override_vta_pschroma[input_idx] = pipe->plane_res.scl_data.taps.v_taps_c;
1031
1032
1033
1034
1035
1036 if (v->override_hta_pschroma[input_idx] == 1)
1037 v->override_hta_pschroma[input_idx] = 2;
1038 if (v->override_vta_pschroma[input_idx] == 1)
1039 v->override_vta_pschroma[input_idx] = 2;
1040 v->source_scan[input_idx] = (pipe->plane_state->rotation % 2) ? dcn_bw_vert : dcn_bw_hor;
1041 }
1042 if (v->is_line_buffer_bpp_fixed == dcn_bw_yes)
1043 v->lb_bit_per_pixel[input_idx] = v->line_buffer_fixed_bpp;
1044 v->dcc_rate[input_idx] = 1;
1045 v->output_format[input_idx] = pipe->stream->timing.pixel_encoding ==
1046 PIXEL_ENCODING_YCBCR420 ? dcn_bw_420 : dcn_bw_444;
1047 v->output[input_idx] = pipe->stream->signal ==
1048 SIGNAL_TYPE_HDMI_TYPE_A ? dcn_bw_hdmi : dcn_bw_dp;
1049 v->output_deep_color[input_idx] = dcn_bw_encoder_8bpc;
1050 if (v->output[input_idx] == dcn_bw_hdmi) {
1051 switch (pipe->stream->timing.display_color_depth) {
1052 case COLOR_DEPTH_101010:
1053 v->output_deep_color[input_idx] = dcn_bw_encoder_10bpc;
1054 break;
1055 case COLOR_DEPTH_121212:
1056 v->output_deep_color[input_idx] = dcn_bw_encoder_12bpc;
1057 break;
1058 case COLOR_DEPTH_161616:
1059 v->output_deep_color[input_idx] = dcn_bw_encoder_16bpc;
1060 break;
1061 default:
1062 break;
1063 }
1064 }
1065
1066 input_idx++;
1067 }
1068 v->number_of_active_planes = input_idx;
1069
1070 scaler_settings_calculation(v);
1071
1072 hack_bounding_box(v, &dc->debug, context);
1073
1074 mode_support_and_system_configuration(v);
1075
1076
1077 if (v->voltage_level != 0
1078 && context->stream_count == 1
1079 && dc->debug.force_single_disp_pipe_split) {
1080 v->max_dppclk[0] = v->max_dppclk_vmin0p65;
1081 mode_support_and_system_configuration(v);
1082 }
1083
1084 if (v->voltage_level == 0 &&
1085 (dc->debug.sr_exit_time_dpm0_ns
1086 || dc->debug.sr_enter_plus_exit_time_dpm0_ns)) {
1087
1088 if (dc->debug.sr_enter_plus_exit_time_dpm0_ns)
1089 v->sr_enter_plus_exit_time =
1090 dc->debug.sr_enter_plus_exit_time_dpm0_ns / 1000.0f;
1091 if (dc->debug.sr_exit_time_dpm0_ns)
1092 v->sr_exit_time = dc->debug.sr_exit_time_dpm0_ns / 1000.0f;
1093 context->bw_ctx.dml.soc.sr_enter_plus_exit_time_us = v->sr_enter_plus_exit_time;
1094 context->bw_ctx.dml.soc.sr_exit_time_us = v->sr_exit_time;
1095 mode_support_and_system_configuration(v);
1096 }
1097
1098 display_pipe_configuration(v);
1099
1100 for (k = 0; k <= v->number_of_active_planes - 1; k++) {
1101 if (v->source_scan[k] == dcn_bw_hor)
1102 v->swath_width_y[k] = v->viewport_width[k] / v->dpp_per_plane[k];
1103 else
1104 v->swath_width_y[k] = v->viewport_height[k] / v->dpp_per_plane[k];
1105 }
1106 for (k = 0; k <= v->number_of_active_planes - 1; k++) {
1107 if (v->source_pixel_format[k] == dcn_bw_rgb_sub_64) {
1108 v->byte_per_pixel_dety[k] = 8.0;
1109 v->byte_per_pixel_detc[k] = 0.0;
1110 } else if (v->source_pixel_format[k] == dcn_bw_rgb_sub_32) {
1111 v->byte_per_pixel_dety[k] = 4.0;
1112 v->byte_per_pixel_detc[k] = 0.0;
1113 } else if (v->source_pixel_format[k] == dcn_bw_rgb_sub_16) {
1114 v->byte_per_pixel_dety[k] = 2.0;
1115 v->byte_per_pixel_detc[k] = 0.0;
1116 } else if (v->source_pixel_format[k] == dcn_bw_yuv420_sub_8) {
1117 v->byte_per_pixel_dety[k] = 1.0;
1118 v->byte_per_pixel_detc[k] = 2.0;
1119 } else {
1120 v->byte_per_pixel_dety[k] = 4.0f / 3.0f;
1121 v->byte_per_pixel_detc[k] = 8.0f / 3.0f;
1122 }
1123 }
1124
1125 v->total_data_read_bandwidth = 0.0;
1126 for (k = 0; k <= v->number_of_active_planes - 1; k++) {
1127 v->read_bandwidth_plane_luma[k] = v->swath_width_y[k] * v->dpp_per_plane[k] *
1128 dcn_bw_ceil2(v->byte_per_pixel_dety[k], 1.0) / (v->htotal[k] / v->pixel_clock[k]) * v->v_ratio[k];
1129 v->read_bandwidth_plane_chroma[k] = v->swath_width_y[k] / 2.0 * v->dpp_per_plane[k] *
1130 dcn_bw_ceil2(v->byte_per_pixel_detc[k], 2.0) / (v->htotal[k] / v->pixel_clock[k]) * v->v_ratio[k] / 2.0;
1131 v->total_data_read_bandwidth = v->total_data_read_bandwidth +
1132 v->read_bandwidth_plane_luma[k] + v->read_bandwidth_plane_chroma[k];
1133 }
1134
1135 BW_VAL_TRACE_END_VOLTAGE_LEVEL();
1136
1137 if (v->voltage_level != number_of_states_plus_one && !fast_validate) {
1138 float bw_consumed = v->total_bandwidth_consumed_gbyte_per_second;
1139
1140 if (bw_consumed < v->fabric_and_dram_bandwidth_vmin0p65)
1141 bw_consumed = v->fabric_and_dram_bandwidth_vmin0p65;
1142 else if (bw_consumed < v->fabric_and_dram_bandwidth_vmid0p72)
1143 bw_consumed = v->fabric_and_dram_bandwidth_vmid0p72;
1144 else if (bw_consumed < v->fabric_and_dram_bandwidth_vnom0p8)
1145 bw_consumed = v->fabric_and_dram_bandwidth_vnom0p8;
1146 else
1147 bw_consumed = v->fabric_and_dram_bandwidth_vmax0p9;
1148
1149 if (bw_consumed < v->fabric_and_dram_bandwidth)
1150 if (dc->debug.voltage_align_fclk)
1151 bw_consumed = v->fabric_and_dram_bandwidth;
1152
1153 display_pipe_configuration(v);
1154
1155
1156
1157
1158 dispclkdppclkdcfclk_deep_sleep_prefetch_parameters_watermarks_and_performance_calculation(v);
1159
1160 context->bw_ctx.bw.dcn.watermarks.a.cstate_pstate.cstate_exit_ns =
1161 v->stutter_exit_watermark * 1000;
1162 context->bw_ctx.bw.dcn.watermarks.a.cstate_pstate.cstate_enter_plus_exit_ns =
1163 v->stutter_enter_plus_exit_watermark * 1000;
1164 context->bw_ctx.bw.dcn.watermarks.a.cstate_pstate.pstate_change_ns =
1165 v->dram_clock_change_watermark * 1000;
1166 context->bw_ctx.bw.dcn.watermarks.a.pte_meta_urgent_ns = v->ptemeta_urgent_watermark * 1000;
1167 context->bw_ctx.bw.dcn.watermarks.a.urgent_ns = v->urgent_watermark * 1000;
1168 context->bw_ctx.bw.dcn.watermarks.b = context->bw_ctx.bw.dcn.watermarks.a;
1169 context->bw_ctx.bw.dcn.watermarks.c = context->bw_ctx.bw.dcn.watermarks.a;
1170 context->bw_ctx.bw.dcn.watermarks.d = context->bw_ctx.bw.dcn.watermarks.a;
1171
1172 context->bw_ctx.bw.dcn.clk.fclk_khz = (int)(bw_consumed * 1000000 /
1173 (ddr4_dram_factor_single_Channel * v->number_of_channels));
1174 if (bw_consumed == v->fabric_and_dram_bandwidth_vmin0p65)
1175 context->bw_ctx.bw.dcn.clk.fclk_khz = (int)(bw_consumed * 1000000 / 32);
1176
1177 context->bw_ctx.bw.dcn.clk.dcfclk_deep_sleep_khz = (int)(v->dcf_clk_deep_sleep * 1000);
1178 context->bw_ctx.bw.dcn.clk.dcfclk_khz = (int)(v->dcfclk * 1000);
1179
1180 context->bw_ctx.bw.dcn.clk.dispclk_khz = (int)(v->dispclk * 1000);
1181 if (dc->debug.max_disp_clk == true)
1182 context->bw_ctx.bw.dcn.clk.dispclk_khz = (int)(dc->dcn_soc->max_dispclk_vmax0p9 * 1000);
1183
1184 if (context->bw_ctx.bw.dcn.clk.dispclk_khz <
1185 dc->debug.min_disp_clk_khz) {
1186 context->bw_ctx.bw.dcn.clk.dispclk_khz =
1187 dc->debug.min_disp_clk_khz;
1188 }
1189
1190 context->bw_ctx.bw.dcn.clk.dppclk_khz = context->bw_ctx.bw.dcn.clk.dispclk_khz /
1191 v->dispclk_dppclk_ratio;
1192 context->bw_ctx.bw.dcn.clk.phyclk_khz = v->phyclk_per_state[v->voltage_level];
1193 switch (v->voltage_level) {
1194 case 0:
1195 context->bw_ctx.bw.dcn.clk.max_supported_dppclk_khz =
1196 (int)(dc->dcn_soc->max_dppclk_vmin0p65 * 1000);
1197 break;
1198 case 1:
1199 context->bw_ctx.bw.dcn.clk.max_supported_dppclk_khz =
1200 (int)(dc->dcn_soc->max_dppclk_vmid0p72 * 1000);
1201 break;
1202 case 2:
1203 context->bw_ctx.bw.dcn.clk.max_supported_dppclk_khz =
1204 (int)(dc->dcn_soc->max_dppclk_vnom0p8 * 1000);
1205 break;
1206 default:
1207 context->bw_ctx.bw.dcn.clk.max_supported_dppclk_khz =
1208 (int)(dc->dcn_soc->max_dppclk_vmax0p9 * 1000);
1209 break;
1210 }
1211
1212 BW_VAL_TRACE_END_WATERMARKS();
1213
1214 for (i = 0, input_idx = 0; i < pool->pipe_count; i++) {
1215 struct pipe_ctx *pipe = &context->res_ctx.pipe_ctx[i];
1216
1217
1218 if (!pipe->stream)
1219 continue;
1220
1221 if (pipe->top_pipe && pipe->top_pipe->plane_state == pipe->plane_state)
1222 continue;
1223
1224 pipe->pipe_dlg_param.vupdate_width = v->v_update_width_pix[input_idx];
1225 pipe->pipe_dlg_param.vupdate_offset = v->v_update_offset_pix[input_idx];
1226 pipe->pipe_dlg_param.vready_offset = v->v_ready_offset_pix[input_idx];
1227 pipe->pipe_dlg_param.vstartup_start = v->v_startup[input_idx];
1228
1229 pipe->pipe_dlg_param.htotal = pipe->stream->timing.h_total;
1230 pipe->pipe_dlg_param.vtotal = pipe->stream->timing.v_total;
1231 vesa_sync_start = pipe->stream->timing.v_addressable +
1232 pipe->stream->timing.v_border_bottom +
1233 pipe->stream->timing.v_front_porch;
1234
1235 asic_blank_end = (pipe->stream->timing.v_total -
1236 vesa_sync_start -
1237 pipe->stream->timing.v_border_top)
1238 * (pipe->stream->timing.flags.INTERLACE ? 1 : 0);
1239
1240 asic_blank_start = asic_blank_end +
1241 (pipe->stream->timing.v_border_top +
1242 pipe->stream->timing.v_addressable +
1243 pipe->stream->timing.v_border_bottom)
1244 * (pipe->stream->timing.flags.INTERLACE ? 1 : 0);
1245
1246 pipe->pipe_dlg_param.vblank_start = asic_blank_start;
1247 pipe->pipe_dlg_param.vblank_end = asic_blank_end;
1248
1249 if (pipe->plane_state) {
1250 struct pipe_ctx *hsplit_pipe = pipe->bottom_pipe;
1251
1252 pipe->plane_state->update_flags.bits.full_update = 1;
1253
1254 if (v->dpp_per_plane[input_idx] == 2 ||
1255 ((pipe->stream->view_format ==
1256 VIEW_3D_FORMAT_SIDE_BY_SIDE ||
1257 pipe->stream->view_format ==
1258 VIEW_3D_FORMAT_TOP_AND_BOTTOM) &&
1259 (pipe->stream->timing.timing_3d_format ==
1260 TIMING_3D_FORMAT_TOP_AND_BOTTOM ||
1261 pipe->stream->timing.timing_3d_format ==
1262 TIMING_3D_FORMAT_SIDE_BY_SIDE))) {
1263 if (hsplit_pipe && hsplit_pipe->plane_state == pipe->plane_state) {
1264
1265 hsplit_pipe->pipe_dlg_param.vupdate_width = v->v_update_width_pix[input_idx];
1266 hsplit_pipe->pipe_dlg_param.vupdate_offset = v->v_update_offset_pix[input_idx];
1267 hsplit_pipe->pipe_dlg_param.vready_offset = v->v_ready_offset_pix[input_idx];
1268 hsplit_pipe->pipe_dlg_param.vstartup_start = v->v_startup[input_idx];
1269
1270 hsplit_pipe->pipe_dlg_param.htotal = pipe->stream->timing.h_total;
1271 hsplit_pipe->pipe_dlg_param.vtotal = pipe->stream->timing.v_total;
1272 hsplit_pipe->pipe_dlg_param.vblank_start = pipe->pipe_dlg_param.vblank_start;
1273 hsplit_pipe->pipe_dlg_param.vblank_end = pipe->pipe_dlg_param.vblank_end;
1274 } else {
1275
1276 hsplit_pipe = find_idle_secondary_pipe(&context->res_ctx, pool, pipe);
1277 ASSERT(hsplit_pipe);
1278 split_stream_across_pipes(&context->res_ctx, pool, pipe, hsplit_pipe);
1279 }
1280
1281 dcn_bw_calc_rq_dlg_ttu(dc, v, hsplit_pipe, input_idx);
1282 } else if (hsplit_pipe && hsplit_pipe->plane_state == pipe->plane_state) {
1283
1284 pipe->bottom_pipe = hsplit_pipe->bottom_pipe;
1285 if (hsplit_pipe->bottom_pipe)
1286 hsplit_pipe->bottom_pipe->top_pipe = pipe;
1287 hsplit_pipe->plane_state = NULL;
1288 hsplit_pipe->stream = NULL;
1289 hsplit_pipe->top_pipe = NULL;
1290 hsplit_pipe->bottom_pipe = NULL;
1291
1292 memset(&hsplit_pipe->plane_res, 0, sizeof(hsplit_pipe->plane_res));
1293 memset(&hsplit_pipe->stream_res, 0, sizeof(hsplit_pipe->stream_res));
1294 resource_build_scaling_params(pipe);
1295 }
1296
1297 dcn_bw_calc_rq_dlg_ttu(dc, v, pipe, input_idx);
1298 }
1299
1300 input_idx++;
1301 }
1302 } else if (v->voltage_level == number_of_states_plus_one) {
1303 BW_VAL_TRACE_SKIP(fail);
1304 } else if (fast_validate) {
1305 BW_VAL_TRACE_SKIP(fast);
1306 }
1307
1308 if (v->voltage_level == 0) {
1309 context->bw_ctx.dml.soc.sr_enter_plus_exit_time_us =
1310 dc->dcn_soc->sr_enter_plus_exit_time;
1311 context->bw_ctx.dml.soc.sr_exit_time_us = dc->dcn_soc->sr_exit_time;
1312 }
1313
1314
1315
1316
1317
1318 bw_limit = dc->dcn_soc->percent_disp_bw_limit * v->fabric_and_dram_bandwidth_vmax0p9;
1319 bw_limit_pass = (v->total_data_read_bandwidth / 1000.0) < bw_limit;
1320
1321 DC_FP_END();
1322
1323 PERFORMANCE_TRACE_END();
1324 BW_VAL_TRACE_FINISH();
1325
1326 if (bw_limit_pass && v->voltage_level <= get_highest_allowed_voltage_level(
1327 dc->ctx->asic_id.hw_internal_rev,
1328 dc->ctx->asic_id.pci_revision_id))
1329 return true;
1330 else
1331 return false;
1332}
1333
1334static unsigned int dcn_find_normalized_clock_vdd_Level(
1335 const struct dc *dc,
1336 enum dm_pp_clock_type clocks_type,
1337 int clocks_in_khz)
1338{
1339 int vdd_level = dcn_bw_v_min0p65;
1340
1341 if (clocks_in_khz == 0)
1342 return vdd_level;
1343
1344 switch (clocks_type) {
1345 case DM_PP_CLOCK_TYPE_DISPLAY_CLK:
1346 if (clocks_in_khz > dc->dcn_soc->max_dispclk_vmax0p9*1000) {
1347 vdd_level = dcn_bw_v_max0p91;
1348 BREAK_TO_DEBUGGER();
1349 } else if (clocks_in_khz > dc->dcn_soc->max_dispclk_vnom0p8*1000) {
1350 vdd_level = dcn_bw_v_max0p9;
1351 } else if (clocks_in_khz > dc->dcn_soc->max_dispclk_vmid0p72*1000) {
1352 vdd_level = dcn_bw_v_nom0p8;
1353 } else if (clocks_in_khz > dc->dcn_soc->max_dispclk_vmin0p65*1000) {
1354 vdd_level = dcn_bw_v_mid0p72;
1355 } else
1356 vdd_level = dcn_bw_v_min0p65;
1357 break;
1358 case DM_PP_CLOCK_TYPE_DISPLAYPHYCLK:
1359 if (clocks_in_khz > dc->dcn_soc->phyclkv_max0p9*1000) {
1360 vdd_level = dcn_bw_v_max0p91;
1361 BREAK_TO_DEBUGGER();
1362 } else if (clocks_in_khz > dc->dcn_soc->phyclkv_nom0p8*1000) {
1363 vdd_level = dcn_bw_v_max0p9;
1364 } else if (clocks_in_khz > dc->dcn_soc->phyclkv_mid0p72*1000) {
1365 vdd_level = dcn_bw_v_nom0p8;
1366 } else if (clocks_in_khz > dc->dcn_soc->phyclkv_min0p65*1000) {
1367 vdd_level = dcn_bw_v_mid0p72;
1368 } else
1369 vdd_level = dcn_bw_v_min0p65;
1370 break;
1371
1372 case DM_PP_CLOCK_TYPE_DPPCLK:
1373 if (clocks_in_khz > dc->dcn_soc->max_dppclk_vmax0p9*1000) {
1374 vdd_level = dcn_bw_v_max0p91;
1375 BREAK_TO_DEBUGGER();
1376 } else if (clocks_in_khz > dc->dcn_soc->max_dppclk_vnom0p8*1000) {
1377 vdd_level = dcn_bw_v_max0p9;
1378 } else if (clocks_in_khz > dc->dcn_soc->max_dppclk_vmid0p72*1000) {
1379 vdd_level = dcn_bw_v_nom0p8;
1380 } else if (clocks_in_khz > dc->dcn_soc->max_dppclk_vmin0p65*1000) {
1381 vdd_level = dcn_bw_v_mid0p72;
1382 } else
1383 vdd_level = dcn_bw_v_min0p65;
1384 break;
1385
1386 case DM_PP_CLOCK_TYPE_MEMORY_CLK:
1387 {
1388 unsigned factor = (ddr4_dram_factor_single_Channel * dc->dcn_soc->number_of_channels);
1389
1390 if (clocks_in_khz > dc->dcn_soc->fabric_and_dram_bandwidth_vmax0p9*1000000/factor) {
1391 vdd_level = dcn_bw_v_max0p91;
1392 BREAK_TO_DEBUGGER();
1393 } else if (clocks_in_khz > dc->dcn_soc->fabric_and_dram_bandwidth_vnom0p8*1000000/factor) {
1394 vdd_level = dcn_bw_v_max0p9;
1395 } else if (clocks_in_khz > dc->dcn_soc->fabric_and_dram_bandwidth_vmid0p72*1000000/factor) {
1396 vdd_level = dcn_bw_v_nom0p8;
1397 } else if (clocks_in_khz > dc->dcn_soc->fabric_and_dram_bandwidth_vmin0p65*1000000/factor) {
1398 vdd_level = dcn_bw_v_mid0p72;
1399 } else
1400 vdd_level = dcn_bw_v_min0p65;
1401 }
1402 break;
1403
1404 case DM_PP_CLOCK_TYPE_DCFCLK:
1405 if (clocks_in_khz > dc->dcn_soc->dcfclkv_max0p9*1000) {
1406 vdd_level = dcn_bw_v_max0p91;
1407 BREAK_TO_DEBUGGER();
1408 } else if (clocks_in_khz > dc->dcn_soc->dcfclkv_nom0p8*1000) {
1409 vdd_level = dcn_bw_v_max0p9;
1410 } else if (clocks_in_khz > dc->dcn_soc->dcfclkv_mid0p72*1000) {
1411 vdd_level = dcn_bw_v_nom0p8;
1412 } else if (clocks_in_khz > dc->dcn_soc->dcfclkv_min0p65*1000) {
1413 vdd_level = dcn_bw_v_mid0p72;
1414 } else
1415 vdd_level = dcn_bw_v_min0p65;
1416 break;
1417
1418 default:
1419 break;
1420 }
1421 return vdd_level;
1422}
1423
1424unsigned int dcn_find_dcfclk_suits_all(
1425 const struct dc *dc,
1426 struct dc_clocks *clocks)
1427{
1428 unsigned vdd_level, vdd_level_temp;
1429 unsigned dcf_clk;
1430
1431
1432 vdd_level = dcn_find_normalized_clock_vdd_Level(
1433 dc, DM_PP_CLOCK_TYPE_DISPLAY_CLK, clocks->dispclk_khz);
1434 vdd_level_temp = dcn_find_normalized_clock_vdd_Level(
1435 dc, DM_PP_CLOCK_TYPE_DISPLAYPHYCLK, clocks->phyclk_khz);
1436
1437 vdd_level = dcn_bw_max(vdd_level, vdd_level_temp);
1438 vdd_level_temp = dcn_find_normalized_clock_vdd_Level(
1439 dc, DM_PP_CLOCK_TYPE_DPPCLK, clocks->dppclk_khz);
1440 vdd_level = dcn_bw_max(vdd_level, vdd_level_temp);
1441
1442 vdd_level_temp = dcn_find_normalized_clock_vdd_Level(
1443 dc, DM_PP_CLOCK_TYPE_MEMORY_CLK, clocks->fclk_khz);
1444 vdd_level = dcn_bw_max(vdd_level, vdd_level_temp);
1445 vdd_level_temp = dcn_find_normalized_clock_vdd_Level(
1446 dc, DM_PP_CLOCK_TYPE_DCFCLK, clocks->dcfclk_khz);
1447
1448
1449 vdd_level = dcn_bw_max(vdd_level, vdd_level_temp);
1450 if (vdd_level == dcn_bw_v_max0p91) {
1451 BREAK_TO_DEBUGGER();
1452 dcf_clk = dc->dcn_soc->dcfclkv_max0p9*1000;
1453 } else if (vdd_level == dcn_bw_v_max0p9)
1454 dcf_clk = dc->dcn_soc->dcfclkv_max0p9*1000;
1455 else if (vdd_level == dcn_bw_v_nom0p8)
1456 dcf_clk = dc->dcn_soc->dcfclkv_nom0p8*1000;
1457 else if (vdd_level == dcn_bw_v_mid0p72)
1458 dcf_clk = dc->dcn_soc->dcfclkv_mid0p72*1000;
1459 else
1460 dcf_clk = dc->dcn_soc->dcfclkv_min0p65*1000;
1461
1462 DC_LOG_BANDWIDTH_CALCS("\tdcf_clk for voltage = %d\n", dcf_clk);
1463 return dcf_clk;
1464}
1465
1466static bool verify_clock_values(struct dm_pp_clock_levels_with_voltage *clks)
1467{
1468 int i;
1469
1470 if (clks->num_levels == 0)
1471 return false;
1472
1473 for (i = 0; i < clks->num_levels; i++)
1474
1475 if (clks->data[i].clocks_in_khz == 0)
1476 return false;
1477
1478 return true;
1479}
1480
1481void dcn_bw_update_from_pplib(struct dc *dc)
1482{
1483 struct dc_context *ctx = dc->ctx;
1484 struct dm_pp_clock_levels_with_voltage fclks = {0}, dcfclks = {0};
1485 bool res;
1486 unsigned vmin0p65_idx, vmid0p72_idx, vnom0p8_idx, vmax0p9_idx;
1487
1488
1489 res = dm_pp_get_clock_levels_by_type_with_voltage(
1490 ctx, DM_PP_CLOCK_TYPE_FCLK, &fclks);
1491
1492 DC_FP_START();
1493
1494 if (res)
1495 res = verify_clock_values(&fclks);
1496
1497 if (res) {
1498 ASSERT(fclks.num_levels);
1499
1500 vmin0p65_idx = 0;
1501 vmid0p72_idx = fclks.num_levels -
1502 (fclks.num_levels > 2 ? 3 : (fclks.num_levels > 1 ? 2 : 1));
1503 vnom0p8_idx = fclks.num_levels - (fclks.num_levels > 1 ? 2 : 1);
1504 vmax0p9_idx = fclks.num_levels - 1;
1505
1506 dc->dcn_soc->fabric_and_dram_bandwidth_vmin0p65 =
1507 32 * (fclks.data[vmin0p65_idx].clocks_in_khz / 1000.0) / 1000.0;
1508 dc->dcn_soc->fabric_and_dram_bandwidth_vmid0p72 =
1509 dc->dcn_soc->number_of_channels *
1510 (fclks.data[vmid0p72_idx].clocks_in_khz / 1000.0)
1511 * ddr4_dram_factor_single_Channel / 1000.0;
1512 dc->dcn_soc->fabric_and_dram_bandwidth_vnom0p8 =
1513 dc->dcn_soc->number_of_channels *
1514 (fclks.data[vnom0p8_idx].clocks_in_khz / 1000.0)
1515 * ddr4_dram_factor_single_Channel / 1000.0;
1516 dc->dcn_soc->fabric_and_dram_bandwidth_vmax0p9 =
1517 dc->dcn_soc->number_of_channels *
1518 (fclks.data[vmax0p9_idx].clocks_in_khz / 1000.0)
1519 * ddr4_dram_factor_single_Channel / 1000.0;
1520 } else
1521 BREAK_TO_DEBUGGER();
1522
1523 DC_FP_END();
1524
1525 res = dm_pp_get_clock_levels_by_type_with_voltage(
1526 ctx, DM_PP_CLOCK_TYPE_DCFCLK, &dcfclks);
1527
1528 DC_FP_START();
1529
1530 if (res)
1531 res = verify_clock_values(&dcfclks);
1532
1533 if (res && dcfclks.num_levels >= 3) {
1534 dc->dcn_soc->dcfclkv_min0p65 = dcfclks.data[0].clocks_in_khz / 1000.0;
1535 dc->dcn_soc->dcfclkv_mid0p72 = dcfclks.data[dcfclks.num_levels - 3].clocks_in_khz / 1000.0;
1536 dc->dcn_soc->dcfclkv_nom0p8 = dcfclks.data[dcfclks.num_levels - 2].clocks_in_khz / 1000.0;
1537 dc->dcn_soc->dcfclkv_max0p9 = dcfclks.data[dcfclks.num_levels - 1].clocks_in_khz / 1000.0;
1538 } else
1539 BREAK_TO_DEBUGGER();
1540
1541 DC_FP_END();
1542}
1543
1544void dcn_bw_notify_pplib_of_wm_ranges(struct dc *dc)
1545{
1546 struct pp_smu_funcs_rv *pp = NULL;
1547 struct pp_smu_wm_range_sets ranges = {0};
1548 int min_fclk_khz, min_dcfclk_khz, socclk_khz;
1549 const int overdrive = 5000000;
1550
1551 if (dc->res_pool->pp_smu)
1552 pp = &dc->res_pool->pp_smu->rv_funcs;
1553 if (!pp || !pp->set_wm_ranges)
1554 return;
1555
1556 DC_FP_START();
1557 min_fclk_khz = dc->dcn_soc->fabric_and_dram_bandwidth_vmin0p65 * 1000000 / 32;
1558 min_dcfclk_khz = dc->dcn_soc->dcfclkv_min0p65 * 1000;
1559 socclk_khz = dc->dcn_soc->socclk * 1000;
1560 DC_FP_END();
1561
1562
1563
1564
1565
1566
1567
1568
1569
1570 ranges.num_reader_wm_sets = WM_SET_COUNT;
1571 ranges.num_writer_wm_sets = WM_SET_COUNT;
1572 ranges.reader_wm_sets[0].wm_inst = WM_A;
1573 ranges.reader_wm_sets[0].min_drain_clk_mhz = min_dcfclk_khz / 1000;
1574 ranges.reader_wm_sets[0].max_drain_clk_mhz = overdrive / 1000;
1575 ranges.reader_wm_sets[0].min_fill_clk_mhz = min_fclk_khz / 1000;
1576 ranges.reader_wm_sets[0].max_fill_clk_mhz = overdrive / 1000;
1577 ranges.writer_wm_sets[0].wm_inst = WM_A;
1578 ranges.writer_wm_sets[0].min_fill_clk_mhz = socclk_khz / 1000;
1579 ranges.writer_wm_sets[0].max_fill_clk_mhz = overdrive / 1000;
1580 ranges.writer_wm_sets[0].min_drain_clk_mhz = min_fclk_khz / 1000;
1581 ranges.writer_wm_sets[0].max_drain_clk_mhz = overdrive / 1000;
1582
1583 if (dc->debug.pplib_wm_report_mode == WM_REPORT_OVERRIDE) {
1584 ranges.reader_wm_sets[0].wm_inst = WM_A;
1585 ranges.reader_wm_sets[0].min_drain_clk_mhz = 300;
1586 ranges.reader_wm_sets[0].max_drain_clk_mhz = 5000;
1587 ranges.reader_wm_sets[0].min_fill_clk_mhz = 800;
1588 ranges.reader_wm_sets[0].max_fill_clk_mhz = 5000;
1589 ranges.writer_wm_sets[0].wm_inst = WM_A;
1590 ranges.writer_wm_sets[0].min_fill_clk_mhz = 200;
1591 ranges.writer_wm_sets[0].max_fill_clk_mhz = 5000;
1592 ranges.writer_wm_sets[0].min_drain_clk_mhz = 800;
1593 ranges.writer_wm_sets[0].max_drain_clk_mhz = 5000;
1594 }
1595
1596 ranges.reader_wm_sets[1] = ranges.writer_wm_sets[0];
1597 ranges.reader_wm_sets[1].wm_inst = WM_B;
1598
1599 ranges.reader_wm_sets[2] = ranges.writer_wm_sets[0];
1600 ranges.reader_wm_sets[2].wm_inst = WM_C;
1601
1602 ranges.reader_wm_sets[3] = ranges.writer_wm_sets[0];
1603 ranges.reader_wm_sets[3].wm_inst = WM_D;
1604
1605
1606 pp->set_wm_ranges(&pp->pp_smu, &ranges);
1607}
1608
1609void dcn_bw_sync_calcs_and_dml(struct dc *dc)
1610{
1611 DC_FP_START();
1612 DC_LOG_BANDWIDTH_CALCS("sr_exit_time: %f ns\n"
1613 "sr_enter_plus_exit_time: %f ns\n"
1614 "urgent_latency: %f ns\n"
1615 "write_back_latency: %f ns\n"
1616 "percent_of_ideal_drambw_received_after_urg_latency: %f %%\n"
1617 "max_request_size: %d bytes\n"
1618 "dcfclkv_max0p9: %f kHz\n"
1619 "dcfclkv_nom0p8: %f kHz\n"
1620 "dcfclkv_mid0p72: %f kHz\n"
1621 "dcfclkv_min0p65: %f kHz\n"
1622 "max_dispclk_vmax0p9: %f kHz\n"
1623 "max_dispclk_vnom0p8: %f kHz\n"
1624 "max_dispclk_vmid0p72: %f kHz\n"
1625 "max_dispclk_vmin0p65: %f kHz\n"
1626 "max_dppclk_vmax0p9: %f kHz\n"
1627 "max_dppclk_vnom0p8: %f kHz\n"
1628 "max_dppclk_vmid0p72: %f kHz\n"
1629 "max_dppclk_vmin0p65: %f kHz\n"
1630 "socclk: %f kHz\n"
1631 "fabric_and_dram_bandwidth_vmax0p9: %f MB/s\n"
1632 "fabric_and_dram_bandwidth_vnom0p8: %f MB/s\n"
1633 "fabric_and_dram_bandwidth_vmid0p72: %f MB/s\n"
1634 "fabric_and_dram_bandwidth_vmin0p65: %f MB/s\n"
1635 "phyclkv_max0p9: %f kHz\n"
1636 "phyclkv_nom0p8: %f kHz\n"
1637 "phyclkv_mid0p72: %f kHz\n"
1638 "phyclkv_min0p65: %f kHz\n"
1639 "downspreading: %f %%\n"
1640 "round_trip_ping_latency_cycles: %d DCFCLK Cycles\n"
1641 "urgent_out_of_order_return_per_channel: %d Bytes\n"
1642 "number_of_channels: %d\n"
1643 "vmm_page_size: %d Bytes\n"
1644 "dram_clock_change_latency: %f ns\n"
1645 "return_bus_width: %d Bytes\n",
1646 dc->dcn_soc->sr_exit_time * 1000,
1647 dc->dcn_soc->sr_enter_plus_exit_time * 1000,
1648 dc->dcn_soc->urgent_latency * 1000,
1649 dc->dcn_soc->write_back_latency * 1000,
1650 dc->dcn_soc->percent_of_ideal_drambw_received_after_urg_latency,
1651 dc->dcn_soc->max_request_size,
1652 dc->dcn_soc->dcfclkv_max0p9 * 1000,
1653 dc->dcn_soc->dcfclkv_nom0p8 * 1000,
1654 dc->dcn_soc->dcfclkv_mid0p72 * 1000,
1655 dc->dcn_soc->dcfclkv_min0p65 * 1000,
1656 dc->dcn_soc->max_dispclk_vmax0p9 * 1000,
1657 dc->dcn_soc->max_dispclk_vnom0p8 * 1000,
1658 dc->dcn_soc->max_dispclk_vmid0p72 * 1000,
1659 dc->dcn_soc->max_dispclk_vmin0p65 * 1000,
1660 dc->dcn_soc->max_dppclk_vmax0p9 * 1000,
1661 dc->dcn_soc->max_dppclk_vnom0p8 * 1000,
1662 dc->dcn_soc->max_dppclk_vmid0p72 * 1000,
1663 dc->dcn_soc->max_dppclk_vmin0p65 * 1000,
1664 dc->dcn_soc->socclk * 1000,
1665 dc->dcn_soc->fabric_and_dram_bandwidth_vmax0p9 * 1000,
1666 dc->dcn_soc->fabric_and_dram_bandwidth_vnom0p8 * 1000,
1667 dc->dcn_soc->fabric_and_dram_bandwidth_vmid0p72 * 1000,
1668 dc->dcn_soc->fabric_and_dram_bandwidth_vmin0p65 * 1000,
1669 dc->dcn_soc->phyclkv_max0p9 * 1000,
1670 dc->dcn_soc->phyclkv_nom0p8 * 1000,
1671 dc->dcn_soc->phyclkv_mid0p72 * 1000,
1672 dc->dcn_soc->phyclkv_min0p65 * 1000,
1673 dc->dcn_soc->downspreading * 100,
1674 dc->dcn_soc->round_trip_ping_latency_cycles,
1675 dc->dcn_soc->urgent_out_of_order_return_per_channel,
1676 dc->dcn_soc->number_of_channels,
1677 dc->dcn_soc->vmm_page_size,
1678 dc->dcn_soc->dram_clock_change_latency * 1000,
1679 dc->dcn_soc->return_bus_width);
1680 DC_LOG_BANDWIDTH_CALCS("rob_buffer_size_in_kbyte: %f\n"
1681 "det_buffer_size_in_kbyte: %f\n"
1682 "dpp_output_buffer_pixels: %f\n"
1683 "opp_output_buffer_lines: %f\n"
1684 "pixel_chunk_size_in_kbyte: %f\n"
1685 "pte_enable: %d\n"
1686 "pte_chunk_size: %d kbytes\n"
1687 "meta_chunk_size: %d kbytes\n"
1688 "writeback_chunk_size: %d kbytes\n"
1689 "odm_capability: %d\n"
1690 "dsc_capability: %d\n"
1691 "line_buffer_size: %d bits\n"
1692 "max_line_buffer_lines: %d\n"
1693 "is_line_buffer_bpp_fixed: %d\n"
1694 "line_buffer_fixed_bpp: %d\n"
1695 "writeback_luma_buffer_size: %d kbytes\n"
1696 "writeback_chroma_buffer_size: %d kbytes\n"
1697 "max_num_dpp: %d\n"
1698 "max_num_writeback: %d\n"
1699 "max_dchub_topscl_throughput: %d pixels/dppclk\n"
1700 "max_pscl_tolb_throughput: %d pixels/dppclk\n"
1701 "max_lb_tovscl_throughput: %d pixels/dppclk\n"
1702 "max_vscl_tohscl_throughput: %d pixels/dppclk\n"
1703 "max_hscl_ratio: %f\n"
1704 "max_vscl_ratio: %f\n"
1705 "max_hscl_taps: %d\n"
1706 "max_vscl_taps: %d\n"
1707 "pte_buffer_size_in_requests: %d\n"
1708 "dispclk_ramping_margin: %f %%\n"
1709 "under_scan_factor: %f %%\n"
1710 "max_inter_dcn_tile_repeaters: %d\n"
1711 "can_vstartup_lines_exceed_vsync_plus_back_porch_lines_minus_one: %d\n"
1712 "bug_forcing_luma_and_chroma_request_to_same_size_fixed: %d\n"
1713 "dcfclk_cstate_latency: %d\n",
1714 dc->dcn_ip->rob_buffer_size_in_kbyte,
1715 dc->dcn_ip->det_buffer_size_in_kbyte,
1716 dc->dcn_ip->dpp_output_buffer_pixels,
1717 dc->dcn_ip->opp_output_buffer_lines,
1718 dc->dcn_ip->pixel_chunk_size_in_kbyte,
1719 dc->dcn_ip->pte_enable,
1720 dc->dcn_ip->pte_chunk_size,
1721 dc->dcn_ip->meta_chunk_size,
1722 dc->dcn_ip->writeback_chunk_size,
1723 dc->dcn_ip->odm_capability,
1724 dc->dcn_ip->dsc_capability,
1725 dc->dcn_ip->line_buffer_size,
1726 dc->dcn_ip->max_line_buffer_lines,
1727 dc->dcn_ip->is_line_buffer_bpp_fixed,
1728 dc->dcn_ip->line_buffer_fixed_bpp,
1729 dc->dcn_ip->writeback_luma_buffer_size,
1730 dc->dcn_ip->writeback_chroma_buffer_size,
1731 dc->dcn_ip->max_num_dpp,
1732 dc->dcn_ip->max_num_writeback,
1733 dc->dcn_ip->max_dchub_topscl_throughput,
1734 dc->dcn_ip->max_pscl_tolb_throughput,
1735 dc->dcn_ip->max_lb_tovscl_throughput,
1736 dc->dcn_ip->max_vscl_tohscl_throughput,
1737 dc->dcn_ip->max_hscl_ratio,
1738 dc->dcn_ip->max_vscl_ratio,
1739 dc->dcn_ip->max_hscl_taps,
1740 dc->dcn_ip->max_vscl_taps,
1741 dc->dcn_ip->pte_buffer_size_in_requests,
1742 dc->dcn_ip->dispclk_ramping_margin,
1743 dc->dcn_ip->under_scan_factor * 100,
1744 dc->dcn_ip->max_inter_dcn_tile_repeaters,
1745 dc->dcn_ip->can_vstartup_lines_exceed_vsync_plus_back_porch_lines_minus_one,
1746 dc->dcn_ip->bug_forcing_luma_and_chroma_request_to_same_size_fixed,
1747 dc->dcn_ip->dcfclk_cstate_latency);
1748
1749 dc->dml.soc.sr_exit_time_us = dc->dcn_soc->sr_exit_time;
1750 dc->dml.soc.sr_enter_plus_exit_time_us = dc->dcn_soc->sr_enter_plus_exit_time;
1751 dc->dml.soc.urgent_latency_us = dc->dcn_soc->urgent_latency;
1752 dc->dml.soc.writeback_latency_us = dc->dcn_soc->write_back_latency;
1753 dc->dml.soc.ideal_dram_bw_after_urgent_percent =
1754 dc->dcn_soc->percent_of_ideal_drambw_received_after_urg_latency;
1755 dc->dml.soc.max_request_size_bytes = dc->dcn_soc->max_request_size;
1756 dc->dml.soc.downspread_percent = dc->dcn_soc->downspreading;
1757 dc->dml.soc.round_trip_ping_latency_dcfclk_cycles =
1758 dc->dcn_soc->round_trip_ping_latency_cycles;
1759 dc->dml.soc.urgent_out_of_order_return_per_channel_bytes =
1760 dc->dcn_soc->urgent_out_of_order_return_per_channel;
1761 dc->dml.soc.num_chans = dc->dcn_soc->number_of_channels;
1762 dc->dml.soc.vmm_page_size_bytes = dc->dcn_soc->vmm_page_size;
1763 dc->dml.soc.dram_clock_change_latency_us = dc->dcn_soc->dram_clock_change_latency;
1764 dc->dml.soc.return_bus_width_bytes = dc->dcn_soc->return_bus_width;
1765
1766 dc->dml.ip.rob_buffer_size_kbytes = dc->dcn_ip->rob_buffer_size_in_kbyte;
1767 dc->dml.ip.det_buffer_size_kbytes = dc->dcn_ip->det_buffer_size_in_kbyte;
1768 dc->dml.ip.dpp_output_buffer_pixels = dc->dcn_ip->dpp_output_buffer_pixels;
1769 dc->dml.ip.opp_output_buffer_lines = dc->dcn_ip->opp_output_buffer_lines;
1770 dc->dml.ip.pixel_chunk_size_kbytes = dc->dcn_ip->pixel_chunk_size_in_kbyte;
1771 dc->dml.ip.pte_enable = dc->dcn_ip->pte_enable == dcn_bw_yes;
1772 dc->dml.ip.pte_chunk_size_kbytes = dc->dcn_ip->pte_chunk_size;
1773 dc->dml.ip.meta_chunk_size_kbytes = dc->dcn_ip->meta_chunk_size;
1774 dc->dml.ip.writeback_chunk_size_kbytes = dc->dcn_ip->writeback_chunk_size;
1775 dc->dml.ip.line_buffer_size_bits = dc->dcn_ip->line_buffer_size;
1776 dc->dml.ip.max_line_buffer_lines = dc->dcn_ip->max_line_buffer_lines;
1777 dc->dml.ip.IsLineBufferBppFixed = dc->dcn_ip->is_line_buffer_bpp_fixed == dcn_bw_yes;
1778 dc->dml.ip.LineBufferFixedBpp = dc->dcn_ip->line_buffer_fixed_bpp;
1779 dc->dml.ip.writeback_luma_buffer_size_kbytes = dc->dcn_ip->writeback_luma_buffer_size;
1780 dc->dml.ip.writeback_chroma_buffer_size_kbytes = dc->dcn_ip->writeback_chroma_buffer_size;
1781 dc->dml.ip.max_num_dpp = dc->dcn_ip->max_num_dpp;
1782 dc->dml.ip.max_num_wb = dc->dcn_ip->max_num_writeback;
1783 dc->dml.ip.max_dchub_pscl_bw_pix_per_clk = dc->dcn_ip->max_dchub_topscl_throughput;
1784 dc->dml.ip.max_pscl_lb_bw_pix_per_clk = dc->dcn_ip->max_pscl_tolb_throughput;
1785 dc->dml.ip.max_lb_vscl_bw_pix_per_clk = dc->dcn_ip->max_lb_tovscl_throughput;
1786 dc->dml.ip.max_vscl_hscl_bw_pix_per_clk = dc->dcn_ip->max_vscl_tohscl_throughput;
1787 dc->dml.ip.max_hscl_ratio = dc->dcn_ip->max_hscl_ratio;
1788 dc->dml.ip.max_vscl_ratio = dc->dcn_ip->max_vscl_ratio;
1789 dc->dml.ip.max_hscl_taps = dc->dcn_ip->max_hscl_taps;
1790 dc->dml.ip.max_vscl_taps = dc->dcn_ip->max_vscl_taps;
1791
1792 dc->dml.ip.dispclk_ramp_margin_percent = dc->dcn_ip->dispclk_ramping_margin;
1793 dc->dml.ip.underscan_factor = dc->dcn_ip->under_scan_factor;
1794 dc->dml.ip.max_inter_dcn_tile_repeaters = dc->dcn_ip->max_inter_dcn_tile_repeaters;
1795 dc->dml.ip.can_vstartup_lines_exceed_vsync_plus_back_porch_lines_minus_one =
1796 dc->dcn_ip->can_vstartup_lines_exceed_vsync_plus_back_porch_lines_minus_one == dcn_bw_yes;
1797 dc->dml.ip.bug_forcing_LC_req_same_size_fixed =
1798 dc->dcn_ip->bug_forcing_luma_and_chroma_request_to_same_size_fixed == dcn_bw_yes;
1799 dc->dml.ip.dcfclk_cstate_latency = dc->dcn_ip->dcfclk_cstate_latency;
1800 DC_FP_END();
1801}
1802