1
2
3
4
5
6
7
8
9
10
11
12
13
14#include <linux/device.h>
15#include <linux/regmap.h>
16
17#define CPCAP_VENDOR_ST 0
18#define CPCAP_VENDOR_TI 1
19
20#define CPCAP_REVISION_MAJOR(r) (((r) >> 4) + 1)
21#define CPCAP_REVISION_MINOR(r) ((r) & 0xf)
22
23#define CPCAP_REVISION_1_0 0x08
24#define CPCAP_REVISION_1_1 0x09
25#define CPCAP_REVISION_2_0 0x10
26#define CPCAP_REVISION_2_1 0x11
27
28
29#define CPCAP_REG_INT1 0x0000
30#define CPCAP_REG_INT2 0x0004
31#define CPCAP_REG_INT3 0x0008
32#define CPCAP_REG_INT4 0x000c
33#define CPCAP_REG_INTM1 0x0010
34#define CPCAP_REG_INTM2 0x0014
35#define CPCAP_REG_INTM3 0x0018
36#define CPCAP_REG_INTM4 0x001c
37#define CPCAP_REG_INTS1 0x0020
38#define CPCAP_REG_INTS2 0x0024
39#define CPCAP_REG_INTS3 0x0028
40#define CPCAP_REG_INTS4 0x002c
41#define CPCAP_REG_ASSIGN1 0x0030
42#define CPCAP_REG_ASSIGN2 0x0034
43#define CPCAP_REG_ASSIGN3 0x0038
44#define CPCAP_REG_ASSIGN4 0x003c
45#define CPCAP_REG_ASSIGN5 0x0040
46#define CPCAP_REG_ASSIGN6 0x0044
47#define CPCAP_REG_VERSC1 0x0048
48#define CPCAP_REG_VERSC2 0x004c
49
50#define CPCAP_REG_MI1 0x0200
51#define CPCAP_REG_MIM1 0x0204
52#define CPCAP_REG_MI2 0x0208
53#define CPCAP_REG_MIM2 0x020c
54#define CPCAP_REG_UCC1 0x0210
55#define CPCAP_REG_UCC2 0x0214
56
57#define CPCAP_REG_PC1 0x021c
58#define CPCAP_REG_PC2 0x0220
59#define CPCAP_REG_BPEOL 0x0224
60#define CPCAP_REG_PGC 0x0228
61#define CPCAP_REG_MT1 0x022c
62#define CPCAP_REG_MT2 0x0230
63#define CPCAP_REG_MT3 0x0234
64#define CPCAP_REG_PF 0x0238
65
66#define CPCAP_REG_SCC 0x0400
67#define CPCAP_REG_SW1 0x0404
68#define CPCAP_REG_SW2 0x0408
69#define CPCAP_REG_UCTM 0x040c
70#define CPCAP_REG_TOD1 0x0410
71#define CPCAP_REG_TOD2 0x0414
72#define CPCAP_REG_TODA1 0x0418
73#define CPCAP_REG_TODA2 0x041c
74#define CPCAP_REG_DAY 0x0420
75#define CPCAP_REG_DAYA 0x0424
76#define CPCAP_REG_VAL1 0x0428
77#define CPCAP_REG_VAL2 0x042c
78
79#define CPCAP_REG_SDVSPLL 0x0600
80#define CPCAP_REG_SI2CC1 0x0604
81#define CPCAP_REG_Si2CC2 0x0608
82#define CPCAP_REG_S1C1 0x060c
83#define CPCAP_REG_S1C2 0x0610
84#define CPCAP_REG_S2C1 0x0614
85#define CPCAP_REG_S2C2 0x0618
86#define CPCAP_REG_S3C 0x061c
87#define CPCAP_REG_S4C1 0x0620
88#define CPCAP_REG_S4C2 0x0624
89#define CPCAP_REG_S5C 0x0628
90#define CPCAP_REG_S6C 0x062c
91#define CPCAP_REG_VCAMC 0x0630
92#define CPCAP_REG_VCSIC 0x0634
93#define CPCAP_REG_VDACC 0x0638
94#define CPCAP_REG_VDIGC 0x063c
95#define CPCAP_REG_VFUSEC 0x0640
96#define CPCAP_REG_VHVIOC 0x0644
97#define CPCAP_REG_VSDIOC 0x0648
98#define CPCAP_REG_VPLLC 0x064c
99#define CPCAP_REG_VRF1C 0x0650
100#define CPCAP_REG_VRF2C 0x0654
101#define CPCAP_REG_VRFREFC 0x0658
102#define CPCAP_REG_VWLAN1C 0x065c
103#define CPCAP_REG_VWLAN2C 0x0660
104#define CPCAP_REG_VSIMC 0x0664
105#define CPCAP_REG_VVIBC 0x0668
106#define CPCAP_REG_VUSBC 0x066c
107#define CPCAP_REG_VUSBINT1C 0x0670
108#define CPCAP_REG_VUSBINT2C 0x0674
109#define CPCAP_REG_URT 0x0678
110#define CPCAP_REG_URM1 0x067c
111#define CPCAP_REG_URM2 0x0680
112
113#define CPCAP_REG_VAUDIOC 0x0800
114#define CPCAP_REG_CC 0x0804
115#define CPCAP_REG_CDI 0x0808
116#define CPCAP_REG_SDAC 0x080c
117#define CPCAP_REG_SDACDI 0x0810
118#define CPCAP_REG_TXI 0x0814
119#define CPCAP_REG_TXMP 0x0818
120#define CPCAP_REG_RXOA 0x081c
121#define CPCAP_REG_RXVC 0x0820
122#define CPCAP_REG_RXCOA 0x0824
123#define CPCAP_REG_RXSDOA 0x0828
124#define CPCAP_REG_RXEPOA 0x082c
125#define CPCAP_REG_RXLL 0x0830
126#define CPCAP_REG_A2LA 0x0834
127#define CPCAP_REG_MIPIS1 0x0838
128#define CPCAP_REG_MIPIS2 0x083c
129#define CPCAP_REG_MIPIS3 0x0840
130#define CPCAP_REG_LVAB 0x0844
131
132#define CPCAP_REG_CCC1 0x0a00
133#define CPCAP_REG_CRM 0x0a04
134#define CPCAP_REG_CCCC2 0x0a08
135#define CPCAP_REG_CCS1 0x0a0c
136#define CPCAP_REG_CCS2 0x0a10
137#define CPCAP_REG_CCA1 0x0a14
138#define CPCAP_REG_CCA2 0x0a18
139#define CPCAP_REG_CCM 0x0a1c
140#define CPCAP_REG_CCO 0x0a20
141#define CPCAP_REG_CCI 0x0a24
142
143#define CPCAP_REG_ADCC1 0x0c00
144#define CPCAP_REG_ADCC2 0x0c04
145#define CPCAP_REG_ADCD0 0x0c08
146#define CPCAP_REG_ADCD1 0x0c0c
147#define CPCAP_REG_ADCD2 0x0c10
148#define CPCAP_REG_ADCD3 0x0c14
149#define CPCAP_REG_ADCD4 0x0c18
150#define CPCAP_REG_ADCD5 0x0c1c
151#define CPCAP_REG_ADCD6 0x0c20
152#define CPCAP_REG_ADCD7 0x0c24
153#define CPCAP_REG_ADCAL1 0x0c28
154#define CPCAP_REG_ADCAL2 0x0c2c
155
156#define CPCAP_REG_USBC1 0x0e00
157#define CPCAP_REG_USBC2 0x0e04
158#define CPCAP_REG_USBC3 0x0e08
159#define CPCAP_REG_UVIDL 0x0e0c
160#define CPCAP_REG_UVIDH 0x0e10
161#define CPCAP_REG_UPIDL 0x0e14
162#define CPCAP_REG_UPIDH 0x0e18
163#define CPCAP_REG_UFC1 0x0e1c
164#define CPCAP_REG_UFC2 0x0e20
165#define CPCAP_REG_UFC3 0x0e24
166#define CPCAP_REG_UIC1 0x0e28
167#define CPCAP_REG_UIC2 0x0e2c
168#define CPCAP_REG_UIC3 0x0e30
169#define CPCAP_REG_USBOTG1 0x0e34
170#define CPCAP_REG_USBOTG2 0x0e38
171#define CPCAP_REG_USBOTG3 0x0e3c
172#define CPCAP_REG_UIER1 0x0e40
173#define CPCAP_REG_UIER2 0x0e44
174#define CPCAP_REG_UIER3 0x0e48
175#define CPCAP_REG_UIEF1 0x0e4c
176#define CPCAP_REG_UIEF2 0x0e50
177#define CPCAP_REG_UIEF3 0x0e54
178#define CPCAP_REG_UIS 0x0e58
179#define CPCAP_REG_UIL 0x0e5c
180#define CPCAP_REG_USBD 0x0e60
181#define CPCAP_REG_SCR1 0x0e64
182#define CPCAP_REG_SCR2 0x0e68
183#define CPCAP_REG_SCR3 0x0e6c
184
185#define CPCAP_REG_VMC 0x0eac
186#define CPCAP_REG_OWDC 0x0eb0
187#define CPCAP_REG_GPIO0 0x0eb4
188
189#define CPCAP_REG_GPIO1 0x0ebc
190
191#define CPCAP_REG_GPIO2 0x0ec4
192
193#define CPCAP_REG_GPIO3 0x0ecc
194
195#define CPCAP_REG_GPIO4 0x0ed4
196
197#define CPCAP_REG_GPIO5 0x0edc
198
199#define CPCAP_REG_GPIO6 0x0ee4
200
201#define CPCAP_REG_MDLC 0x1000
202#define CPCAP_REG_KLC 0x1004
203#define CPCAP_REG_ADLC 0x1008
204#define CPCAP_REG_REDC 0x100c
205#define CPCAP_REG_GREENC 0x1010
206#define CPCAP_REG_BLUEC 0x1014
207#define CPCAP_REG_CFC 0x1018
208#define CPCAP_REG_ABC 0x101c
209#define CPCAP_REG_BLEDC 0x1020
210#define CPCAP_REG_CLEDC 0x1024
211
212#define CPCAP_REG_OW1C 0x1200
213#define CPCAP_REG_OW1D 0x1204
214#define CPCAP_REG_OW1I 0x1208
215#define CPCAP_REG_OW1IE 0x120c
216
217#define CPCAP_REG_OW1 0x1214
218
219#define CPCAP_REG_OW2C 0x1220
220#define CPCAP_REG_OW2D 0x1224
221#define CPCAP_REG_OW2I 0x1228
222#define CPCAP_REG_OW2IE 0x122c
223
224#define CPCAP_REG_OW2 0x1234
225
226#define CPCAP_REG_OW3C 0x1240
227#define CPCAP_REG_OW3D 0x1244
228#define CPCAP_REG_OW3I 0x1248
229#define CPCAP_REG_OW3IE 0x124c
230
231#define CPCAP_REG_OW3 0x1254
232#define CPCAP_REG_GCAIC 0x1258
233#define CPCAP_REG_GCAIM 0x125c
234#define CPCAP_REG_LGDIR 0x1260
235#define CPCAP_REG_LGPU 0x1264
236#define CPCAP_REG_LGPIN 0x1268
237#define CPCAP_REG_LGMASK 0x126c
238#define CPCAP_REG_LDEB 0x1270
239#define CPCAP_REG_LGDET 0x1274
240#define CPCAP_REG_LMISC 0x1278
241#define CPCAP_REG_LMACE 0x127c
242
243#define CPCAP_REG_TEST 0x7c00
244
245#define CPCAP_REG_ST_TEST1 0x7d08
246
247#define CPCAP_REG_ST_TEST2 0x7d18
248
249
250
251
252
253
254
255
256static inline int cpcap_get_revision(struct device *dev,
257 struct regmap *regmap,
258 u16 *revision)
259{
260 unsigned int val;
261 int ret;
262
263 ret = regmap_read(regmap, CPCAP_REG_VERSC1, &val);
264 if (ret) {
265 dev_err(dev, "Could not read revision\n");
266
267 return ret;
268 }
269
270 *revision = ((val >> 3) & 0x7) | ((val << 3) & 0x38);
271
272 return 0;
273}
274
275static inline int cpcap_get_vendor(struct device *dev,
276 struct regmap *regmap,
277 u16 *vendor)
278{
279 unsigned int val;
280 int ret;
281
282 ret = regmap_read(regmap, CPCAP_REG_VERSC1, &val);
283 if (ret) {
284 dev_err(dev, "Could not read vendor\n");
285
286 return ret;
287 }
288
289 *vendor = (val >> 6) & 0x7;
290
291 return 0;
292}
293
294extern int cpcap_sense_virq(struct regmap *regmap, int virq);
295