1
2
3
4
5
6
7
8
9
10
11#include <linux/dma-mapping.h>
12#include <linux/etherdevice.h>
13#include <linux/clk.h>
14#include <linux/crc32.h>
15#include <linux/interrupt.h>
16#include <linux/io.h>
17#include <linux/mii.h>
18#include <linux/phy.h>
19#include <linux/platform_device.h>
20#include <linux/sched.h>
21#include <linux/slab.h>
22#include <linux/of.h>
23#include <linux/of_net.h>
24#include <linux/module.h>
25#include <net/ethoc.h>
26
27static int buffer_size = 0x8000;
28module_param(buffer_size, int, 0);
29MODULE_PARM_DESC(buffer_size, "DMA buffer allocation size");
30
31
32#define MODER 0x00
33#define INT_SOURCE 0x04
34#define INT_MASK 0x08
35#define IPGT 0x0c
36#define IPGR1 0x10
37#define IPGR2 0x14
38#define PACKETLEN 0x18
39#define COLLCONF 0x1c
40#define TX_BD_NUM 0x20
41#define CTRLMODER 0x24
42#define MIIMODER 0x28
43#define MIICOMMAND 0x2c
44#define MIIADDRESS 0x30
45#define MIITX_DATA 0x34
46#define MIIRX_DATA 0x38
47#define MIISTATUS 0x3c
48#define MAC_ADDR0 0x40
49#define MAC_ADDR1 0x44
50#define ETH_HASH0 0x48
51#define ETH_HASH1 0x4c
52#define ETH_TXCTRL 0x50
53#define ETH_END 0x54
54
55
56#define MODER_RXEN (1 << 0)
57#define MODER_TXEN (1 << 1)
58#define MODER_NOPRE (1 << 2)
59#define MODER_BRO (1 << 3)
60#define MODER_IAM (1 << 4)
61#define MODER_PRO (1 << 5)
62#define MODER_IFG (1 << 6)
63#define MODER_LOOP (1 << 7)
64#define MODER_NBO (1 << 8)
65#define MODER_EDE (1 << 9)
66#define MODER_FULLD (1 << 10)
67#define MODER_RESET (1 << 11)
68#define MODER_DCRC (1 << 12)
69#define MODER_CRC (1 << 13)
70#define MODER_HUGE (1 << 14)
71#define MODER_PAD (1 << 15)
72#define MODER_RSM (1 << 16)
73
74
75#define INT_MASK_TXF (1 << 0)
76#define INT_MASK_TXE (1 << 1)
77#define INT_MASK_RXF (1 << 2)
78#define INT_MASK_RXE (1 << 3)
79#define INT_MASK_BUSY (1 << 4)
80#define INT_MASK_TXC (1 << 5)
81#define INT_MASK_RXC (1 << 6)
82
83#define INT_MASK_TX (INT_MASK_TXF | INT_MASK_TXE)
84#define INT_MASK_RX (INT_MASK_RXF | INT_MASK_RXE)
85
86#define INT_MASK_ALL ( \
87 INT_MASK_TXF | INT_MASK_TXE | \
88 INT_MASK_RXF | INT_MASK_RXE | \
89 INT_MASK_TXC | INT_MASK_RXC | \
90 INT_MASK_BUSY \
91 )
92
93
94#define PACKETLEN_MIN(min) (((min) & 0xffff) << 16)
95#define PACKETLEN_MAX(max) (((max) & 0xffff) << 0)
96#define PACKETLEN_MIN_MAX(min, max) (PACKETLEN_MIN(min) | \
97 PACKETLEN_MAX(max))
98
99
100#define TX_BD_NUM_VAL(x) (((x) <= 0x80) ? (x) : 0x80)
101
102
103#define CTRLMODER_PASSALL (1 << 0)
104#define CTRLMODER_RXFLOW (1 << 1)
105#define CTRLMODER_TXFLOW (1 << 2)
106
107
108#define MIIMODER_CLKDIV(x) ((x) & 0xfe)
109#define MIIMODER_NOPRE (1 << 8)
110
111
112#define MIICOMMAND_SCAN (1 << 0)
113#define MIICOMMAND_READ (1 << 1)
114#define MIICOMMAND_WRITE (1 << 2)
115
116
117#define MIIADDRESS_FIAD(x) (((x) & 0x1f) << 0)
118#define MIIADDRESS_RGAD(x) (((x) & 0x1f) << 8)
119#define MIIADDRESS_ADDR(phy, reg) (MIIADDRESS_FIAD(phy) | \
120 MIIADDRESS_RGAD(reg))
121
122
123#define MIITX_DATA_VAL(x) ((x) & 0xffff)
124
125
126#define MIIRX_DATA_VAL(x) ((x) & 0xffff)
127
128
129#define MIISTATUS_LINKFAIL (1 << 0)
130#define MIISTATUS_BUSY (1 << 1)
131#define MIISTATUS_INVALID (1 << 2)
132
133
134#define TX_BD_CS (1 << 0)
135#define TX_BD_DF (1 << 1)
136#define TX_BD_LC (1 << 2)
137#define TX_BD_RL (1 << 3)
138#define TX_BD_RETRY_MASK (0x00f0)
139#define TX_BD_RETRY(x) (((x) & 0x00f0) >> 4)
140#define TX_BD_UR (1 << 8)
141#define TX_BD_CRC (1 << 11)
142#define TX_BD_PAD (1 << 12)
143#define TX_BD_WRAP (1 << 13)
144#define TX_BD_IRQ (1 << 14)
145#define TX_BD_READY (1 << 15)
146#define TX_BD_LEN(x) (((x) & 0xffff) << 16)
147#define TX_BD_LEN_MASK (0xffff << 16)
148
149#define TX_BD_STATS (TX_BD_CS | TX_BD_DF | TX_BD_LC | \
150 TX_BD_RL | TX_BD_RETRY_MASK | TX_BD_UR)
151
152
153#define RX_BD_LC (1 << 0)
154#define RX_BD_CRC (1 << 1)
155#define RX_BD_SF (1 << 2)
156#define RX_BD_TL (1 << 3)
157#define RX_BD_DN (1 << 4)
158#define RX_BD_IS (1 << 5)
159#define RX_BD_OR (1 << 6)
160#define RX_BD_MISS (1 << 7)
161#define RX_BD_CF (1 << 8)
162#define RX_BD_WRAP (1 << 13)
163#define RX_BD_IRQ (1 << 14)
164#define RX_BD_EMPTY (1 << 15)
165#define RX_BD_LEN(x) (((x) & 0xffff) << 16)
166
167#define RX_BD_STATS (RX_BD_LC | RX_BD_CRC | RX_BD_SF | RX_BD_TL | \
168 RX_BD_DN | RX_BD_IS | RX_BD_OR | RX_BD_MISS)
169
170#define ETHOC_BUFSIZ 1536
171#define ETHOC_ZLEN 64
172#define ETHOC_BD_BASE 0x400
173#define ETHOC_TIMEOUT (HZ / 2)
174#define ETHOC_MII_TIMEOUT (1 + (HZ / 5))
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198struct ethoc {
199 void __iomem *iobase;
200 void __iomem *membase;
201 bool big_endian;
202
203 unsigned int num_bd;
204 unsigned int num_tx;
205 unsigned int cur_tx;
206 unsigned int dty_tx;
207
208 unsigned int num_rx;
209 unsigned int cur_rx;
210
211 void **vma;
212
213 struct net_device *netdev;
214 struct napi_struct napi;
215 u32 msg_enable;
216
217 spinlock_t lock;
218
219 struct mii_bus *mdio;
220 struct clk *clk;
221 s8 phy_id;
222
223 int old_link;
224 int old_duplex;
225};
226
227
228
229
230
231
232struct ethoc_bd {
233 u32 stat;
234 u32 addr;
235};
236
237static inline u32 ethoc_read(struct ethoc *dev, loff_t offset)
238{
239 if (dev->big_endian)
240 return ioread32be(dev->iobase + offset);
241 else
242 return ioread32(dev->iobase + offset);
243}
244
245static inline void ethoc_write(struct ethoc *dev, loff_t offset, u32 data)
246{
247 if (dev->big_endian)
248 iowrite32be(data, dev->iobase + offset);
249 else
250 iowrite32(data, dev->iobase + offset);
251}
252
253static inline void ethoc_read_bd(struct ethoc *dev, int index,
254 struct ethoc_bd *bd)
255{
256 loff_t offset = ETHOC_BD_BASE + (index * sizeof(struct ethoc_bd));
257 bd->stat = ethoc_read(dev, offset + 0);
258 bd->addr = ethoc_read(dev, offset + 4);
259}
260
261static inline void ethoc_write_bd(struct ethoc *dev, int index,
262 const struct ethoc_bd *bd)
263{
264 loff_t offset = ETHOC_BD_BASE + (index * sizeof(struct ethoc_bd));
265 ethoc_write(dev, offset + 0, bd->stat);
266 ethoc_write(dev, offset + 4, bd->addr);
267}
268
269static inline void ethoc_enable_irq(struct ethoc *dev, u32 mask)
270{
271 u32 imask = ethoc_read(dev, INT_MASK);
272 imask |= mask;
273 ethoc_write(dev, INT_MASK, imask);
274}
275
276static inline void ethoc_disable_irq(struct ethoc *dev, u32 mask)
277{
278 u32 imask = ethoc_read(dev, INT_MASK);
279 imask &= ~mask;
280 ethoc_write(dev, INT_MASK, imask);
281}
282
283static inline void ethoc_ack_irq(struct ethoc *dev, u32 mask)
284{
285 ethoc_write(dev, INT_SOURCE, mask);
286}
287
288static inline void ethoc_enable_rx_and_tx(struct ethoc *dev)
289{
290 u32 mode = ethoc_read(dev, MODER);
291 mode |= MODER_RXEN | MODER_TXEN;
292 ethoc_write(dev, MODER, mode);
293}
294
295static inline void ethoc_disable_rx_and_tx(struct ethoc *dev)
296{
297 u32 mode = ethoc_read(dev, MODER);
298 mode &= ~(MODER_RXEN | MODER_TXEN);
299 ethoc_write(dev, MODER, mode);
300}
301
302static int ethoc_init_ring(struct ethoc *dev, unsigned long mem_start)
303{
304 struct ethoc_bd bd;
305 int i;
306 void *vma;
307
308 dev->cur_tx = 0;
309 dev->dty_tx = 0;
310 dev->cur_rx = 0;
311
312 ethoc_write(dev, TX_BD_NUM, dev->num_tx);
313
314
315 bd.addr = mem_start;
316 bd.stat = TX_BD_IRQ | TX_BD_CRC;
317 vma = dev->membase;
318
319 for (i = 0; i < dev->num_tx; i++) {
320 if (i == dev->num_tx - 1)
321 bd.stat |= TX_BD_WRAP;
322
323 ethoc_write_bd(dev, i, &bd);
324 bd.addr += ETHOC_BUFSIZ;
325
326 dev->vma[i] = vma;
327 vma += ETHOC_BUFSIZ;
328 }
329
330 bd.stat = RX_BD_EMPTY | RX_BD_IRQ;
331
332 for (i = 0; i < dev->num_rx; i++) {
333 if (i == dev->num_rx - 1)
334 bd.stat |= RX_BD_WRAP;
335
336 ethoc_write_bd(dev, dev->num_tx + i, &bd);
337 bd.addr += ETHOC_BUFSIZ;
338
339 dev->vma[dev->num_tx + i] = vma;
340 vma += ETHOC_BUFSIZ;
341 }
342
343 return 0;
344}
345
346static int ethoc_reset(struct ethoc *dev)
347{
348 u32 mode;
349
350
351
352 ethoc_disable_rx_and_tx(dev);
353
354
355
356
357 mode = ethoc_read(dev, MODER);
358 mode |= MODER_CRC | MODER_PAD;
359 ethoc_write(dev, MODER, mode);
360
361
362 mode = ethoc_read(dev, MODER);
363 mode |= MODER_FULLD;
364 ethoc_write(dev, MODER, mode);
365 ethoc_write(dev, IPGT, 0x15);
366
367 ethoc_ack_irq(dev, INT_MASK_ALL);
368 ethoc_enable_irq(dev, INT_MASK_ALL);
369 ethoc_enable_rx_and_tx(dev);
370 return 0;
371}
372
373static unsigned int ethoc_update_rx_stats(struct ethoc *dev,
374 struct ethoc_bd *bd)
375{
376 struct net_device *netdev = dev->netdev;
377 unsigned int ret = 0;
378
379 if (bd->stat & RX_BD_TL) {
380 dev_err(&netdev->dev, "RX: frame too long\n");
381 netdev->stats.rx_length_errors++;
382 ret++;
383 }
384
385 if (bd->stat & RX_BD_SF) {
386 dev_err(&netdev->dev, "RX: frame too short\n");
387 netdev->stats.rx_length_errors++;
388 ret++;
389 }
390
391 if (bd->stat & RX_BD_DN) {
392 dev_err(&netdev->dev, "RX: dribble nibble\n");
393 netdev->stats.rx_frame_errors++;
394 }
395
396 if (bd->stat & RX_BD_CRC) {
397 dev_err(&netdev->dev, "RX: wrong CRC\n");
398 netdev->stats.rx_crc_errors++;
399 ret++;
400 }
401
402 if (bd->stat & RX_BD_OR) {
403 dev_err(&netdev->dev, "RX: overrun\n");
404 netdev->stats.rx_over_errors++;
405 ret++;
406 }
407
408 if (bd->stat & RX_BD_MISS)
409 netdev->stats.rx_missed_errors++;
410
411 if (bd->stat & RX_BD_LC) {
412 dev_err(&netdev->dev, "RX: late collision\n");
413 netdev->stats.collisions++;
414 ret++;
415 }
416
417 return ret;
418}
419
420static int ethoc_rx(struct net_device *dev, int limit)
421{
422 struct ethoc *priv = netdev_priv(dev);
423 int count;
424
425 for (count = 0; count < limit; ++count) {
426 unsigned int entry;
427 struct ethoc_bd bd;
428
429 entry = priv->num_tx + priv->cur_rx;
430 ethoc_read_bd(priv, entry, &bd);
431 if (bd.stat & RX_BD_EMPTY) {
432 ethoc_ack_irq(priv, INT_MASK_RX);
433
434
435
436
437
438
439
440 ethoc_read_bd(priv, entry, &bd);
441 if (bd.stat & RX_BD_EMPTY)
442 break;
443 }
444
445 if (ethoc_update_rx_stats(priv, &bd) == 0) {
446 int size = bd.stat >> 16;
447 struct sk_buff *skb;
448
449 size -= 4;
450 skb = netdev_alloc_skb_ip_align(dev, size);
451
452 if (likely(skb)) {
453 void *src = priv->vma[entry];
454 memcpy_fromio(skb_put(skb, size), src, size);
455 skb->protocol = eth_type_trans(skb, dev);
456 dev->stats.rx_packets++;
457 dev->stats.rx_bytes += size;
458 netif_receive_skb(skb);
459 } else {
460 if (net_ratelimit())
461 dev_warn(&dev->dev,
462 "low on memory - packet dropped\n");
463
464 dev->stats.rx_dropped++;
465 break;
466 }
467 }
468
469
470 bd.stat &= ~RX_BD_STATS;
471 bd.stat |= RX_BD_EMPTY;
472 ethoc_write_bd(priv, entry, &bd);
473 if (++priv->cur_rx == priv->num_rx)
474 priv->cur_rx = 0;
475 }
476
477 return count;
478}
479
480static void ethoc_update_tx_stats(struct ethoc *dev, struct ethoc_bd *bd)
481{
482 struct net_device *netdev = dev->netdev;
483
484 if (bd->stat & TX_BD_LC) {
485 dev_err(&netdev->dev, "TX: late collision\n");
486 netdev->stats.tx_window_errors++;
487 }
488
489 if (bd->stat & TX_BD_RL) {
490 dev_err(&netdev->dev, "TX: retransmit limit\n");
491 netdev->stats.tx_aborted_errors++;
492 }
493
494 if (bd->stat & TX_BD_UR) {
495 dev_err(&netdev->dev, "TX: underrun\n");
496 netdev->stats.tx_fifo_errors++;
497 }
498
499 if (bd->stat & TX_BD_CS) {
500 dev_err(&netdev->dev, "TX: carrier sense lost\n");
501 netdev->stats.tx_carrier_errors++;
502 }
503
504 if (bd->stat & TX_BD_STATS)
505 netdev->stats.tx_errors++;
506
507 netdev->stats.collisions += (bd->stat >> 4) & 0xf;
508 netdev->stats.tx_bytes += bd->stat >> 16;
509 netdev->stats.tx_packets++;
510}
511
512static int ethoc_tx(struct net_device *dev, int limit)
513{
514 struct ethoc *priv = netdev_priv(dev);
515 int count;
516 struct ethoc_bd bd;
517
518 for (count = 0; count < limit; ++count) {
519 unsigned int entry;
520
521 entry = priv->dty_tx & (priv->num_tx-1);
522
523 ethoc_read_bd(priv, entry, &bd);
524
525 if (bd.stat & TX_BD_READY || (priv->dty_tx == priv->cur_tx)) {
526 ethoc_ack_irq(priv, INT_MASK_TX);
527
528
529
530
531
532
533
534 ethoc_read_bd(priv, entry, &bd);
535 if (bd.stat & TX_BD_READY ||
536 (priv->dty_tx == priv->cur_tx))
537 break;
538 }
539
540 ethoc_update_tx_stats(priv, &bd);
541 priv->dty_tx++;
542 }
543
544 if ((priv->cur_tx - priv->dty_tx) <= (priv->num_tx / 2))
545 netif_wake_queue(dev);
546
547 return count;
548}
549
550static irqreturn_t ethoc_interrupt(int irq, void *dev_id)
551{
552 struct net_device *dev = dev_id;
553 struct ethoc *priv = netdev_priv(dev);
554 u32 pending;
555 u32 mask;
556
557
558
559
560
561
562
563
564
565 mask = ethoc_read(priv, INT_MASK);
566 pending = ethoc_read(priv, INT_SOURCE);
567 pending &= mask;
568
569 if (unlikely(pending == 0))
570 return IRQ_NONE;
571
572 ethoc_ack_irq(priv, pending);
573
574
575 if (pending & INT_MASK_BUSY) {
576 dev_dbg(&dev->dev, "packet dropped\n");
577 dev->stats.rx_dropped++;
578 }
579
580
581 if (pending & (INT_MASK_TX | INT_MASK_RX)) {
582 ethoc_disable_irq(priv, INT_MASK_TX | INT_MASK_RX);
583 napi_schedule(&priv->napi);
584 }
585
586 return IRQ_HANDLED;
587}
588
589static int ethoc_get_mac_address(struct net_device *dev, void *addr)
590{
591 struct ethoc *priv = netdev_priv(dev);
592 u8 *mac = (u8 *)addr;
593 u32 reg;
594
595 reg = ethoc_read(priv, MAC_ADDR0);
596 mac[2] = (reg >> 24) & 0xff;
597 mac[3] = (reg >> 16) & 0xff;
598 mac[4] = (reg >> 8) & 0xff;
599 mac[5] = (reg >> 0) & 0xff;
600
601 reg = ethoc_read(priv, MAC_ADDR1);
602 mac[0] = (reg >> 8) & 0xff;
603 mac[1] = (reg >> 0) & 0xff;
604
605 return 0;
606}
607
608static int ethoc_poll(struct napi_struct *napi, int budget)
609{
610 struct ethoc *priv = container_of(napi, struct ethoc, napi);
611 int rx_work_done = 0;
612 int tx_work_done = 0;
613
614 rx_work_done = ethoc_rx(priv->netdev, budget);
615 tx_work_done = ethoc_tx(priv->netdev, budget);
616
617 if (rx_work_done < budget && tx_work_done < budget) {
618 napi_complete_done(napi, rx_work_done);
619 ethoc_enable_irq(priv, INT_MASK_TX | INT_MASK_RX);
620 }
621
622 return rx_work_done;
623}
624
625static int ethoc_mdio_read(struct mii_bus *bus, int phy, int reg)
626{
627 struct ethoc *priv = bus->priv;
628 int i;
629
630 ethoc_write(priv, MIIADDRESS, MIIADDRESS_ADDR(phy, reg));
631 ethoc_write(priv, MIICOMMAND, MIICOMMAND_READ);
632
633 for (i = 0; i < 5; i++) {
634 u32 status = ethoc_read(priv, MIISTATUS);
635 if (!(status & MIISTATUS_BUSY)) {
636 u32 data = ethoc_read(priv, MIIRX_DATA);
637
638 ethoc_write(priv, MIICOMMAND, 0);
639 return data;
640 }
641 usleep_range(100, 200);
642 }
643
644 return -EBUSY;
645}
646
647static int ethoc_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
648{
649 struct ethoc *priv = bus->priv;
650 int i;
651
652 ethoc_write(priv, MIIADDRESS, MIIADDRESS_ADDR(phy, reg));
653 ethoc_write(priv, MIITX_DATA, val);
654 ethoc_write(priv, MIICOMMAND, MIICOMMAND_WRITE);
655
656 for (i = 0; i < 5; i++) {
657 u32 stat = ethoc_read(priv, MIISTATUS);
658 if (!(stat & MIISTATUS_BUSY)) {
659
660 ethoc_write(priv, MIICOMMAND, 0);
661 return 0;
662 }
663 usleep_range(100, 200);
664 }
665
666 return -EBUSY;
667}
668
669static void ethoc_mdio_poll(struct net_device *dev)
670{
671 struct ethoc *priv = netdev_priv(dev);
672 struct phy_device *phydev = dev->phydev;
673 bool changed = false;
674 u32 mode;
675
676 if (priv->old_link != phydev->link) {
677 changed = true;
678 priv->old_link = phydev->link;
679 }
680
681 if (priv->old_duplex != phydev->duplex) {
682 changed = true;
683 priv->old_duplex = phydev->duplex;
684 }
685
686 if (!changed)
687 return;
688
689 mode = ethoc_read(priv, MODER);
690 if (phydev->duplex == DUPLEX_FULL)
691 mode |= MODER_FULLD;
692 else
693 mode &= ~MODER_FULLD;
694 ethoc_write(priv, MODER, mode);
695
696 phy_print_status(phydev);
697}
698
699static int ethoc_mdio_probe(struct net_device *dev)
700{
701 struct ethoc *priv = netdev_priv(dev);
702 struct phy_device *phy;
703 int err;
704
705 if (priv->phy_id != -1)
706 phy = mdiobus_get_phy(priv->mdio, priv->phy_id);
707 else
708 phy = phy_find_first(priv->mdio);
709
710 if (!phy) {
711 dev_err(&dev->dev, "no PHY found\n");
712 return -ENXIO;
713 }
714
715 priv->old_duplex = -1;
716 priv->old_link = -1;
717
718 err = phy_connect_direct(dev, phy, ethoc_mdio_poll,
719 PHY_INTERFACE_MODE_GMII);
720 if (err) {
721 dev_err(&dev->dev, "could not attach to PHY\n");
722 return err;
723 }
724
725 phy_set_max_speed(phy, SPEED_100);
726
727 return 0;
728}
729
730static int ethoc_open(struct net_device *dev)
731{
732 struct ethoc *priv = netdev_priv(dev);
733 int ret;
734
735 ret = request_irq(dev->irq, ethoc_interrupt, IRQF_SHARED,
736 dev->name, dev);
737 if (ret)
738 return ret;
739
740 napi_enable(&priv->napi);
741
742 ethoc_init_ring(priv, dev->mem_start);
743 ethoc_reset(priv);
744
745 if (netif_queue_stopped(dev)) {
746 dev_dbg(&dev->dev, " resuming queue\n");
747 netif_wake_queue(dev);
748 } else {
749 dev_dbg(&dev->dev, " starting queue\n");
750 netif_start_queue(dev);
751 }
752
753 priv->old_link = -1;
754 priv->old_duplex = -1;
755
756 phy_start(dev->phydev);
757
758 if (netif_msg_ifup(priv)) {
759 dev_info(&dev->dev, "I/O: %08lx Memory: %08lx-%08lx\n",
760 dev->base_addr, dev->mem_start, dev->mem_end);
761 }
762
763 return 0;
764}
765
766static int ethoc_stop(struct net_device *dev)
767{
768 struct ethoc *priv = netdev_priv(dev);
769
770 napi_disable(&priv->napi);
771
772 if (dev->phydev)
773 phy_stop(dev->phydev);
774
775 ethoc_disable_rx_and_tx(priv);
776 free_irq(dev->irq, dev);
777
778 if (!netif_queue_stopped(dev))
779 netif_stop_queue(dev);
780
781 return 0;
782}
783
784static int ethoc_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
785{
786 struct ethoc *priv = netdev_priv(dev);
787 struct mii_ioctl_data *mdio = if_mii(ifr);
788 struct phy_device *phy = NULL;
789
790 if (!netif_running(dev))
791 return -EINVAL;
792
793 if (cmd != SIOCGMIIPHY) {
794 if (mdio->phy_id >= PHY_MAX_ADDR)
795 return -ERANGE;
796
797 phy = mdiobus_get_phy(priv->mdio, mdio->phy_id);
798 if (!phy)
799 return -ENODEV;
800 } else {
801 phy = dev->phydev;
802 }
803
804 return phy_mii_ioctl(phy, ifr, cmd);
805}
806
807static void ethoc_do_set_mac_address(struct net_device *dev)
808{
809 struct ethoc *priv = netdev_priv(dev);
810 unsigned char *mac = dev->dev_addr;
811
812 ethoc_write(priv, MAC_ADDR0, (mac[2] << 24) | (mac[3] << 16) |
813 (mac[4] << 8) | (mac[5] << 0));
814 ethoc_write(priv, MAC_ADDR1, (mac[0] << 8) | (mac[1] << 0));
815}
816
817static int ethoc_set_mac_address(struct net_device *dev, void *p)
818{
819 const struct sockaddr *addr = p;
820
821 if (!is_valid_ether_addr(addr->sa_data))
822 return -EADDRNOTAVAIL;
823 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
824 ethoc_do_set_mac_address(dev);
825 return 0;
826}
827
828static void ethoc_set_multicast_list(struct net_device *dev)
829{
830 struct ethoc *priv = netdev_priv(dev);
831 u32 mode = ethoc_read(priv, MODER);
832 struct netdev_hw_addr *ha;
833 u32 hash[2] = { 0, 0 };
834
835
836 if (dev->flags & IFF_LOOPBACK)
837 mode |= MODER_LOOP;
838 else
839 mode &= ~MODER_LOOP;
840
841
842 if (dev->flags & IFF_BROADCAST)
843 mode &= ~MODER_BRO;
844 else
845 mode |= MODER_BRO;
846
847
848 if (dev->flags & IFF_PROMISC)
849 mode |= MODER_PRO;
850 else
851 mode &= ~MODER_PRO;
852
853 ethoc_write(priv, MODER, mode);
854
855
856 if (dev->flags & IFF_ALLMULTI) {
857 hash[0] = 0xffffffff;
858 hash[1] = 0xffffffff;
859 } else {
860 netdev_for_each_mc_addr(ha, dev) {
861 u32 crc = ether_crc(ETH_ALEN, ha->addr);
862 int bit = (crc >> 26) & 0x3f;
863 hash[bit >> 5] |= 1 << (bit & 0x1f);
864 }
865 }
866
867 ethoc_write(priv, ETH_HASH0, hash[0]);
868 ethoc_write(priv, ETH_HASH1, hash[1]);
869}
870
871static int ethoc_change_mtu(struct net_device *dev, int new_mtu)
872{
873 return -ENOSYS;
874}
875
876static void ethoc_tx_timeout(struct net_device *dev, unsigned int txqueue)
877{
878 struct ethoc *priv = netdev_priv(dev);
879 u32 pending = ethoc_read(priv, INT_SOURCE);
880 if (likely(pending))
881 ethoc_interrupt(dev->irq, dev);
882}
883
884static netdev_tx_t ethoc_start_xmit(struct sk_buff *skb, struct net_device *dev)
885{
886 struct ethoc *priv = netdev_priv(dev);
887 struct ethoc_bd bd;
888 unsigned int entry;
889 void *dest;
890
891 if (skb_put_padto(skb, ETHOC_ZLEN)) {
892 dev->stats.tx_errors++;
893 goto out_no_free;
894 }
895
896 if (unlikely(skb->len > ETHOC_BUFSIZ)) {
897 dev->stats.tx_errors++;
898 goto out;
899 }
900
901 entry = priv->cur_tx % priv->num_tx;
902 spin_lock_irq(&priv->lock);
903 priv->cur_tx++;
904
905 ethoc_read_bd(priv, entry, &bd);
906 if (unlikely(skb->len < ETHOC_ZLEN))
907 bd.stat |= TX_BD_PAD;
908 else
909 bd.stat &= ~TX_BD_PAD;
910
911 dest = priv->vma[entry];
912 memcpy_toio(dest, skb->data, skb->len);
913
914 bd.stat &= ~(TX_BD_STATS | TX_BD_LEN_MASK);
915 bd.stat |= TX_BD_LEN(skb->len);
916 ethoc_write_bd(priv, entry, &bd);
917
918 bd.stat |= TX_BD_READY;
919 ethoc_write_bd(priv, entry, &bd);
920
921 if (priv->cur_tx == (priv->dty_tx + priv->num_tx)) {
922 dev_dbg(&dev->dev, "stopping queue\n");
923 netif_stop_queue(dev);
924 }
925
926 spin_unlock_irq(&priv->lock);
927 skb_tx_timestamp(skb);
928out:
929 dev_kfree_skb(skb);
930out_no_free:
931 return NETDEV_TX_OK;
932}
933
934static int ethoc_get_regs_len(struct net_device *netdev)
935{
936 return ETH_END;
937}
938
939static void ethoc_get_regs(struct net_device *dev, struct ethtool_regs *regs,
940 void *p)
941{
942 struct ethoc *priv = netdev_priv(dev);
943 u32 *regs_buff = p;
944 unsigned i;
945
946 regs->version = 0;
947 for (i = 0; i < ETH_END / sizeof(u32); ++i)
948 regs_buff[i] = ethoc_read(priv, i * sizeof(u32));
949}
950
951static void ethoc_get_ringparam(struct net_device *dev,
952 struct ethtool_ringparam *ring)
953{
954 struct ethoc *priv = netdev_priv(dev);
955
956 ring->rx_max_pending = priv->num_bd - 1;
957 ring->rx_mini_max_pending = 0;
958 ring->rx_jumbo_max_pending = 0;
959 ring->tx_max_pending = priv->num_bd - 1;
960
961 ring->rx_pending = priv->num_rx;
962 ring->rx_mini_pending = 0;
963 ring->rx_jumbo_pending = 0;
964 ring->tx_pending = priv->num_tx;
965}
966
967static int ethoc_set_ringparam(struct net_device *dev,
968 struct ethtool_ringparam *ring)
969{
970 struct ethoc *priv = netdev_priv(dev);
971
972 if (ring->tx_pending < 1 || ring->rx_pending < 1 ||
973 ring->tx_pending + ring->rx_pending > priv->num_bd)
974 return -EINVAL;
975 if (ring->rx_mini_pending || ring->rx_jumbo_pending)
976 return -EINVAL;
977
978 if (netif_running(dev)) {
979 netif_tx_disable(dev);
980 ethoc_disable_rx_and_tx(priv);
981 ethoc_disable_irq(priv, INT_MASK_TX | INT_MASK_RX);
982 synchronize_irq(dev->irq);
983 }
984
985 priv->num_tx = rounddown_pow_of_two(ring->tx_pending);
986 priv->num_rx = ring->rx_pending;
987 ethoc_init_ring(priv, dev->mem_start);
988
989 if (netif_running(dev)) {
990 ethoc_enable_irq(priv, INT_MASK_TX | INT_MASK_RX);
991 ethoc_enable_rx_and_tx(priv);
992 netif_wake_queue(dev);
993 }
994 return 0;
995}
996
997static const struct ethtool_ops ethoc_ethtool_ops = {
998 .get_regs_len = ethoc_get_regs_len,
999 .get_regs = ethoc_get_regs,
1000 .nway_reset = phy_ethtool_nway_reset,
1001 .get_link = ethtool_op_get_link,
1002 .get_ringparam = ethoc_get_ringparam,
1003 .set_ringparam = ethoc_set_ringparam,
1004 .get_ts_info = ethtool_op_get_ts_info,
1005 .get_link_ksettings = phy_ethtool_get_link_ksettings,
1006 .set_link_ksettings = phy_ethtool_set_link_ksettings,
1007};
1008
1009static const struct net_device_ops ethoc_netdev_ops = {
1010 .ndo_open = ethoc_open,
1011 .ndo_stop = ethoc_stop,
1012 .ndo_do_ioctl = ethoc_ioctl,
1013 .ndo_set_mac_address = ethoc_set_mac_address,
1014 .ndo_set_rx_mode = ethoc_set_multicast_list,
1015 .ndo_change_mtu = ethoc_change_mtu,
1016 .ndo_tx_timeout = ethoc_tx_timeout,
1017 .ndo_start_xmit = ethoc_start_xmit,
1018};
1019
1020
1021
1022
1023
1024static int ethoc_probe(struct platform_device *pdev)
1025{
1026 struct net_device *netdev = NULL;
1027 struct resource *res = NULL;
1028 struct resource *mmio = NULL;
1029 struct resource *mem = NULL;
1030 struct ethoc *priv = NULL;
1031 int num_bd;
1032 int ret = 0;
1033 struct ethoc_platform_data *pdata = dev_get_platdata(&pdev->dev);
1034 u32 eth_clkfreq = pdata ? pdata->eth_clkfreq : 0;
1035
1036
1037 netdev = alloc_etherdev(sizeof(struct ethoc));
1038 if (!netdev) {
1039 ret = -ENOMEM;
1040 goto out;
1041 }
1042
1043 SET_NETDEV_DEV(netdev, &pdev->dev);
1044 platform_set_drvdata(pdev, netdev);
1045
1046
1047 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1048 if (!res) {
1049 dev_err(&pdev->dev, "cannot obtain I/O memory space\n");
1050 ret = -ENXIO;
1051 goto free;
1052 }
1053
1054 mmio = devm_request_mem_region(&pdev->dev, res->start,
1055 resource_size(res), res->name);
1056 if (!mmio) {
1057 dev_err(&pdev->dev, "cannot request I/O memory space\n");
1058 ret = -ENXIO;
1059 goto free;
1060 }
1061
1062 netdev->base_addr = mmio->start;
1063
1064
1065 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
1066 if (res) {
1067 mem = devm_request_mem_region(&pdev->dev, res->start,
1068 resource_size(res), res->name);
1069 if (!mem) {
1070 dev_err(&pdev->dev, "cannot request memory space\n");
1071 ret = -ENXIO;
1072 goto free;
1073 }
1074
1075 netdev->mem_start = mem->start;
1076 netdev->mem_end = mem->end;
1077 }
1078
1079
1080
1081 res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
1082 if (!res) {
1083 dev_err(&pdev->dev, "cannot obtain IRQ\n");
1084 ret = -ENXIO;
1085 goto free;
1086 }
1087
1088 netdev->irq = res->start;
1089
1090
1091 priv = netdev_priv(netdev);
1092 priv->netdev = netdev;
1093
1094 priv->iobase = devm_ioremap(&pdev->dev, netdev->base_addr,
1095 resource_size(mmio));
1096 if (!priv->iobase) {
1097 dev_err(&pdev->dev, "cannot remap I/O memory space\n");
1098 ret = -ENXIO;
1099 goto free;
1100 }
1101
1102 if (netdev->mem_end) {
1103 priv->membase = devm_ioremap(&pdev->dev,
1104 netdev->mem_start, resource_size(mem));
1105 if (!priv->membase) {
1106 dev_err(&pdev->dev, "cannot remap memory space\n");
1107 ret = -ENXIO;
1108 goto free;
1109 }
1110 } else {
1111
1112 priv->membase = dmam_alloc_coherent(&pdev->dev,
1113 buffer_size, (void *)&netdev->mem_start,
1114 GFP_KERNEL);
1115 if (!priv->membase) {
1116 dev_err(&pdev->dev, "cannot allocate %dB buffer\n",
1117 buffer_size);
1118 ret = -ENOMEM;
1119 goto free;
1120 }
1121 netdev->mem_end = netdev->mem_start + buffer_size;
1122 }
1123
1124 priv->big_endian = pdata ? pdata->big_endian :
1125 of_device_is_big_endian(pdev->dev.of_node);
1126
1127
1128 num_bd = min_t(unsigned int,
1129 128, (netdev->mem_end - netdev->mem_start + 1) / ETHOC_BUFSIZ);
1130 if (num_bd < 4) {
1131 ret = -ENODEV;
1132 goto free;
1133 }
1134 priv->num_bd = num_bd;
1135
1136 priv->num_tx = rounddown_pow_of_two(num_bd >> 1);
1137 priv->num_rx = num_bd - priv->num_tx;
1138
1139 dev_dbg(&pdev->dev, "ethoc: num_tx: %d num_rx: %d\n",
1140 priv->num_tx, priv->num_rx);
1141
1142 priv->vma = devm_kcalloc(&pdev->dev, num_bd, sizeof(void *),
1143 GFP_KERNEL);
1144 if (!priv->vma) {
1145 ret = -ENOMEM;
1146 goto free;
1147 }
1148
1149
1150 if (pdata) {
1151 ether_addr_copy(netdev->dev_addr, pdata->hwaddr);
1152 priv->phy_id = pdata->phy_id;
1153 } else {
1154 const void *mac;
1155
1156 mac = of_get_mac_address(pdev->dev.of_node);
1157 if (!IS_ERR(mac))
1158 ether_addr_copy(netdev->dev_addr, mac);
1159 priv->phy_id = -1;
1160 }
1161
1162
1163
1164
1165 if (!is_valid_ether_addr(netdev->dev_addr))
1166 ethoc_get_mac_address(netdev, netdev->dev_addr);
1167
1168
1169
1170
1171 if (!is_valid_ether_addr(netdev->dev_addr))
1172 eth_hw_addr_random(netdev);
1173
1174 ethoc_do_set_mac_address(netdev);
1175
1176
1177 if (!eth_clkfreq) {
1178 struct clk *clk = devm_clk_get(&pdev->dev, NULL);
1179
1180 if (!IS_ERR(clk)) {
1181 priv->clk = clk;
1182 clk_prepare_enable(clk);
1183 eth_clkfreq = clk_get_rate(clk);
1184 }
1185 }
1186 if (eth_clkfreq) {
1187 u32 clkdiv = MIIMODER_CLKDIV(eth_clkfreq / 2500000 + 1);
1188
1189 if (!clkdiv)
1190 clkdiv = 2;
1191 dev_dbg(&pdev->dev, "setting MII clkdiv to %u\n", clkdiv);
1192 ethoc_write(priv, MIIMODER,
1193 (ethoc_read(priv, MIIMODER) & MIIMODER_NOPRE) |
1194 clkdiv);
1195 }
1196
1197
1198 priv->mdio = mdiobus_alloc();
1199 if (!priv->mdio) {
1200 ret = -ENOMEM;
1201 goto free2;
1202 }
1203
1204 priv->mdio->name = "ethoc-mdio";
1205 snprintf(priv->mdio->id, MII_BUS_ID_SIZE, "%s-%d",
1206 priv->mdio->name, pdev->id);
1207 priv->mdio->read = ethoc_mdio_read;
1208 priv->mdio->write = ethoc_mdio_write;
1209 priv->mdio->priv = priv;
1210
1211 ret = mdiobus_register(priv->mdio);
1212 if (ret) {
1213 dev_err(&netdev->dev, "failed to register MDIO bus\n");
1214 goto free2;
1215 }
1216
1217 ret = ethoc_mdio_probe(netdev);
1218 if (ret) {
1219 dev_err(&netdev->dev, "failed to probe MDIO bus\n");
1220 goto error;
1221 }
1222
1223
1224 netdev->netdev_ops = ðoc_netdev_ops;
1225 netdev->watchdog_timeo = ETHOC_TIMEOUT;
1226 netdev->features |= 0;
1227 netdev->ethtool_ops = ðoc_ethtool_ops;
1228
1229
1230 netif_napi_add(netdev, &priv->napi, ethoc_poll, 64);
1231
1232 spin_lock_init(&priv->lock);
1233
1234 ret = register_netdev(netdev);
1235 if (ret < 0) {
1236 dev_err(&netdev->dev, "failed to register interface\n");
1237 goto error2;
1238 }
1239
1240 goto out;
1241
1242error2:
1243 netif_napi_del(&priv->napi);
1244error:
1245 mdiobus_unregister(priv->mdio);
1246 mdiobus_free(priv->mdio);
1247free2:
1248 clk_disable_unprepare(priv->clk);
1249free:
1250 free_netdev(netdev);
1251out:
1252 return ret;
1253}
1254
1255
1256
1257
1258
1259static int ethoc_remove(struct platform_device *pdev)
1260{
1261 struct net_device *netdev = platform_get_drvdata(pdev);
1262 struct ethoc *priv = netdev_priv(netdev);
1263
1264 if (netdev) {
1265 netif_napi_del(&priv->napi);
1266 phy_disconnect(netdev->phydev);
1267
1268 if (priv->mdio) {
1269 mdiobus_unregister(priv->mdio);
1270 mdiobus_free(priv->mdio);
1271 }
1272 clk_disable_unprepare(priv->clk);
1273 unregister_netdev(netdev);
1274 free_netdev(netdev);
1275 }
1276
1277 return 0;
1278}
1279
1280#ifdef CONFIG_PM
1281static int ethoc_suspend(struct platform_device *pdev, pm_message_t state)
1282{
1283 return -ENOSYS;
1284}
1285
1286static int ethoc_resume(struct platform_device *pdev)
1287{
1288 return -ENOSYS;
1289}
1290#else
1291# define ethoc_suspend NULL
1292# define ethoc_resume NULL
1293#endif
1294
1295static const struct of_device_id ethoc_match[] = {
1296 { .compatible = "opencores,ethoc", },
1297 {},
1298};
1299MODULE_DEVICE_TABLE(of, ethoc_match);
1300
1301static struct platform_driver ethoc_driver = {
1302 .probe = ethoc_probe,
1303 .remove = ethoc_remove,
1304 .suspend = ethoc_suspend,
1305 .resume = ethoc_resume,
1306 .driver = {
1307 .name = "ethoc",
1308 .of_match_table = ethoc_match,
1309 },
1310};
1311
1312module_platform_driver(ethoc_driver);
1313
1314MODULE_AUTHOR("Thierry Reding <thierry.reding@avionic-design.de>");
1315MODULE_DESCRIPTION("OpenCores Ethernet MAC driver");
1316MODULE_LICENSE("GPL v2");
1317
1318