1
2
3
4
5
6
7
8#ifndef MBOX_H
9#define MBOX_H
10
11#include <linux/etherdevice.h>
12#include <linux/sizes.h>
13
14#include "rvu_struct.h"
15#include "common.h"
16
17#define MBOX_SIZE SZ_64K
18
19
20#define MBOX_DOWN_RX_START 0
21#define MBOX_DOWN_RX_SIZE (46 * SZ_1K)
22#define MBOX_DOWN_TX_START (MBOX_DOWN_RX_START + MBOX_DOWN_RX_SIZE)
23#define MBOX_DOWN_TX_SIZE (16 * SZ_1K)
24
25#define MBOX_UP_RX_START (MBOX_DOWN_TX_START + MBOX_DOWN_TX_SIZE)
26#define MBOX_UP_RX_SIZE SZ_1K
27#define MBOX_UP_TX_START (MBOX_UP_RX_START + MBOX_UP_RX_SIZE)
28#define MBOX_UP_TX_SIZE SZ_1K
29
30#if MBOX_UP_TX_SIZE + MBOX_UP_TX_START != MBOX_SIZE
31# error "incorrect mailbox area sizes"
32#endif
33
34#define INTR_MASK(pfvfs) ((pfvfs < 64) ? (BIT_ULL(pfvfs) - 1) : (~0ull))
35
36#define MBOX_RSP_TIMEOUT 3000
37
38#define MBOX_MSG_ALIGN 16
39
40
41#define MBOX_DIR_AFPF 0
42#define MBOX_DIR_PFAF 1
43#define MBOX_DIR_PFVF 2
44#define MBOX_DIR_VFPF 3
45#define MBOX_DIR_AFPF_UP 4
46#define MBOX_DIR_PFAF_UP 5
47#define MBOX_DIR_PFVF_UP 6
48#define MBOX_DIR_VFPF_UP 7
49
50struct otx2_mbox_dev {
51 void *mbase;
52 void *hwbase;
53 spinlock_t mbox_lock;
54 u16 msg_size;
55 u16 rsp_size;
56 u16 num_msgs;
57 u16 msgs_acked;
58};
59
60struct otx2_mbox {
61 struct pci_dev *pdev;
62 void *hwbase;
63 void *reg_base;
64 u64 trigger;
65 u16 tr_shift;
66 u64 rx_start;
67 u64 tx_start;
68 u16 rx_size;
69 u16 tx_size;
70 u16 ndevs;
71 struct otx2_mbox_dev *dev;
72};
73
74
75struct mbox_hdr {
76 u64 msg_size;
77 u16 num_msgs;
78};
79
80
81struct mbox_msghdr {
82 u16 pcifunc;
83 u16 id;
84#define OTX2_MBOX_REQ_SIG (0xdead)
85#define OTX2_MBOX_RSP_SIG (0xbeef)
86 u16 sig;
87#define OTX2_MBOX_VERSION (0x0009)
88 u16 ver;
89 u16 next_msgoff;
90 int rc;
91};
92
93void otx2_mbox_reset(struct otx2_mbox *mbox, int devid);
94void __otx2_mbox_reset(struct otx2_mbox *mbox, int devid);
95void otx2_mbox_destroy(struct otx2_mbox *mbox);
96int otx2_mbox_init(struct otx2_mbox *mbox, void __force *hwbase,
97 struct pci_dev *pdev, void __force *reg_base,
98 int direction, int ndevs);
99int otx2_mbox_regions_init(struct otx2_mbox *mbox, void __force **hwbase,
100 struct pci_dev *pdev, void __force *reg_base,
101 int direction, int ndevs);
102void otx2_mbox_msg_send(struct otx2_mbox *mbox, int devid);
103int otx2_mbox_wait_for_rsp(struct otx2_mbox *mbox, int devid);
104int otx2_mbox_busy_poll_for_rsp(struct otx2_mbox *mbox, int devid);
105struct mbox_msghdr *otx2_mbox_alloc_msg_rsp(struct otx2_mbox *mbox, int devid,
106 int size, int size_rsp);
107struct mbox_msghdr *otx2_mbox_get_rsp(struct otx2_mbox *mbox, int devid,
108 struct mbox_msghdr *msg);
109int otx2_mbox_check_rsp_msgs(struct otx2_mbox *mbox, int devid);
110int otx2_reply_invalid_msg(struct otx2_mbox *mbox, int devid,
111 u16 pcifunc, u16 id);
112bool otx2_mbox_nonempty(struct otx2_mbox *mbox, int devid);
113const char *otx2_mbox_id2name(u16 id);
114static inline struct mbox_msghdr *otx2_mbox_alloc_msg(struct otx2_mbox *mbox,
115 int devid, int size)
116{
117 return otx2_mbox_alloc_msg_rsp(mbox, devid, size, 0);
118}
119
120
121#define MBOX_MSG_MASK 0xFFFF
122#define MBOX_MSG_INVALID 0xFFFE
123#define MBOX_MSG_MAX 0xFFFF
124
125#define MBOX_MESSAGES \
126 \
127M(READY, 0x001, ready, msg_req, ready_msg_rsp) \
128M(ATTACH_RESOURCES, 0x002, attach_resources, rsrc_attach, msg_rsp) \
129M(DETACH_RESOURCES, 0x003, detach_resources, rsrc_detach, msg_rsp) \
130M(FREE_RSRC_CNT, 0x004, free_rsrc_cnt, msg_req, free_rsrcs_rsp) \
131M(MSIX_OFFSET, 0x005, msix_offset, msg_req, msix_offset_rsp) \
132M(VF_FLR, 0x006, vf_flr, msg_req, msg_rsp) \
133M(PTP_OP, 0x007, ptp_op, ptp_req, ptp_rsp) \
134M(GET_HW_CAP, 0x008, get_hw_cap, msg_req, get_hw_cap_rsp) \
135M(LMTST_TBL_SETUP, 0x00a, lmtst_tbl_setup, lmtst_tbl_setup_req, \
136 msg_rsp) \
137M(SET_VF_PERM, 0x00b, set_vf_perm, set_vf_perm, msg_rsp) \
138 \
139M(CGX_START_RXTX, 0x200, cgx_start_rxtx, msg_req, msg_rsp) \
140M(CGX_STOP_RXTX, 0x201, cgx_stop_rxtx, msg_req, msg_rsp) \
141M(CGX_STATS, 0x202, cgx_stats, msg_req, cgx_stats_rsp) \
142M(CGX_MAC_ADDR_SET, 0x203, cgx_mac_addr_set, cgx_mac_addr_set_or_get, \
143 cgx_mac_addr_set_or_get) \
144M(CGX_MAC_ADDR_GET, 0x204, cgx_mac_addr_get, cgx_mac_addr_set_or_get, \
145 cgx_mac_addr_set_or_get) \
146M(CGX_PROMISC_ENABLE, 0x205, cgx_promisc_enable, msg_req, msg_rsp) \
147M(CGX_PROMISC_DISABLE, 0x206, cgx_promisc_disable, msg_req, msg_rsp) \
148M(CGX_START_LINKEVENTS, 0x207, cgx_start_linkevents, msg_req, msg_rsp) \
149M(CGX_STOP_LINKEVENTS, 0x208, cgx_stop_linkevents, msg_req, msg_rsp) \
150M(CGX_GET_LINKINFO, 0x209, cgx_get_linkinfo, msg_req, cgx_link_info_msg) \
151M(CGX_INTLBK_ENABLE, 0x20A, cgx_intlbk_enable, msg_req, msg_rsp) \
152M(CGX_INTLBK_DISABLE, 0x20B, cgx_intlbk_disable, msg_req, msg_rsp) \
153M(CGX_PTP_RX_ENABLE, 0x20C, cgx_ptp_rx_enable, msg_req, msg_rsp) \
154M(CGX_PTP_RX_DISABLE, 0x20D, cgx_ptp_rx_disable, msg_req, msg_rsp) \
155M(CGX_CFG_PAUSE_FRM, 0x20E, cgx_cfg_pause_frm, cgx_pause_frm_cfg, \
156 cgx_pause_frm_cfg) \
157M(CGX_FEC_SET, 0x210, cgx_set_fec_param, fec_mode, fec_mode) \
158M(CGX_FEC_STATS, 0x211, cgx_fec_stats, msg_req, cgx_fec_stats_rsp) \
159M(CGX_GET_PHY_FEC_STATS, 0x212, cgx_get_phy_fec_stats, msg_req, msg_rsp) \
160M(CGX_FW_DATA_GET, 0x213, cgx_get_aux_link_info, msg_req, cgx_fw_data) \
161M(CGX_SET_LINK_MODE, 0x214, cgx_set_link_mode, cgx_set_link_mode_req,\
162 cgx_set_link_mode_rsp) \
163M(CGX_FEATURES_GET, 0x215, cgx_features_get, msg_req, \
164 cgx_features_info_msg) \
165M(RPM_STATS, 0x216, rpm_stats, msg_req, rpm_stats_rsp) \
166M(CGX_MAC_ADDR_ADD, 0x217, cgx_mac_addr_add, cgx_mac_addr_add_req, \
167 cgx_mac_addr_add_rsp) \
168M(CGX_MAC_ADDR_DEL, 0x218, cgx_mac_addr_del, cgx_mac_addr_del_req, \
169 msg_rsp) \
170M(CGX_MAC_MAX_ENTRIES_GET, 0x219, cgx_mac_max_entries_get, msg_req, \
171 cgx_max_dmac_entries_get_rsp) \
172M(CGX_MAC_ADDR_RESET, 0x21A, cgx_mac_addr_reset, msg_req, msg_rsp) \
173M(CGX_MAC_ADDR_UPDATE, 0x21B, cgx_mac_addr_update, cgx_mac_addr_update_req, \
174 msg_rsp) \
175 \
176M(NPA_LF_ALLOC, 0x400, npa_lf_alloc, \
177 npa_lf_alloc_req, npa_lf_alloc_rsp) \
178M(NPA_LF_FREE, 0x401, npa_lf_free, msg_req, msg_rsp) \
179M(NPA_AQ_ENQ, 0x402, npa_aq_enq, npa_aq_enq_req, npa_aq_enq_rsp) \
180M(NPA_HWCTX_DISABLE, 0x403, npa_hwctx_disable, hwctx_disable_req, msg_rsp)\
181 \
182 \
183 \
184M(CPT_LF_ALLOC, 0xA00, cpt_lf_alloc, cpt_lf_alloc_req_msg, \
185 msg_rsp) \
186M(CPT_LF_FREE, 0xA01, cpt_lf_free, msg_req, msg_rsp) \
187M(CPT_RD_WR_REGISTER, 0xA02, cpt_rd_wr_register, cpt_rd_wr_reg_msg, \
188 cpt_rd_wr_reg_msg) \
189M(CPT_STATS, 0xA05, cpt_sts, cpt_sts_req, cpt_sts_rsp) \
190M(CPT_RXC_TIME_CFG, 0xA06, cpt_rxc_time_cfg, cpt_rxc_time_cfg_req, \
191 msg_rsp) \
192 \
193M(SET_SDP_CHAN_INFO, 0x1000, set_sdp_chan_info, sdp_chan_info_msg, msg_rsp) \
194M(GET_SDP_CHAN_INFO, 0x1001, get_sdp_chan_info, msg_req, sdp_get_chan_info_msg) \
195 \
196M(NPC_MCAM_ALLOC_ENTRY, 0x6000, npc_mcam_alloc_entry, npc_mcam_alloc_entry_req,\
197 npc_mcam_alloc_entry_rsp) \
198M(NPC_MCAM_FREE_ENTRY, 0x6001, npc_mcam_free_entry, \
199 npc_mcam_free_entry_req, msg_rsp) \
200M(NPC_MCAM_WRITE_ENTRY, 0x6002, npc_mcam_write_entry, \
201 npc_mcam_write_entry_req, msg_rsp) \
202M(NPC_MCAM_ENA_ENTRY, 0x6003, npc_mcam_ena_entry, \
203 npc_mcam_ena_dis_entry_req, msg_rsp) \
204M(NPC_MCAM_DIS_ENTRY, 0x6004, npc_mcam_dis_entry, \
205 npc_mcam_ena_dis_entry_req, msg_rsp) \
206M(NPC_MCAM_SHIFT_ENTRY, 0x6005, npc_mcam_shift_entry, npc_mcam_shift_entry_req,\
207 npc_mcam_shift_entry_rsp) \
208M(NPC_MCAM_ALLOC_COUNTER, 0x6006, npc_mcam_alloc_counter, \
209 npc_mcam_alloc_counter_req, \
210 npc_mcam_alloc_counter_rsp) \
211M(NPC_MCAM_FREE_COUNTER, 0x6007, npc_mcam_free_counter, \
212 npc_mcam_oper_counter_req, msg_rsp) \
213M(NPC_MCAM_UNMAP_COUNTER, 0x6008, npc_mcam_unmap_counter, \
214 npc_mcam_unmap_counter_req, msg_rsp) \
215M(NPC_MCAM_CLEAR_COUNTER, 0x6009, npc_mcam_clear_counter, \
216 npc_mcam_oper_counter_req, msg_rsp) \
217M(NPC_MCAM_COUNTER_STATS, 0x600a, npc_mcam_counter_stats, \
218 npc_mcam_oper_counter_req, \
219 npc_mcam_oper_counter_rsp) \
220M(NPC_MCAM_ALLOC_AND_WRITE_ENTRY, 0x600b, npc_mcam_alloc_and_write_entry, \
221 npc_mcam_alloc_and_write_entry_req, \
222 npc_mcam_alloc_and_write_entry_rsp) \
223M(NPC_GET_KEX_CFG, 0x600c, npc_get_kex_cfg, \
224 msg_req, npc_get_kex_cfg_rsp) \
225M(NPC_INSTALL_FLOW, 0x600d, npc_install_flow, \
226 npc_install_flow_req, npc_install_flow_rsp) \
227M(NPC_DELETE_FLOW, 0x600e, npc_delete_flow, \
228 npc_delete_flow_req, msg_rsp) \
229M(NPC_MCAM_READ_ENTRY, 0x600f, npc_mcam_read_entry, \
230 npc_mcam_read_entry_req, \
231 npc_mcam_read_entry_rsp) \
232M(NPC_MCAM_READ_BASE_RULE, 0x6011, npc_read_base_steer_rule, \
233 msg_req, npc_mcam_read_base_rule_rsp) \
234M(NPC_MCAM_GET_STATS, 0x6012, npc_mcam_entry_stats, \
235 npc_mcam_get_stats_req, \
236 npc_mcam_get_stats_rsp) \
237 \
238M(NIX_LF_ALLOC, 0x8000, nix_lf_alloc, \
239 nix_lf_alloc_req, nix_lf_alloc_rsp) \
240M(NIX_LF_FREE, 0x8001, nix_lf_free, nix_lf_free_req, msg_rsp) \
241M(NIX_AQ_ENQ, 0x8002, nix_aq_enq, nix_aq_enq_req, nix_aq_enq_rsp) \
242M(NIX_HWCTX_DISABLE, 0x8003, nix_hwctx_disable, \
243 hwctx_disable_req, msg_rsp) \
244M(NIX_TXSCH_ALLOC, 0x8004, nix_txsch_alloc, \
245 nix_txsch_alloc_req, nix_txsch_alloc_rsp) \
246M(NIX_TXSCH_FREE, 0x8005, nix_txsch_free, nix_txsch_free_req, msg_rsp) \
247M(NIX_TXSCHQ_CFG, 0x8006, nix_txschq_cfg, nix_txschq_config, \
248 nix_txschq_config) \
249M(NIX_STATS_RST, 0x8007, nix_stats_rst, msg_req, msg_rsp) \
250M(NIX_VTAG_CFG, 0x8008, nix_vtag_cfg, nix_vtag_config, \
251 nix_vtag_config_rsp) \
252M(NIX_RSS_FLOWKEY_CFG, 0x8009, nix_rss_flowkey_cfg, \
253 nix_rss_flowkey_cfg, \
254 nix_rss_flowkey_cfg_rsp) \
255M(NIX_SET_MAC_ADDR, 0x800a, nix_set_mac_addr, nix_set_mac_addr, msg_rsp) \
256M(NIX_SET_RX_MODE, 0x800b, nix_set_rx_mode, nix_rx_mode, msg_rsp) \
257M(NIX_SET_HW_FRS, 0x800c, nix_set_hw_frs, nix_frs_cfg, msg_rsp) \
258M(NIX_LF_START_RX, 0x800d, nix_lf_start_rx, msg_req, msg_rsp) \
259M(NIX_LF_STOP_RX, 0x800e, nix_lf_stop_rx, msg_req, msg_rsp) \
260M(NIX_MARK_FORMAT_CFG, 0x800f, nix_mark_format_cfg, \
261 nix_mark_format_cfg, \
262 nix_mark_format_cfg_rsp) \
263M(NIX_SET_RX_CFG, 0x8010, nix_set_rx_cfg, nix_rx_cfg, msg_rsp) \
264M(NIX_LSO_FORMAT_CFG, 0x8011, nix_lso_format_cfg, \
265 nix_lso_format_cfg, \
266 nix_lso_format_cfg_rsp) \
267M(NIX_LF_PTP_TX_ENABLE, 0x8013, nix_lf_ptp_tx_enable, msg_req, msg_rsp) \
268M(NIX_LF_PTP_TX_DISABLE, 0x8014, nix_lf_ptp_tx_disable, msg_req, msg_rsp) \
269M(NIX_BP_ENABLE, 0x8016, nix_bp_enable, nix_bp_cfg_req, \
270 nix_bp_cfg_rsp) \
271M(NIX_BP_DISABLE, 0x8017, nix_bp_disable, nix_bp_cfg_req, msg_rsp) \
272M(NIX_GET_MAC_ADDR, 0x8018, nix_get_mac_addr, msg_req, nix_get_mac_addr_rsp) \
273M(NIX_CN10K_AQ_ENQ, 0x801b, nix_cn10k_aq_enq, nix_cn10k_aq_enq_req, \
274 nix_cn10k_aq_enq_rsp) \
275M(NIX_GET_HW_INFO, 0x801c, nix_get_hw_info, msg_req, nix_hw_info) \
276M(NIX_BANDPROF_ALLOC, 0x801d, nix_bandprof_alloc, nix_bandprof_alloc_req, \
277 nix_bandprof_alloc_rsp) \
278M(NIX_BANDPROF_FREE, 0x801e, nix_bandprof_free, nix_bandprof_free_req, \
279 msg_rsp) \
280M(NIX_BANDPROF_GET_HWINFO, 0x801f, nix_bandprof_get_hwinfo, msg_req, \
281 nix_bandprof_get_hwinfo_rsp)
282
283
284#define MBOX_UP_CGX_MESSAGES \
285M(CGX_LINK_EVENT, 0xC00, cgx_link_event, cgx_link_info_msg, msg_rsp)
286
287enum {
288#define M(_name, _id, _1, _2, _3) MBOX_MSG_ ## _name = _id,
289MBOX_MESSAGES
290MBOX_UP_CGX_MESSAGES
291#undef M
292};
293
294
295
296#define RVU_DEFAULT_PF_FUNC 0xFFFF
297
298
299
300
301struct msg_req {
302 struct mbox_msghdr hdr;
303};
304
305
306
307
308struct msg_rsp {
309 struct mbox_msghdr hdr;
310};
311
312
313
314
315enum rvu_af_status {
316 RVU_INVALID_VF_ID = -256,
317};
318
319struct ready_msg_rsp {
320 struct mbox_msghdr hdr;
321 u16 sclk_freq;
322 u16 rclk_freq;
323};
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342struct rsrc_attach {
343 struct mbox_msghdr hdr;
344 u8 modify:1;
345 u8 npalf:1;
346 u8 nixlf:1;
347 u16 sso;
348 u16 ssow;
349 u16 timlfs;
350 u16 cptlfs;
351 int cpt_blkaddr;
352};
353
354
355
356
357
358
359struct rsrc_detach {
360 struct mbox_msghdr hdr;
361 u8 partial:1;
362 u8 npalf:1;
363 u8 nixlf:1;
364 u8 sso:1;
365 u8 ssow:1;
366 u8 timlfs:1;
367 u8 cptlfs:1;
368};
369
370
371
372
373struct free_rsrcs_rsp {
374 struct mbox_msghdr hdr;
375 u16 schq[NIX_TXSCH_LVL_CNT];
376 u16 sso;
377 u16 tim;
378 u16 ssow;
379 u16 cpt;
380 u8 npa;
381 u8 nix;
382 u16 schq_nix1[NIX_TXSCH_LVL_CNT];
383 u8 nix1;
384 u8 cpt1;
385 u8 ree0;
386 u8 ree1;
387};
388
389#define MSIX_VECTOR_INVALID 0xFFFF
390#define MAX_RVU_BLKLF_CNT 256
391
392struct msix_offset_rsp {
393 struct mbox_msghdr hdr;
394 u16 npa_msixoff;
395 u16 nix_msixoff;
396 u16 sso;
397 u16 ssow;
398 u16 timlfs;
399 u16 cptlfs;
400 u16 sso_msixoff[MAX_RVU_BLKLF_CNT];
401 u16 ssow_msixoff[MAX_RVU_BLKLF_CNT];
402 u16 timlf_msixoff[MAX_RVU_BLKLF_CNT];
403 u16 cptlf_msixoff[MAX_RVU_BLKLF_CNT];
404 u16 cpt1_lfs;
405 u16 ree0_lfs;
406 u16 ree1_lfs;
407 u16 cpt1_lf_msixoff[MAX_RVU_BLKLF_CNT];
408 u16 ree0_lf_msixoff[MAX_RVU_BLKLF_CNT];
409 u16 ree1_lf_msixoff[MAX_RVU_BLKLF_CNT];
410};
411
412struct get_hw_cap_rsp {
413 struct mbox_msghdr hdr;
414 u8 nix_fixed_txschq_mapping;
415 u8 nix_shaping;
416};
417
418
419
420struct cgx_stats_rsp {
421 struct mbox_msghdr hdr;
422#define CGX_RX_STATS_COUNT 9
423#define CGX_TX_STATS_COUNT 18
424 u64 rx_stats[CGX_RX_STATS_COUNT];
425 u64 tx_stats[CGX_TX_STATS_COUNT];
426};
427
428struct cgx_fec_stats_rsp {
429 struct mbox_msghdr hdr;
430 u64 fec_corr_blks;
431 u64 fec_uncorr_blks;
432};
433
434
435
436struct cgx_mac_addr_set_or_get {
437 struct mbox_msghdr hdr;
438 u8 mac_addr[ETH_ALEN];
439};
440
441
442
443
444struct cgx_mac_addr_add_req {
445 struct mbox_msghdr hdr;
446 u8 mac_addr[ETH_ALEN];
447};
448
449
450
451
452struct cgx_mac_addr_add_rsp {
453 struct mbox_msghdr hdr;
454 u8 index;
455};
456
457
458
459
460struct cgx_mac_addr_del_req {
461 struct mbox_msghdr hdr;
462 u8 index;
463};
464
465
466
467
468struct cgx_max_dmac_entries_get_rsp {
469 struct mbox_msghdr hdr;
470 u8 max_dmac_filters;
471};
472
473struct cgx_link_user_info {
474 uint64_t link_up:1;
475 uint64_t full_duplex:1;
476 uint64_t lmac_type_id:4;
477 uint64_t speed:20;
478 uint64_t an:1;
479 uint64_t fec:2;
480#define LMACTYPE_STR_LEN 16
481 char lmac_type[LMACTYPE_STR_LEN];
482};
483
484struct cgx_link_info_msg {
485 struct mbox_msghdr hdr;
486 struct cgx_link_user_info link_info;
487};
488
489struct cgx_pause_frm_cfg {
490 struct mbox_msghdr hdr;
491 u8 set;
492
493
494 u8 rx_pause;
495 u8 tx_pause;
496};
497
498enum fec_type {
499 OTX2_FEC_NONE,
500 OTX2_FEC_BASER,
501 OTX2_FEC_RS,
502 OTX2_FEC_STATS_CNT = 2,
503 OTX2_FEC_OFF,
504};
505
506struct fec_mode {
507 struct mbox_msghdr hdr;
508 int fec;
509};
510
511struct sfp_eeprom_s {
512#define SFP_EEPROM_SIZE 256
513 u16 sff_id;
514 u8 buf[SFP_EEPROM_SIZE];
515 u64 reserved;
516};
517
518struct phy_s {
519 struct {
520 u64 can_change_mod_type:1;
521 u64 mod_type:1;
522 u64 has_fec_stats:1;
523 } misc;
524 struct fec_stats_s {
525 u32 rsfec_corr_cws;
526 u32 rsfec_uncorr_cws;
527 u32 brfec_corr_blks;
528 u32 brfec_uncorr_blks;
529 } fec_stats;
530};
531
532struct cgx_lmac_fwdata_s {
533 u16 rw_valid;
534 u64 supported_fec;
535 u64 supported_an;
536 u64 supported_link_modes;
537
538 u64 advertised_fec;
539 u64 advertised_link_modes;
540
541 struct sfp_eeprom_s sfp_eeprom;
542 struct phy_s phy;
543#define LMAC_FWDATA_RESERVED_MEM 1021
544 u64 reserved[LMAC_FWDATA_RESERVED_MEM];
545};
546
547struct cgx_fw_data {
548 struct mbox_msghdr hdr;
549 struct cgx_lmac_fwdata_s fwdata;
550};
551
552struct cgx_set_link_mode_args {
553 u32 speed;
554 u8 duplex;
555 u8 an;
556 u8 ports;
557 u64 mode;
558};
559
560struct cgx_set_link_mode_req {
561#define AUTONEG_UNKNOWN 0xff
562 struct mbox_msghdr hdr;
563 struct cgx_set_link_mode_args args;
564};
565
566struct cgx_set_link_mode_rsp {
567 struct mbox_msghdr hdr;
568 int status;
569};
570
571struct cgx_mac_addr_update_req {
572 struct mbox_msghdr hdr;
573 u8 mac_addr[ETH_ALEN];
574 u8 index;
575};
576
577#define RVU_LMAC_FEAT_FC BIT_ULL(0)
578#define RVU_LMAC_FEAT_PTP BIT_ULL(1)
579#define RVU_MAC_VERSION BIT_ULL(2)
580#define RVU_MAC_CGX BIT_ULL(3)
581#define RVU_MAC_RPM BIT_ULL(4)
582
583struct cgx_features_info_msg {
584 struct mbox_msghdr hdr;
585 u64 lmac_features;
586};
587
588struct rpm_stats_rsp {
589 struct mbox_msghdr hdr;
590#define RPM_RX_STATS_COUNT 43
591#define RPM_TX_STATS_COUNT 34
592 u64 rx_stats[RPM_RX_STATS_COUNT];
593 u64 tx_stats[RPM_TX_STATS_COUNT];
594};
595
596
597
598
599
600
601enum npa_af_status {
602 NPA_AF_ERR_PARAM = -301,
603 NPA_AF_ERR_AQ_FULL = -302,
604 NPA_AF_ERR_AQ_ENQUEUE = -303,
605 NPA_AF_ERR_AF_LF_INVALID = -304,
606 NPA_AF_ERR_AF_LF_ALLOC = -305,
607 NPA_AF_ERR_LF_RESET = -306,
608};
609
610
611struct npa_lf_alloc_req {
612 struct mbox_msghdr hdr;
613 int node;
614 int aura_sz;
615 u32 nr_pools;
616 u64 way_mask;
617};
618
619struct npa_lf_alloc_rsp {
620 struct mbox_msghdr hdr;
621 u32 stack_pg_ptrs;
622 u32 stack_pg_bytes;
623 u16 qints;
624 u8 cache_lines;
625};
626
627
628struct npa_aq_enq_req {
629 struct mbox_msghdr hdr;
630 u32 aura_id;
631 u8 ctype;
632 u8 op;
633 union {
634
635
636
637
638 struct npa_aura_s aura;
639
640 struct npa_pool_s pool;
641 };
642
643 union {
644
645 struct npa_aura_s aura_mask;
646
647 struct npa_pool_s pool_mask;
648 };
649};
650
651struct npa_aq_enq_rsp {
652 struct mbox_msghdr hdr;
653 union {
654
655 struct npa_aura_s aura;
656
657 struct npa_pool_s pool;
658 };
659};
660
661
662struct hwctx_disable_req {
663 struct mbox_msghdr hdr;
664 u8 ctype;
665};
666
667
668
669
670
671
672enum nix_af_status {
673 NIX_AF_ERR_PARAM = -401,
674 NIX_AF_ERR_AQ_FULL = -402,
675 NIX_AF_ERR_AQ_ENQUEUE = -403,
676 NIX_AF_ERR_AF_LF_INVALID = -404,
677 NIX_AF_ERR_AF_LF_ALLOC = -405,
678 NIX_AF_ERR_TLX_ALLOC_FAIL = -406,
679 NIX_AF_ERR_TLX_INVALID = -407,
680 NIX_AF_ERR_RSS_SIZE_INVALID = -408,
681 NIX_AF_ERR_RSS_GRPS_INVALID = -409,
682 NIX_AF_ERR_FRS_INVALID = -410,
683 NIX_AF_ERR_RX_LINK_INVALID = -411,
684 NIX_AF_INVAL_TXSCHQ_CFG = -412,
685 NIX_AF_SMQ_FLUSH_FAILED = -413,
686 NIX_AF_ERR_LF_RESET = -414,
687 NIX_AF_ERR_RSS_NOSPC_FIELD = -415,
688 NIX_AF_ERR_RSS_NOSPC_ALGO = -416,
689 NIX_AF_ERR_MARK_CFG_FAIL = -417,
690 NIX_AF_ERR_LSO_CFG_FAIL = -418,
691 NIX_AF_INVAL_NPA_PF_FUNC = -419,
692 NIX_AF_INVAL_SSO_PF_FUNC = -420,
693 NIX_AF_ERR_TX_VTAG_NOSPC = -421,
694 NIX_AF_ERR_RX_VTAG_INUSE = -422,
695 NIX_AF_ERR_PTP_CONFIG_FAIL = -423,
696 NIX_AF_ERR_NPC_KEY_NOT_SUPP = -424,
697 NIX_AF_ERR_INVALID_NIXBLK = -425,
698 NIX_AF_ERR_INVALID_BANDPROF = -426,
699 NIX_AF_ERR_IPOLICER_NOTSUPP = -427,
700 NIX_AF_ERR_BANDPROF_INVAL_REQ = -428,
701};
702
703
704enum nix_rx_vtag0_type {
705 NIX_AF_LFX_RX_VTAG_TYPE0,
706 NIX_AF_LFX_RX_VTAG_TYPE1,
707 NIX_AF_LFX_RX_VTAG_TYPE2,
708 NIX_AF_LFX_RX_VTAG_TYPE3,
709 NIX_AF_LFX_RX_VTAG_TYPE4,
710 NIX_AF_LFX_RX_VTAG_TYPE5,
711 NIX_AF_LFX_RX_VTAG_TYPE6,
712 NIX_AF_LFX_RX_VTAG_TYPE7,
713};
714
715
716struct nix_lf_alloc_req {
717 struct mbox_msghdr hdr;
718 int node;
719 u32 rq_cnt;
720 u32 sq_cnt;
721 u32 cq_cnt;
722 u8 xqe_sz;
723 u16 rss_sz;
724 u8 rss_grps;
725 u16 npa_func;
726 u16 sso_func;
727 u64 rx_cfg;
728 u64 way_mask;
729#define NIX_LF_RSS_TAG_LSB_AS_ADDER BIT_ULL(0)
730#define NIX_LF_LBK_BLK_SEL BIT_ULL(1)
731 u64 flags;
732};
733
734struct nix_lf_alloc_rsp {
735 struct mbox_msghdr hdr;
736 u16 sqb_size;
737 u16 rx_chan_base;
738 u16 tx_chan_base;
739 u8 rx_chan_cnt;
740 u8 tx_chan_cnt;
741 u8 lso_tsov4_idx;
742 u8 lso_tsov6_idx;
743 u8 mac_addr[ETH_ALEN];
744 u8 lf_rx_stats;
745 u8 lf_tx_stats;
746 u16 cints;
747 u16 qints;
748 u8 cgx_links;
749 u8 lbk_links;
750 u8 sdp_links;
751 u8 tx_link;
752};
753
754struct nix_lf_free_req {
755 struct mbox_msghdr hdr;
756#define NIX_LF_DISABLE_FLOWS BIT_ULL(0)
757#define NIX_LF_DONT_FREE_TX_VTAG BIT_ULL(1)
758 u64 flags;
759};
760
761
762struct nix_cn10k_aq_enq_req {
763 struct mbox_msghdr hdr;
764 u32 qidx;
765 u8 ctype;
766 u8 op;
767 union {
768 struct nix_cn10k_rq_ctx_s rq;
769 struct nix_cn10k_sq_ctx_s sq;
770 struct nix_cq_ctx_s cq;
771 struct nix_rsse_s rss;
772 struct nix_rx_mce_s mce;
773 struct nix_bandprof_s prof;
774 };
775 union {
776 struct nix_cn10k_rq_ctx_s rq_mask;
777 struct nix_cn10k_sq_ctx_s sq_mask;
778 struct nix_cq_ctx_s cq_mask;
779 struct nix_rsse_s rss_mask;
780 struct nix_rx_mce_s mce_mask;
781 struct nix_bandprof_s prof_mask;
782 };
783};
784
785struct nix_cn10k_aq_enq_rsp {
786 struct mbox_msghdr hdr;
787 union {
788 struct nix_cn10k_rq_ctx_s rq;
789 struct nix_cn10k_sq_ctx_s sq;
790 struct nix_cq_ctx_s cq;
791 struct nix_rsse_s rss;
792 struct nix_rx_mce_s mce;
793 struct nix_bandprof_s prof;
794 };
795};
796
797
798struct nix_aq_enq_req {
799 struct mbox_msghdr hdr;
800 u32 qidx;
801 u8 ctype;
802 u8 op;
803 union {
804 struct nix_rq_ctx_s rq;
805 struct nix_sq_ctx_s sq;
806 struct nix_cq_ctx_s cq;
807 struct nix_rsse_s rss;
808 struct nix_rx_mce_s mce;
809 u64 prof;
810 };
811 union {
812 struct nix_rq_ctx_s rq_mask;
813 struct nix_sq_ctx_s sq_mask;
814 struct nix_cq_ctx_s cq_mask;
815 struct nix_rsse_s rss_mask;
816 struct nix_rx_mce_s mce_mask;
817 u64 prof_mask;
818 };
819};
820
821struct nix_aq_enq_rsp {
822 struct mbox_msghdr hdr;
823 union {
824 struct nix_rq_ctx_s rq;
825 struct nix_sq_ctx_s sq;
826 struct nix_cq_ctx_s cq;
827 struct nix_rsse_s rss;
828 struct nix_rx_mce_s mce;
829 struct nix_bandprof_s prof;
830 };
831};
832
833
834
835#define MAX_TXSCHQ_PER_FUNC 128
836
837struct nix_txsch_alloc_req {
838 struct mbox_msghdr hdr;
839
840 u16 schq_contig[NIX_TXSCH_LVL_CNT];
841 u16 schq[NIX_TXSCH_LVL_CNT];
842};
843
844struct nix_txsch_alloc_rsp {
845 struct mbox_msghdr hdr;
846
847 u16 schq_contig[NIX_TXSCH_LVL_CNT];
848 u16 schq[NIX_TXSCH_LVL_CNT];
849
850 u16 schq_contig_list[NIX_TXSCH_LVL_CNT][MAX_TXSCHQ_PER_FUNC];
851 u16 schq_list[NIX_TXSCH_LVL_CNT][MAX_TXSCHQ_PER_FUNC];
852 u8 aggr_level;
853 u8 aggr_lvl_rr_prio;
854 u8 link_cfg_lvl;
855};
856
857struct nix_txsch_free_req {
858 struct mbox_msghdr hdr;
859#define TXSCHQ_FREE_ALL BIT_ULL(0)
860 u16 flags;
861
862 u16 schq_lvl;
863
864 u16 schq;
865};
866
867struct nix_txschq_config {
868 struct mbox_msghdr hdr;
869 u8 lvl;
870 u8 read;
871#define TXSCHQ_IDX_SHIFT 16
872#define TXSCHQ_IDX_MASK (BIT_ULL(10) - 1)
873#define TXSCHQ_IDX(reg, shift) (((reg) >> (shift)) & TXSCHQ_IDX_MASK)
874 u8 num_regs;
875#define MAX_REGS_PER_MBOX_MSG 20
876 u64 reg[MAX_REGS_PER_MBOX_MSG];
877 u64 regval[MAX_REGS_PER_MBOX_MSG];
878
879 u64 regval_mask[MAX_REGS_PER_MBOX_MSG];
880};
881
882struct nix_vtag_config {
883 struct mbox_msghdr hdr;
884
885 u8 vtag_size;
886
887
888
889 u8 cfg_type;
890 union {
891
892 struct {
893 u64 vtag0;
894 u64 vtag1;
895
896
897
898
899
900 u8 cfg_vtag0 :1;
901
902 u8 cfg_vtag1 :1;
903
904
905
906
907
908
909
910
911
912
913 int vtag0_idx;
914 int vtag1_idx;
915
916
917
918
919
920
921
922 u8 free_vtag0 :1;
923
924
925
926 u8 free_vtag1 :1;
927 } tx;
928
929
930 struct {
931
932 u8 vtag_type;
933
934 u8 strip_vtag :1;
935
936 u8 capture_vtag :1;
937 } rx;
938 };
939};
940
941struct nix_vtag_config_rsp {
942 struct mbox_msghdr hdr;
943 int vtag0_idx;
944 int vtag1_idx;
945
946
947
948
949
950};
951
952struct nix_rss_flowkey_cfg {
953 struct mbox_msghdr hdr;
954 int mcam_index;
955#define NIX_FLOW_KEY_TYPE_PORT BIT(0)
956#define NIX_FLOW_KEY_TYPE_IPV4 BIT(1)
957#define NIX_FLOW_KEY_TYPE_IPV6 BIT(2)
958#define NIX_FLOW_KEY_TYPE_TCP BIT(3)
959#define NIX_FLOW_KEY_TYPE_UDP BIT(4)
960#define NIX_FLOW_KEY_TYPE_SCTP BIT(5)
961#define NIX_FLOW_KEY_TYPE_NVGRE BIT(6)
962#define NIX_FLOW_KEY_TYPE_VXLAN BIT(7)
963#define NIX_FLOW_KEY_TYPE_GENEVE BIT(8)
964#define NIX_FLOW_KEY_TYPE_ETH_DMAC BIT(9)
965#define NIX_FLOW_KEY_TYPE_IPV6_EXT BIT(10)
966#define NIX_FLOW_KEY_TYPE_GTPU BIT(11)
967#define NIX_FLOW_KEY_TYPE_INNR_IPV4 BIT(12)
968#define NIX_FLOW_KEY_TYPE_INNR_IPV6 BIT(13)
969#define NIX_FLOW_KEY_TYPE_INNR_TCP BIT(14)
970#define NIX_FLOW_KEY_TYPE_INNR_UDP BIT(15)
971#define NIX_FLOW_KEY_TYPE_INNR_SCTP BIT(16)
972#define NIX_FLOW_KEY_TYPE_INNR_ETH_DMAC BIT(17)
973#define NIX_FLOW_KEY_TYPE_VLAN BIT(20)
974#define NIX_FLOW_KEY_TYPE_IPV4_PROTO BIT(21)
975#define NIX_FLOW_KEY_TYPE_AH BIT(22)
976#define NIX_FLOW_KEY_TYPE_ESP BIT(23)
977 u32 flowkey_cfg;
978 u8 group;
979};
980
981struct nix_rss_flowkey_cfg_rsp {
982 struct mbox_msghdr hdr;
983 u8 alg_idx;
984};
985
986struct nix_set_mac_addr {
987 struct mbox_msghdr hdr;
988 u8 mac_addr[ETH_ALEN];
989};
990
991struct nix_get_mac_addr_rsp {
992 struct mbox_msghdr hdr;
993 u8 mac_addr[ETH_ALEN];
994};
995
996struct nix_mark_format_cfg {
997 struct mbox_msghdr hdr;
998 u8 offset;
999 u8 y_mask;
1000 u8 y_val;
1001 u8 r_mask;
1002 u8 r_val;
1003};
1004
1005struct nix_mark_format_cfg_rsp {
1006 struct mbox_msghdr hdr;
1007 u8 mark_format_idx;
1008};
1009
1010struct nix_rx_mode {
1011 struct mbox_msghdr hdr;
1012#define NIX_RX_MODE_UCAST BIT(0)
1013#define NIX_RX_MODE_PROMISC BIT(1)
1014#define NIX_RX_MODE_ALLMULTI BIT(2)
1015#define NIX_RX_MODE_USE_MCE BIT(3)
1016 u16 mode;
1017};
1018
1019struct nix_rx_cfg {
1020 struct mbox_msghdr hdr;
1021#define NIX_RX_OL3_VERIFY BIT(0)
1022#define NIX_RX_OL4_VERIFY BIT(1)
1023 u8 len_verify;
1024#define NIX_RX_CSUM_OL4_VERIFY BIT(0)
1025 u8 csum_verify;
1026};
1027
1028struct nix_frs_cfg {
1029 struct mbox_msghdr hdr;
1030 u8 update_smq;
1031 u8 update_minlen;
1032 u8 sdp_link;
1033 u16 maxlen;
1034 u16 minlen;
1035};
1036
1037struct nix_lso_format_cfg {
1038 struct mbox_msghdr hdr;
1039 u64 field_mask;
1040#define NIX_LSO_FIELD_MAX 8
1041 u64 fields[NIX_LSO_FIELD_MAX];
1042};
1043
1044struct nix_lso_format_cfg_rsp {
1045 struct mbox_msghdr hdr;
1046 u8 lso_format_idx;
1047};
1048
1049struct nix_bp_cfg_req {
1050 struct mbox_msghdr hdr;
1051 u16 chan_base;
1052 u8 chan_cnt;
1053 u8 bpid_per_chan;
1054
1055
1056};
1057
1058
1059
1060
1061#define NIX_MAX_BPID_CHAN 64
1062struct nix_bp_cfg_rsp {
1063 struct mbox_msghdr hdr;
1064 u16 chan_bpid[NIX_MAX_BPID_CHAN];
1065 u8 chan_cnt;
1066};
1067
1068struct nix_hw_info {
1069 struct mbox_msghdr hdr;
1070 u16 rsvs16;
1071 u16 max_mtu;
1072 u16 min_mtu;
1073 u32 rpm_dwrr_mtu;
1074 u32 sdp_dwrr_mtu;
1075 u64 rsvd[16];
1076};
1077
1078struct nix_bandprof_alloc_req {
1079 struct mbox_msghdr hdr;
1080
1081 u16 prof_count[BAND_PROF_NUM_LAYERS];
1082};
1083
1084struct nix_bandprof_alloc_rsp {
1085 struct mbox_msghdr hdr;
1086 u16 prof_count[BAND_PROF_NUM_LAYERS];
1087
1088
1089
1090
1091
1092#define MAX_BANDPROF_PER_PFFUNC 64
1093 u16 prof_idx[BAND_PROF_NUM_LAYERS][MAX_BANDPROF_PER_PFFUNC];
1094};
1095
1096struct nix_bandprof_free_req {
1097 struct mbox_msghdr hdr;
1098 u8 free_all;
1099 u16 prof_count[BAND_PROF_NUM_LAYERS];
1100 u16 prof_idx[BAND_PROF_NUM_LAYERS][MAX_BANDPROF_PER_PFFUNC];
1101};
1102
1103struct nix_bandprof_get_hwinfo_rsp {
1104 struct mbox_msghdr hdr;
1105 u16 prof_count[BAND_PROF_NUM_LAYERS];
1106 u32 policer_timeunit;
1107};
1108
1109
1110
1111#define NPC_MCAM_ENTRY_INVALID 0xFFFF
1112#define NPC_MCAM_INVALID_MAP 0xFFFF
1113
1114
1115
1116
1117enum npc_af_status {
1118 NPC_MCAM_INVALID_REQ = -701,
1119 NPC_MCAM_ALLOC_DENIED = -702,
1120 NPC_MCAM_ALLOC_FAILED = -703,
1121 NPC_MCAM_PERM_DENIED = -704,
1122 NPC_FLOW_INTF_INVALID = -707,
1123 NPC_FLOW_CHAN_INVALID = -708,
1124 NPC_FLOW_NO_NIXLF = -709,
1125 NPC_FLOW_NOT_SUPPORTED = -710,
1126 NPC_FLOW_VF_PERM_DENIED = -711,
1127 NPC_FLOW_VF_NOT_INIT = -712,
1128 NPC_FLOW_VF_OVERLAP = -713,
1129};
1130
1131struct npc_mcam_alloc_entry_req {
1132 struct mbox_msghdr hdr;
1133#define NPC_MAX_NONCONTIG_ENTRIES 256
1134 u8 contig;
1135#define NPC_MCAM_ANY_PRIO 0
1136#define NPC_MCAM_LOWER_PRIO 1
1137#define NPC_MCAM_HIGHER_PRIO 2
1138 u8 priority;
1139 u16 ref_entry;
1140 u16 count;
1141};
1142
1143struct npc_mcam_alloc_entry_rsp {
1144 struct mbox_msghdr hdr;
1145 u16 entry;
1146
1147
1148 u16 count;
1149 u16 free_count;
1150 u16 entry_list[NPC_MAX_NONCONTIG_ENTRIES];
1151};
1152
1153struct npc_mcam_free_entry_req {
1154 struct mbox_msghdr hdr;
1155 u16 entry;
1156 u8 all;
1157};
1158
1159struct mcam_entry {
1160#define NPC_MAX_KWS_IN_KEY 7
1161 u64 kw[NPC_MAX_KWS_IN_KEY];
1162 u64 kw_mask[NPC_MAX_KWS_IN_KEY];
1163 u64 action;
1164 u64 vtag_action;
1165};
1166
1167struct npc_mcam_write_entry_req {
1168 struct mbox_msghdr hdr;
1169 struct mcam_entry entry_data;
1170 u16 entry;
1171 u16 cntr;
1172 u8 intf;
1173 u8 enable_entry;
1174 u8 set_cntr;
1175};
1176
1177
1178struct npc_mcam_ena_dis_entry_req {
1179 struct mbox_msghdr hdr;
1180 u16 entry;
1181};
1182
1183struct npc_mcam_shift_entry_req {
1184 struct mbox_msghdr hdr;
1185#define NPC_MCAM_MAX_SHIFTS 64
1186 u16 curr_entry[NPC_MCAM_MAX_SHIFTS];
1187 u16 new_entry[NPC_MCAM_MAX_SHIFTS];
1188 u16 shift_count;
1189};
1190
1191struct npc_mcam_shift_entry_rsp {
1192 struct mbox_msghdr hdr;
1193 u16 failed_entry_idx;
1194};
1195
1196struct npc_mcam_alloc_counter_req {
1197 struct mbox_msghdr hdr;
1198 u8 contig;
1199#define NPC_MAX_NONCONTIG_COUNTERS 64
1200 u16 count;
1201};
1202
1203struct npc_mcam_alloc_counter_rsp {
1204 struct mbox_msghdr hdr;
1205 u16 cntr;
1206
1207
1208 u16 count;
1209 u16 cntr_list[NPC_MAX_NONCONTIG_COUNTERS];
1210};
1211
1212struct npc_mcam_oper_counter_req {
1213 struct mbox_msghdr hdr;
1214 u16 cntr;
1215};
1216
1217struct npc_mcam_oper_counter_rsp {
1218 struct mbox_msghdr hdr;
1219 u64 stat;
1220};
1221
1222struct npc_mcam_unmap_counter_req {
1223 struct mbox_msghdr hdr;
1224 u16 cntr;
1225 u16 entry;
1226 u8 all;
1227};
1228
1229struct npc_mcam_alloc_and_write_entry_req {
1230 struct mbox_msghdr hdr;
1231 struct mcam_entry entry_data;
1232 u16 ref_entry;
1233 u8 priority;
1234 u8 intf;
1235 u8 enable_entry;
1236 u8 alloc_cntr;
1237};
1238
1239struct npc_mcam_alloc_and_write_entry_rsp {
1240 struct mbox_msghdr hdr;
1241 u16 entry;
1242 u16 cntr;
1243};
1244
1245struct npc_get_kex_cfg_rsp {
1246 struct mbox_msghdr hdr;
1247 u64 rx_keyx_cfg;
1248 u64 tx_keyx_cfg;
1249#define NPC_MAX_INTF 2
1250#define NPC_MAX_LID 8
1251#define NPC_MAX_LT 16
1252#define NPC_MAX_LD 2
1253#define NPC_MAX_LFL 16
1254
1255 u64 kex_ld_flags[NPC_MAX_LD];
1256
1257 u64 intf_lid_lt_ld[NPC_MAX_INTF][NPC_MAX_LID][NPC_MAX_LT][NPC_MAX_LD];
1258
1259 u64 intf_ld_flags[NPC_MAX_INTF][NPC_MAX_LD][NPC_MAX_LFL];
1260#define MKEX_NAME_LEN 128
1261 u8 mkex_pfl_name[MKEX_NAME_LEN];
1262};
1263
1264struct flow_msg {
1265 unsigned char dmac[6];
1266 unsigned char smac[6];
1267 __be16 etype;
1268 __be16 vlan_etype;
1269 __be16 vlan_tci;
1270 union {
1271 __be32 ip4src;
1272 __be32 ip6src[4];
1273 };
1274 union {
1275 __be32 ip4dst;
1276 __be32 ip6dst[4];
1277 };
1278 u8 tos;
1279 u8 ip_ver;
1280 u8 ip_proto;
1281 u8 tc;
1282 __be16 sport;
1283 __be16 dport;
1284};
1285
1286struct npc_install_flow_req {
1287 struct mbox_msghdr hdr;
1288 struct flow_msg packet;
1289 struct flow_msg mask;
1290 u64 features;
1291 u16 entry;
1292 u16 channel;
1293 u16 chan_mask;
1294 u8 intf;
1295 u8 set_cntr;
1296 u8 default_rule;
1297 u8 append;
1298 u16 vf;
1299
1300 u32 index;
1301 u16 match_id;
1302 u8 flow_key_alg;
1303 u8 op;
1304
1305 u8 vtag0_type;
1306 u8 vtag0_valid;
1307 u8 vtag1_type;
1308 u8 vtag1_valid;
1309
1310 u16 vtag0_def;
1311 u8 vtag0_op;
1312 u16 vtag1_def;
1313 u8 vtag1_op;
1314};
1315
1316struct npc_install_flow_rsp {
1317 struct mbox_msghdr hdr;
1318 int counter;
1319};
1320
1321struct npc_delete_flow_req {
1322 struct mbox_msghdr hdr;
1323 u16 entry;
1324 u16 start;
1325 u16 end;
1326 u8 all;
1327};
1328
1329struct npc_mcam_read_entry_req {
1330 struct mbox_msghdr hdr;
1331 u16 entry;
1332};
1333
1334struct npc_mcam_read_entry_rsp {
1335 struct mbox_msghdr hdr;
1336 struct mcam_entry entry_data;
1337 u8 intf;
1338 u8 enable;
1339};
1340
1341struct npc_mcam_read_base_rule_rsp {
1342 struct mbox_msghdr hdr;
1343 struct mcam_entry entry;
1344};
1345
1346struct npc_mcam_get_stats_req {
1347 struct mbox_msghdr hdr;
1348 u16 entry;
1349};
1350
1351struct npc_mcam_get_stats_rsp {
1352 struct mbox_msghdr hdr;
1353 u64 stat;
1354 u8 stat_ena;
1355};
1356
1357enum ptp_op {
1358 PTP_OP_ADJFINE = 0,
1359 PTP_OP_GET_CLOCK = 1,
1360};
1361
1362struct ptp_req {
1363 struct mbox_msghdr hdr;
1364 u8 op;
1365 s64 scaled_ppm;
1366};
1367
1368struct ptp_rsp {
1369 struct mbox_msghdr hdr;
1370 u64 clk;
1371};
1372
1373struct set_vf_perm {
1374 struct mbox_msghdr hdr;
1375 u16 vf;
1376#define RESET_VF_PERM BIT_ULL(0)
1377#define VF_TRUSTED BIT_ULL(1)
1378 u64 flags;
1379};
1380
1381struct lmtst_tbl_setup_req {
1382 struct mbox_msghdr hdr;
1383 u64 dis_sched_early_comp :1;
1384 u64 sch_ena :1;
1385 u64 dis_line_pref :1;
1386 u64 ssow_pf_func :13;
1387 u16 base_pcifunc;
1388 u8 use_local_lmt_region;
1389 u64 lmt_iova;
1390 u64 rsvd[4];
1391};
1392
1393
1394
1395
1396enum cpt_af_status {
1397 CPT_AF_ERR_PARAM = -901,
1398 CPT_AF_ERR_GRP_INVALID = -902,
1399 CPT_AF_ERR_LF_INVALID = -903,
1400 CPT_AF_ERR_ACCESS_DENIED = -904,
1401 CPT_AF_ERR_SSO_PF_FUNC_INVALID = -905,
1402 CPT_AF_ERR_NIX_PF_FUNC_INVALID = -906
1403};
1404
1405
1406struct cpt_rd_wr_reg_msg {
1407 struct mbox_msghdr hdr;
1408 u64 reg_offset;
1409 u64 *ret_val;
1410 u64 val;
1411 u8 is_write;
1412 int blkaddr;
1413};
1414
1415struct cpt_lf_alloc_req_msg {
1416 struct mbox_msghdr hdr;
1417 u16 nix_pf_func;
1418 u16 sso_pf_func;
1419 u16 eng_grpmsk;
1420 int blkaddr;
1421};
1422
1423
1424struct cpt_sts_req {
1425 struct mbox_msghdr hdr;
1426 u8 blkaddr;
1427};
1428
1429struct cpt_sts_rsp {
1430 struct mbox_msghdr hdr;
1431 u64 inst_req_pc;
1432 u64 inst_lat_pc;
1433 u64 rd_req_pc;
1434 u64 rd_lat_pc;
1435 u64 rd_uc_pc;
1436 u64 active_cycles_pc;
1437 u64 ctx_mis_pc;
1438 u64 ctx_hit_pc;
1439 u64 ctx_aop_pc;
1440 u64 ctx_aop_lat_pc;
1441 u64 ctx_ifetch_pc;
1442 u64 ctx_ifetch_lat_pc;
1443 u64 ctx_ffetch_pc;
1444 u64 ctx_ffetch_lat_pc;
1445 u64 ctx_wback_pc;
1446 u64 ctx_wback_lat_pc;
1447 u64 ctx_psh_pc;
1448 u64 ctx_psh_lat_pc;
1449 u64 ctx_err;
1450 u64 ctx_enc_id;
1451 u64 ctx_flush_timer;
1452 u64 rxc_time;
1453 u64 rxc_time_cfg;
1454 u64 rxc_active_sts;
1455 u64 rxc_zombie_sts;
1456 u64 busy_sts_ae;
1457 u64 free_sts_ae;
1458 u64 busy_sts_se;
1459 u64 free_sts_se;
1460 u64 busy_sts_ie;
1461 u64 free_sts_ie;
1462 u64 exe_err_info;
1463 u64 cptclk_cnt;
1464 u64 diag;
1465 u64 rxc_dfrg;
1466 u64 x2p_link_cfg0;
1467 u64 x2p_link_cfg1;
1468};
1469
1470
1471struct cpt_rxc_time_cfg_req {
1472 struct mbox_msghdr hdr;
1473 int blkaddr;
1474 u32 step;
1475 u16 zombie_thres;
1476 u16 zombie_limit;
1477 u16 active_thres;
1478 u16 active_limit;
1479};
1480
1481struct sdp_node_info {
1482
1483 u8 node_id;
1484 u8 max_vfs;
1485 u8 num_pf_rings;
1486 u8 pf_srn;
1487#define SDP_MAX_VFS 128
1488 u8 vf_rings[SDP_MAX_VFS];
1489};
1490
1491struct sdp_chan_info_msg {
1492 struct mbox_msghdr hdr;
1493 struct sdp_node_info info;
1494};
1495
1496struct sdp_get_chan_info_msg {
1497 struct mbox_msghdr hdr;
1498 u16 chan_base;
1499 u16 num_chan;
1500};
1501
1502
1503
1504
1505enum cgx_af_status {
1506 LMAC_AF_ERR_INVALID_PARAM = -1101,
1507 LMAC_AF_ERR_PF_NOT_MAPPED = -1102,
1508 LMAC_AF_ERR_PERM_DENIED = -1103,
1509};
1510
1511#endif
1512