1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26#define TCG_TARGET_MIPS 1
27
28#ifdef __MIPSEB__
29# define TCG_TARGET_WORDS_BIGENDIAN
30#endif
31
32#define TCG_TARGET_NB_REGS 32
33
34typedef enum {
35 TCG_REG_ZERO = 0,
36 TCG_REG_AT,
37 TCG_REG_V0,
38 TCG_REG_V1,
39 TCG_REG_A0,
40 TCG_REG_A1,
41 TCG_REG_A2,
42 TCG_REG_A3,
43 TCG_REG_T0,
44 TCG_REG_T1,
45 TCG_REG_T2,
46 TCG_REG_T3,
47 TCG_REG_T4,
48 TCG_REG_T5,
49 TCG_REG_T6,
50 TCG_REG_T7,
51 TCG_REG_S0,
52 TCG_REG_S1,
53 TCG_REG_S2,
54 TCG_REG_S3,
55 TCG_REG_S4,
56 TCG_REG_S5,
57 TCG_REG_S6,
58 TCG_REG_S7,
59 TCG_REG_T8,
60 TCG_REG_T9,
61 TCG_REG_K0,
62 TCG_REG_K1,
63 TCG_REG_GP,
64 TCG_REG_SP,
65 TCG_REG_FP,
66 TCG_REG_RA,
67} TCGReg;
68
69#define TCG_CT_CONST_ZERO 0x100
70#define TCG_CT_CONST_U16 0x200
71#define TCG_CT_CONST_S16 0x400
72
73
74#define TCG_REG_CALL_STACK TCG_REG_SP
75#define TCG_TARGET_STACK_ALIGN 8
76#define TCG_TARGET_CALL_STACK_OFFSET 16
77#define TCG_TARGET_CALL_ALIGN_ARGS 1
78
79
80#define TCG_TARGET_HAS_div_i32 1
81#define TCG_TARGET_HAS_not_i32 1
82#define TCG_TARGET_HAS_nor_i32 1
83#define TCG_TARGET_HAS_rot_i32 0
84#define TCG_TARGET_HAS_ext8s_i32 1
85#define TCG_TARGET_HAS_ext16s_i32 1
86#define TCG_TARGET_HAS_bswap32_i32 0
87#define TCG_TARGET_HAS_bswap16_i32 0
88#define TCG_TARGET_HAS_andc_i32 0
89#define TCG_TARGET_HAS_orc_i32 0
90#define TCG_TARGET_HAS_eqv_i32 0
91#define TCG_TARGET_HAS_nand_i32 0
92#define TCG_TARGET_HAS_deposit_i32 0
93
94
95#define TCG_TARGET_HAS_neg_i32 0
96#define TCG_TARGET_HAS_ext8u_i32 0
97#define TCG_TARGET_HAS_ext16u_i32 0
98
99
100#define TCG_AREG0 TCG_REG_S0
101
102
103#define TCG_TARGET_HAS_GUEST_BASE
104
105#ifdef __OpenBSD__
106#include <machine/sysarch.h>
107#else
108#include <sys/cachectl.h>
109#endif
110
111static inline void flush_icache_range(unsigned long start, unsigned long stop)
112{
113 cacheflush ((void *)start, stop-start, ICACHE);
114}
115