1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20#ifndef CPU_LM32_H
21#define CPU_LM32_H
22
23#define TARGET_LONG_BITS 32
24
25#define CPUArchState struct CPULM32State
26
27#include "config.h"
28#include "qemu-common.h"
29#include "exec/cpu-defs.h"
30struct CPULM32State;
31typedef struct CPULM32State CPULM32State;
32
33#define TARGET_HAS_ICE 1
34
35#define ELF_MACHINE EM_LATTICEMICO32
36
37#define NB_MMU_MODES 1
38#define TARGET_PAGE_BITS 12
39static inline int cpu_mmu_index(CPULM32State *env)
40{
41 return 0;
42}
43
44#define TARGET_PHYS_ADDR_SPACE_BITS 32
45#define TARGET_VIRT_ADDR_SPACE_BITS 32
46
47
48enum {
49 EXCP_RESET = 0,
50 EXCP_BREAKPOINT,
51 EXCP_INSN_BUS_ERROR,
52 EXCP_WATCHPOINT,
53 EXCP_DATA_BUS_ERROR,
54 EXCP_DIVIDE_BY_ZERO,
55 EXCP_IRQ,
56 EXCP_SYSTEMCALL
57};
58
59
60enum {
61 R_R0 = 0, R_R1, R_R2, R_R3, R_R4, R_R5, R_R6, R_R7, R_R8, R_R9, R_R10,
62 R_R11, R_R12, R_R13, R_R14, R_R15, R_R16, R_R17, R_R18, R_R19, R_R20,
63 R_R21, R_R22, R_R23, R_R24, R_R25, R_R26, R_R27, R_R28, R_R29, R_R30,
64 R_R31
65};
66
67
68enum {
69 R_GP = R_R26,
70 R_FP = R_R27,
71 R_SP = R_R28,
72 R_RA = R_R29,
73 R_EA = R_R30,
74 R_BA = R_R31
75};
76
77
78enum {
79 IE_IE = (1<<0),
80 IE_EIE = (1<<1),
81 IE_BIE = (1<<2),
82};
83
84
85enum {
86 DC_SS = (1<<0),
87 DC_RE = (1<<1),
88 DC_C0 = (1<<2),
89 DC_C1 = (1<<3),
90 DC_C2 = (1<<4),
91 DC_C3 = (1<<5),
92};
93
94
95enum {
96 CFG_M = (1<<0),
97 CFG_D = (1<<1),
98 CFG_S = (1<<2),
99 CFG_U = (1<<3),
100 CFG_X = (1<<4),
101 CFG_CC = (1<<5),
102 CFG_IC = (1<<6),
103 CFG_DC = (1<<7),
104 CFG_G = (1<<8),
105 CFG_H = (1<<9),
106 CFG_R = (1<<10),
107 CFG_J = (1<<11),
108 CFG_INT_SHIFT = 12,
109 CFG_BP_SHIFT = 18,
110 CFG_WP_SHIFT = 22,
111 CFG_REV_SHIFT = 26,
112};
113
114
115enum {
116 CSR_IE = 0x00,
117 CSR_IM = 0x01,
118 CSR_IP = 0x02,
119 CSR_ICC = 0x03,
120 CSR_DCC = 0x04,
121 CSR_CC = 0x05,
122 CSR_CFG = 0x06,
123 CSR_EBA = 0x07,
124 CSR_DC = 0x08,
125 CSR_DEBA = 0x09,
126 CSR_JTX = 0x0e,
127 CSR_JRX = 0x0f,
128 CSR_BP0 = 0x10,
129 CSR_BP1 = 0x11,
130 CSR_BP2 = 0x12,
131 CSR_BP3 = 0x13,
132 CSR_WP0 = 0x18,
133 CSR_WP1 = 0x19,
134 CSR_WP2 = 0x1a,
135 CSR_WP3 = 0x1b,
136};
137
138enum {
139 LM32_FEATURE_MULTIPLY = 1,
140 LM32_FEATURE_DIVIDE = 2,
141 LM32_FEATURE_SHIFT = 4,
142 LM32_FEATURE_SIGN_EXTEND = 8,
143 LM32_FEATURE_I_CACHE = 16,
144 LM32_FEATURE_D_CACHE = 32,
145 LM32_FEATURE_CYCLE_COUNT = 64,
146};
147
148enum {
149 LM32_FLAG_IGNORE_MSB = 1,
150};
151
152struct CPULM32State {
153
154 uint32_t regs[32];
155
156
157 uint32_t pc;
158 uint32_t ie;
159 uint32_t icc;
160 uint32_t dcc;
161 uint32_t cc;
162 uint32_t cfg;
163
164
165 uint32_t dc;
166 uint32_t bp[4];
167 uint32_t wp[4];
168
169 CPU_COMMON
170
171 uint32_t eba;
172 uint32_t deba;
173
174
175 DeviceState *pic_state;
176
177 DeviceState *juart_state;
178
179
180 uint32_t features;
181 uint32_t flags;
182 uint8_t num_bps;
183 uint8_t num_wps;
184
185};
186
187#include "cpu-qom.h"
188
189LM32CPU *cpu_lm32_init(const char *cpu_model);
190void cpu_lm32_list(FILE *f, fprintf_function cpu_fprintf);
191int cpu_lm32_exec(CPULM32State *s);
192void cpu_lm32_close(CPULM32State *s);
193void do_interrupt(CPULM32State *env);
194
195
196
197int cpu_lm32_signal_handler(int host_signum, void *pinfo,
198 void *puc);
199void lm32_translate_init(void);
200void cpu_lm32_set_phys_msb_ignore(CPULM32State *env, int value);
201
202static inline CPULM32State *cpu_init(const char *cpu_model)
203{
204 LM32CPU *cpu = cpu_lm32_init(cpu_model);
205 if (cpu == NULL) {
206 return NULL;
207 }
208 return &cpu->env;
209}
210
211#define cpu_list cpu_lm32_list
212#define cpu_exec cpu_lm32_exec
213#define cpu_gen_code cpu_lm32_gen_code
214#define cpu_signal_handler cpu_lm32_signal_handler
215
216#define CPU_SAVE_VERSION 1
217
218int cpu_lm32_handle_mmu_fault(CPULM32State *env, target_ulong address, int rw,
219 int mmu_idx);
220#define cpu_handle_mmu_fault cpu_lm32_handle_mmu_fault
221
222#if defined(CONFIG_USER_ONLY)
223static inline void cpu_clone_regs(CPULM32State *env, target_ulong newsp)
224{
225 if (newsp) {
226 env->regs[R_SP] = newsp;
227 }
228 env->regs[R_R1] = 0;
229}
230#endif
231
232static inline void cpu_set_tls(CPULM32State *env, target_ulong newtls)
233{
234}
235
236static inline int cpu_interrupts_enabled(CPULM32State *env)
237{
238 return env->ie & IE_IE;
239}
240
241#include "exec/cpu-all.h"
242
243static inline target_ulong cpu_get_pc(CPULM32State *env)
244{
245 return env->pc;
246}
247
248static inline void cpu_get_tb_cpu_state(CPULM32State *env, target_ulong *pc,
249 target_ulong *cs_base, int *flags)
250{
251 *pc = env->pc;
252 *cs_base = 0;
253 *flags = 0;
254}
255
256static inline bool cpu_has_work(CPUState *cpu)
257{
258 CPULM32State *env = &LM32_CPU(cpu)->env;
259
260 return env->interrupt_request & CPU_INTERRUPT_HARD;
261}
262
263#include "exec/exec-all.h"
264
265static inline void cpu_pc_from_tb(CPULM32State *env, TranslationBlock *tb)
266{
267 env->pc = tb->pc;
268}
269
270#endif
271