qemu/hw/intc/arm_gic_common.c
<<
>>
Prefs
   1/*
   2 * ARM GIC support - common bits of emulated and KVM kernel model
   3 *
   4 * Copyright (c) 2012 Linaro Limited
   5 * Written by Peter Maydell
   6 *
   7 * This program is free software; you can redistribute it and/or modify
   8 * it under the terms of the GNU General Public License as published by
   9 * the Free Software Foundation, either version 2 of the License, or
  10 * (at your option) any later version.
  11 *
  12 * This program is distributed in the hope that it will be useful,
  13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
  15 * GNU General Public License for more details.
  16 *
  17 * You should have received a copy of the GNU General Public License along
  18 * with this program; if not, see <http://www.gnu.org/licenses/>.
  19 */
  20
  21#include "qemu/osdep.h"
  22#include "qapi/error.h"
  23#include "gic_internal.h"
  24#include "hw/arm/linux-boot-if.h"
  25
  26static void gic_pre_save(void *opaque)
  27{
  28    GICState *s = (GICState *)opaque;
  29    ARMGICCommonClass *c = ARM_GIC_COMMON_GET_CLASS(s);
  30
  31    if (c->pre_save) {
  32        c->pre_save(s);
  33    }
  34}
  35
  36static int gic_post_load(void *opaque, int version_id)
  37{
  38    GICState *s = (GICState *)opaque;
  39    ARMGICCommonClass *c = ARM_GIC_COMMON_GET_CLASS(s);
  40
  41    if (c->post_load) {
  42        c->post_load(s);
  43    }
  44    return 0;
  45}
  46
  47static const VMStateDescription vmstate_gic_irq_state = {
  48    .name = "arm_gic_irq_state",
  49    .version_id = 1,
  50    .minimum_version_id = 1,
  51    .fields = (VMStateField[]) {
  52        VMSTATE_UINT8(enabled, gic_irq_state),
  53        VMSTATE_UINT8(pending, gic_irq_state),
  54        VMSTATE_UINT8(active, gic_irq_state),
  55        VMSTATE_UINT8(level, gic_irq_state),
  56        VMSTATE_BOOL(model, gic_irq_state),
  57        VMSTATE_BOOL(edge_trigger, gic_irq_state),
  58        VMSTATE_UINT8(group, gic_irq_state),
  59        VMSTATE_END_OF_LIST()
  60    }
  61};
  62
  63static const VMStateDescription vmstate_gic = {
  64    .name = "arm_gic",
  65    .version_id = 12,
  66    .minimum_version_id = 12,
  67    .pre_save = gic_pre_save,
  68    .post_load = gic_post_load,
  69    .fields = (VMStateField[]) {
  70        VMSTATE_UINT32(ctlr, GICState),
  71        VMSTATE_UINT32_ARRAY(cpu_ctlr, GICState, GIC_NCPU),
  72        VMSTATE_STRUCT_ARRAY(irq_state, GICState, GIC_MAXIRQ, 1,
  73                             vmstate_gic_irq_state, gic_irq_state),
  74        VMSTATE_UINT8_ARRAY(irq_target, GICState, GIC_MAXIRQ),
  75        VMSTATE_UINT8_2DARRAY(priority1, GICState, GIC_INTERNAL, GIC_NCPU),
  76        VMSTATE_UINT8_ARRAY(priority2, GICState, GIC_MAXIRQ - GIC_INTERNAL),
  77        VMSTATE_UINT8_2DARRAY(sgi_pending, GICState, GIC_NR_SGIS, GIC_NCPU),
  78        VMSTATE_UINT16_ARRAY(priority_mask, GICState, GIC_NCPU),
  79        VMSTATE_UINT16_ARRAY(running_priority, GICState, GIC_NCPU),
  80        VMSTATE_UINT16_ARRAY(current_pending, GICState, GIC_NCPU),
  81        VMSTATE_UINT8_ARRAY(bpr, GICState, GIC_NCPU),
  82        VMSTATE_UINT8_ARRAY(abpr, GICState, GIC_NCPU),
  83        VMSTATE_UINT32_2DARRAY(apr, GICState, GIC_NR_APRS, GIC_NCPU),
  84        VMSTATE_UINT32_2DARRAY(nsapr, GICState, GIC_NR_APRS, GIC_NCPU),
  85        VMSTATE_END_OF_LIST()
  86    }
  87};
  88
  89void gic_init_irqs_and_mmio(GICState *s, qemu_irq_handler handler,
  90                            const MemoryRegionOps *ops)
  91{
  92    SysBusDevice *sbd = SYS_BUS_DEVICE(s);
  93    int i = s->num_irq - GIC_INTERNAL;
  94
  95    /* For the GIC, also expose incoming GPIO lines for PPIs for each CPU.
  96     * GPIO array layout is thus:
  97     *  [0..N-1] SPIs
  98     *  [N..N+31] PPIs for CPU 0
  99     *  [N+32..N+63] PPIs for CPU 1
 100     *   ...
 101     */
 102    i += (GIC_INTERNAL * s->num_cpu);
 103    qdev_init_gpio_in(DEVICE(s), handler, i);
 104
 105    for (i = 0; i < s->num_cpu; i++) {
 106        sysbus_init_irq(sbd, &s->parent_irq[i]);
 107    }
 108    for (i = 0; i < s->num_cpu; i++) {
 109        sysbus_init_irq(sbd, &s->parent_fiq[i]);
 110    }
 111    for (i = 0; i < s->num_cpu; i++) {
 112        sysbus_init_irq(sbd, &s->parent_virq[i]);
 113    }
 114    for (i = 0; i < s->num_cpu; i++) {
 115        sysbus_init_irq(sbd, &s->parent_vfiq[i]);
 116    }
 117
 118    /* Distributor */
 119    memory_region_init_io(&s->iomem, OBJECT(s), ops, s, "gic_dist", 0x1000);
 120    sysbus_init_mmio(sbd, &s->iomem);
 121
 122    /* This is the main CPU interface "for this core". It is always
 123     * present because it is required by both software emulation and KVM.
 124     */
 125    memory_region_init_io(&s->cpuiomem[0], OBJECT(s), ops ? &ops[1] : NULL,
 126                          s, "gic_cpu", s->revision == 2 ? 0x2000 : 0x100);
 127    sysbus_init_mmio(sbd, &s->cpuiomem[0]);
 128}
 129
 130static void arm_gic_common_realize(DeviceState *dev, Error **errp)
 131{
 132    GICState *s = ARM_GIC_COMMON(dev);
 133    int num_irq = s->num_irq;
 134
 135    if (s->num_cpu > GIC_NCPU) {
 136        error_setg(errp, "requested %u CPUs exceeds GIC maximum %d",
 137                   s->num_cpu, GIC_NCPU);
 138        return;
 139    }
 140    s->num_irq += GIC_BASE_IRQ;
 141    if (s->num_irq > GIC_MAXIRQ) {
 142        error_setg(errp,
 143                   "requested %u interrupt lines exceeds GIC maximum %d",
 144                   num_irq, GIC_MAXIRQ);
 145        return;
 146    }
 147    /* ITLinesNumber is represented as (N / 32) - 1 (see
 148     * gic_dist_readb) so this is an implementation imposed
 149     * restriction, not an architectural one:
 150     */
 151    if (s->num_irq < 32 || (s->num_irq % 32)) {
 152        error_setg(errp,
 153                   "%d interrupt lines unsupported: not divisible by 32",
 154                   num_irq);
 155        return;
 156    }
 157
 158    if (s->security_extn &&
 159        (s->revision == REV_11MPCORE)) {
 160        error_setg(errp, "this GIC revision does not implement "
 161                   "the security extensions");
 162        return;
 163    }
 164}
 165
 166static void arm_gic_common_reset(DeviceState *dev)
 167{
 168    GICState *s = ARM_GIC_COMMON(dev);
 169    int i, j;
 170    int resetprio;
 171
 172    /* If we're resetting a TZ-aware GIC as if secure firmware
 173     * had set it up ready to start a kernel in non-secure,
 174     * we need to set interrupt priorities to a "zero for the
 175     * NS view" value. This is particularly critical for the
 176     * priority_mask[] values, because if they are zero then NS
 177     * code cannot ever rewrite the priority to anything else.
 178     */
 179    if (s->security_extn && s->irq_reset_nonsecure) {
 180        resetprio = 0x80;
 181    } else {
 182        resetprio = 0;
 183    }
 184
 185    memset(s->irq_state, 0, GIC_MAXIRQ * sizeof(gic_irq_state));
 186    for (i = 0 ; i < s->num_cpu; i++) {
 187        if (s->revision == REV_11MPCORE) {
 188            s->priority_mask[i] = 0xf0;
 189        } else {
 190            s->priority_mask[i] = resetprio;
 191        }
 192        s->current_pending[i] = 1023;
 193        s->running_priority[i] = 0x100;
 194        s->cpu_ctlr[i] = 0;
 195        s->bpr[i] = GIC_MIN_BPR;
 196        s->abpr[i] = GIC_MIN_ABPR;
 197        for (j = 0; j < GIC_INTERNAL; j++) {
 198            s->priority1[j][i] = resetprio;
 199        }
 200        for (j = 0; j < GIC_NR_SGIS; j++) {
 201            s->sgi_pending[j][i] = 0;
 202        }
 203    }
 204    for (i = 0; i < GIC_NR_SGIS; i++) {
 205        GIC_SET_ENABLED(i, ALL_CPU_MASK);
 206        GIC_SET_EDGE_TRIGGER(i);
 207    }
 208
 209    for (i = 0; i < ARRAY_SIZE(s->priority2); i++) {
 210        s->priority2[i] = resetprio;
 211    }
 212
 213    for (i = 0; i < GIC_MAXIRQ; i++) {
 214        /* For uniprocessor GICs all interrupts always target the sole CPU */
 215        if (s->num_cpu == 1) {
 216            s->irq_target[i] = 1;
 217        } else {
 218            s->irq_target[i] = 0;
 219        }
 220    }
 221    if (s->security_extn && s->irq_reset_nonsecure) {
 222        for (i = 0; i < GIC_MAXIRQ; i++) {
 223            GIC_SET_GROUP(i, ALL_CPU_MASK);
 224        }
 225    }
 226
 227    s->ctlr = 0;
 228}
 229
 230static void arm_gic_common_linux_init(ARMLinuxBootIf *obj,
 231                                      bool secure_boot)
 232{
 233    GICState *s = ARM_GIC_COMMON(obj);
 234
 235    if (s->security_extn && !secure_boot) {
 236        /* We're directly booting a kernel into NonSecure. If this GIC
 237         * implements the security extensions then we must configure it
 238         * to have all the interrupts be NonSecure (this is a job that
 239         * is done by the Secure boot firmware in real hardware, and in
 240         * this mode QEMU is acting as a minimalist firmware-and-bootloader
 241         * equivalent).
 242         */
 243        s->irq_reset_nonsecure = true;
 244    }
 245}
 246
 247static Property arm_gic_common_properties[] = {
 248    DEFINE_PROP_UINT32("num-cpu", GICState, num_cpu, 1),
 249    DEFINE_PROP_UINT32("num-irq", GICState, num_irq, 32),
 250    /* Revision can be 1 or 2 for GIC architecture specification
 251     * versions 1 or 2, or 0 to indicate the legacy 11MPCore GIC.
 252     */
 253    DEFINE_PROP_UINT32("revision", GICState, revision, 1),
 254    /* True if the GIC should implement the security extensions */
 255    DEFINE_PROP_BOOL("has-security-extensions", GICState, security_extn, 0),
 256    DEFINE_PROP_END_OF_LIST(),
 257};
 258
 259static void arm_gic_common_class_init(ObjectClass *klass, void *data)
 260{
 261    DeviceClass *dc = DEVICE_CLASS(klass);
 262    ARMLinuxBootIfClass *albifc = ARM_LINUX_BOOT_IF_CLASS(klass);
 263
 264    dc->reset = arm_gic_common_reset;
 265    dc->realize = arm_gic_common_realize;
 266    dc->props = arm_gic_common_properties;
 267    dc->vmsd = &vmstate_gic;
 268    albifc->arm_linux_init = arm_gic_common_linux_init;
 269}
 270
 271static const TypeInfo arm_gic_common_type = {
 272    .name = TYPE_ARM_GIC_COMMON,
 273    .parent = TYPE_SYS_BUS_DEVICE,
 274    .instance_size = sizeof(GICState),
 275    .class_size = sizeof(ARMGICCommonClass),
 276    .class_init = arm_gic_common_class_init,
 277    .abstract = true,
 278    .interfaces = (InterfaceInfo []) {
 279        { TYPE_ARM_LINUX_BOOT_IF },
 280        { },
 281    },
 282};
 283
 284static void register_types(void)
 285{
 286    type_register_static(&arm_gic_common_type);
 287}
 288
 289type_init(register_types)
 290