1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23#include "hw/hw.h"
24#include "hw/mips/cpudevs.h"
25#include "cpu.h"
26#include "sysemu/kvm.h"
27#include "kvm_mips.h"
28
29static void cpu_mips_irq_request(void *opaque, int irq, int level)
30{
31 MIPSCPU *cpu = opaque;
32 CPUMIPSState *env = &cpu->env;
33 CPUState *cs = CPU(cpu);
34
35 if (irq < 0 || irq > 7)
36 return;
37
38 if (level) {
39 env->CP0_Cause |= 1 << (irq + CP0Ca_IP);
40
41 if (kvm_enabled() && irq == 2) {
42 kvm_mips_set_interrupt(cpu, irq, level);
43 }
44
45 } else {
46 env->CP0_Cause &= ~(1 << (irq + CP0Ca_IP));
47
48 if (kvm_enabled() && irq == 2) {
49 kvm_mips_set_interrupt(cpu, irq, level);
50 }
51 }
52
53 if (env->CP0_Cause & CP0Ca_IP_mask) {
54 cpu_interrupt(cs, CPU_INTERRUPT_HARD);
55 } else {
56 cpu_reset_interrupt(cs, CPU_INTERRUPT_HARD);
57 }
58}
59
60void cpu_mips_irq_init_cpu(CPUMIPSState *env)
61{
62 qemu_irq *qi;
63 int i;
64
65 qi = qemu_allocate_irqs(cpu_mips_irq_request, mips_env_get_cpu(env), 8);
66 for (i = 0; i < 8; i++) {
67 env->irq[i] = qi[i];
68 }
69}
70
71void cpu_mips_soft_irq(CPUMIPSState *env, int irq, int level)
72{
73 if (irq < 0 || irq > 2) {
74 return;
75 }
76
77 qemu_set_irq(env->irq[irq], level);
78}
79