1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25#include "hw/hw.h"
26#include "hw/i386/pc.h"
27#include "hw/pci/pci.h"
28#include "hw/pci/pci_host.h"
29#include "hw/isa/isa.h"
30#include "hw/sysbus.h"
31#include "qemu/range.h"
32#include "hw/xen/xen.h"
33#include "hw/pci-host/pam.h"
34#include "sysemu/sysemu.h"
35#include "hw/i386/ioapic.h"
36#include "qapi/visitor.h"
37
38
39
40
41
42
43#define TYPE_I440FX_PCI_HOST_BRIDGE "i440FX-pcihost"
44#define I440FX_PCI_HOST_BRIDGE(obj) \
45 OBJECT_CHECK(I440FXState, (obj), TYPE_I440FX_PCI_HOST_BRIDGE)
46
47typedef struct I440FXState {
48 PCIHostState parent_obj;
49 PcPciInfo pci_info;
50 uint64_t pci_hole64_size;
51 uint32_t short_root_bus;
52} I440FXState;
53
54#define PIIX_NUM_PIC_IRQS 16
55#define PIIX_NUM_PIRQS 4ULL
56#define XEN_PIIX_NUM_PIRQS 128ULL
57#define PIIX_PIRQC 0x60
58
59
60
61
62
63#define RCR_IOPORT 0xcf9
64
65typedef struct PIIX3State {
66 PCIDevice dev;
67
68
69
70
71
72
73
74
75
76
77#if PIIX_NUM_PIC_IRQS * PIIX_NUM_PIRQS > 64
78#error "unable to encode pic state in 64bit in pic_levels."
79#endif
80 uint64_t pic_levels;
81
82 qemu_irq *pic;
83
84
85 int32_t pci_irq_levels_vmstate[PIIX_NUM_PIRQS];
86
87
88 uint8_t rcr;
89
90
91 MemoryRegion rcr_mem;
92} PIIX3State;
93
94#define TYPE_I440FX_PCI_DEVICE "i440FX"
95#define I440FX_PCI_DEVICE(obj) \
96 OBJECT_CHECK(PCII440FXState, (obj), TYPE_I440FX_PCI_DEVICE)
97
98struct PCII440FXState {
99
100 PCIDevice parent_obj;
101
102
103 MemoryRegion *system_memory;
104 MemoryRegion *pci_address_space;
105 MemoryRegion *ram_memory;
106 PAMMemoryRegion pam_regions[13];
107 MemoryRegion smram_region;
108 uint8_t smm_enabled;
109};
110
111
112#define I440FX_PAM 0x59
113#define I440FX_PAM_SIZE 7
114#define I440FX_SMRAM 0x72
115
116static void piix3_set_irq(void *opaque, int pirq, int level);
117static PCIINTxRoute piix3_route_intx_pin_to_irq(void *opaque, int pci_intx);
118static void piix3_write_config_xen(PCIDevice *dev,
119 uint32_t address, uint32_t val, int len);
120
121
122
123
124static int pci_slot_get_pirq(PCIDevice *pci_dev, int pci_intx)
125{
126 int slot_addend;
127 slot_addend = (pci_dev->devfn >> 3) - 1;
128 return (pci_intx + slot_addend) & 3;
129}
130
131static void i440fx_update_memory_mappings(PCII440FXState *d)
132{
133 int i;
134 PCIDevice *pd = PCI_DEVICE(d);
135
136 memory_region_transaction_begin();
137 for (i = 0; i < 13; i++) {
138 pam_update(&d->pam_regions[i], i,
139 pd->config[I440FX_PAM + ((i + 1) / 2)]);
140 }
141 smram_update(&d->smram_region, pd->config[I440FX_SMRAM], d->smm_enabled);
142 memory_region_transaction_commit();
143}
144
145static void i440fx_set_smm(int val, void *arg)
146{
147 PCII440FXState *d = arg;
148 PCIDevice *pd = PCI_DEVICE(d);
149
150 memory_region_transaction_begin();
151 smram_set_smm(&d->smm_enabled, val, pd->config[I440FX_SMRAM],
152 &d->smram_region);
153 memory_region_transaction_commit();
154}
155
156
157static void i440fx_write_config(PCIDevice *dev,
158 uint32_t address, uint32_t val, int len)
159{
160 PCII440FXState *d = I440FX_PCI_DEVICE(dev);
161
162
163 pci_default_write_config(dev, address, val, len);
164 if (ranges_overlap(address, len, I440FX_PAM, I440FX_PAM_SIZE) ||
165 range_covers_byte(address, len, I440FX_SMRAM)) {
166 i440fx_update_memory_mappings(d);
167 }
168}
169
170static int i440fx_load_old(QEMUFile* f, void *opaque, int version_id)
171{
172 PCII440FXState *d = opaque;
173 PCIDevice *pd = PCI_DEVICE(d);
174 int ret, i;
175
176 ret = pci_device_load(pd, f);
177 if (ret < 0)
178 return ret;
179 i440fx_update_memory_mappings(d);
180 qemu_get_8s(f, &d->smm_enabled);
181
182 if (version_id == 2) {
183 for (i = 0; i < PIIX_NUM_PIRQS; i++) {
184 qemu_get_be32(f);
185 }
186 }
187
188 return 0;
189}
190
191static int i440fx_post_load(void *opaque, int version_id)
192{
193 PCII440FXState *d = opaque;
194
195 i440fx_update_memory_mappings(d);
196 return 0;
197}
198
199static const VMStateDescription vmstate_i440fx = {
200 .name = "I440FX",
201 .version_id = 3,
202 .minimum_version_id = 3,
203 .minimum_version_id_old = 1,
204 .load_state_old = i440fx_load_old,
205 .post_load = i440fx_post_load,
206 .fields = (VMStateField[]) {
207 VMSTATE_PCI_DEVICE(parent_obj, PCII440FXState),
208 VMSTATE_UINT8(smm_enabled, PCII440FXState),
209 VMSTATE_END_OF_LIST()
210 }
211};
212
213static void i440fx_pcihost_get_pci_hole_start(Object *obj, Visitor *v,
214 void *opaque, const char *name,
215 Error **errp)
216{
217 I440FXState *s = I440FX_PCI_HOST_BRIDGE(obj);
218 uint32_t value = s->pci_info.w32.begin;
219
220 visit_type_uint32(v, &value, name, errp);
221}
222
223static void i440fx_pcihost_get_pci_hole_end(Object *obj, Visitor *v,
224 void *opaque, const char *name,
225 Error **errp)
226{
227 I440FXState *s = I440FX_PCI_HOST_BRIDGE(obj);
228 uint32_t value = s->pci_info.w32.end;
229
230 visit_type_uint32(v, &value, name, errp);
231}
232
233static void i440fx_pcihost_get_pci_hole64_start(Object *obj, Visitor *v,
234 void *opaque, const char *name,
235 Error **errp)
236{
237 PCIHostState *h = PCI_HOST_BRIDGE(obj);
238 Range w64;
239
240 pci_bus_get_w64_range(h->bus, &w64);
241
242 visit_type_uint64(v, &w64.begin, name, errp);
243}
244
245static void i440fx_pcihost_get_pci_hole64_end(Object *obj, Visitor *v,
246 void *opaque, const char *name,
247 Error **errp)
248{
249 PCIHostState *h = PCI_HOST_BRIDGE(obj);
250 Range w64;
251
252 pci_bus_get_w64_range(h->bus, &w64);
253
254 visit_type_uint64(v, &w64.end, name, errp);
255}
256
257static void i440fx_pcihost_initfn(Object *obj)
258{
259 PCIHostState *s = PCI_HOST_BRIDGE(obj);
260 I440FXState *d = I440FX_PCI_HOST_BRIDGE(obj);
261
262 memory_region_init_io(&s->conf_mem, obj, &pci_host_conf_le_ops, s,
263 "pci-conf-idx", 4);
264 memory_region_init_io(&s->data_mem, obj, &pci_host_data_le_ops, s,
265 "pci-conf-data", 4);
266
267 object_property_add(obj, PCI_HOST_PROP_PCI_HOLE_START, "int",
268 i440fx_pcihost_get_pci_hole_start,
269 NULL, NULL, NULL, NULL);
270
271 object_property_add(obj, PCI_HOST_PROP_PCI_HOLE_END, "int",
272 i440fx_pcihost_get_pci_hole_end,
273 NULL, NULL, NULL, NULL);
274
275 object_property_add(obj, PCI_HOST_PROP_PCI_HOLE64_START, "int",
276 i440fx_pcihost_get_pci_hole64_start,
277 NULL, NULL, NULL, NULL);
278
279 object_property_add(obj, PCI_HOST_PROP_PCI_HOLE64_END, "int",
280 i440fx_pcihost_get_pci_hole64_end,
281 NULL, NULL, NULL, NULL);
282
283 d->pci_info.w32.end = IO_APIC_DEFAULT_ADDRESS;
284}
285
286static void i440fx_pcihost_realize(DeviceState *dev, Error **errp)
287{
288 PCIHostState *s = PCI_HOST_BRIDGE(dev);
289 SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
290
291 sysbus_add_io(sbd, 0xcf8, &s->conf_mem);
292 sysbus_init_ioports(sbd, 0xcf8, 4);
293
294 sysbus_add_io(sbd, 0xcfc, &s->data_mem);
295 sysbus_init_ioports(sbd, 0xcfc, 4);
296}
297
298static void i440fx_realize(PCIDevice *dev, Error **errp)
299{
300 PCII440FXState *d = I440FX_PCI_DEVICE(dev);
301
302 dev->config[I440FX_SMRAM] = 0x02;
303
304 cpu_smm_register(&i440fx_set_smm, d);
305}
306
307PCIBus *i440fx_init(PCII440FXState **pi440fx_state,
308 int *piix3_devfn,
309 ISABus **isa_bus, qemu_irq *pic,
310 MemoryRegion *address_space_mem,
311 MemoryRegion *address_space_io,
312 ram_addr_t ram_size,
313 ram_addr_t below_4g_mem_size,
314 ram_addr_t above_4g_mem_size,
315 MemoryRegion *pci_address_space,
316 MemoryRegion *ram_memory)
317{
318 DeviceState *dev;
319 PCIBus *b;
320 PCIDevice *d;
321 PCIHostState *s;
322 PIIX3State *piix3;
323 PCII440FXState *f;
324 unsigned i;
325 I440FXState *i440fx;
326
327 dev = qdev_create(NULL, TYPE_I440FX_PCI_HOST_BRIDGE);
328 s = PCI_HOST_BRIDGE(dev);
329 b = pci_bus_new(dev, NULL, pci_address_space,
330 address_space_io, 0, TYPE_PCI_BUS);
331 s->bus = b;
332 object_property_add_child(qdev_get_machine(), "i440fx", OBJECT(dev), NULL);
333 qdev_init_nofail(dev);
334
335 d = pci_create_simple(b, 0, TYPE_I440FX_PCI_DEVICE);
336 *pi440fx_state = I440FX_PCI_DEVICE(d);
337 f = *pi440fx_state;
338 f->system_memory = address_space_mem;
339 f->pci_address_space = pci_address_space;
340 f->ram_memory = ram_memory;
341
342 i440fx = I440FX_PCI_HOST_BRIDGE(dev);
343 i440fx->pci_info.w32.begin = below_4g_mem_size;
344
345
346 pc_pci_as_mapping_init(OBJECT(f), f->system_memory,
347 f->pci_address_space);
348
349 memory_region_init_alias(&f->smram_region, OBJECT(d), "smram-region",
350 f->pci_address_space, 0xa0000, 0x20000);
351 memory_region_add_subregion_overlap(f->system_memory, 0xa0000,
352 &f->smram_region, 1);
353 memory_region_set_enabled(&f->smram_region, false);
354 init_pam(dev, f->ram_memory, f->system_memory, f->pci_address_space,
355 &f->pam_regions[0], PAM_BIOS_BASE, PAM_BIOS_SIZE);
356 for (i = 0; i < 12; ++i) {
357 init_pam(dev, f->ram_memory, f->system_memory, f->pci_address_space,
358 &f->pam_regions[i+1], PAM_EXPAN_BASE + i * PAM_EXPAN_SIZE,
359 PAM_EXPAN_SIZE);
360 }
361
362
363
364
365
366 if (xen_enabled()) {
367 piix3 = DO_UPCAST(PIIX3State, dev,
368 pci_create_simple_multifunction(b, -1, true, "PIIX3-xen"));
369 pci_bus_irqs(b, xen_piix3_set_irq, xen_pci_slot_get_pirq,
370 piix3, XEN_PIIX_NUM_PIRQS);
371 } else {
372 piix3 = DO_UPCAST(PIIX3State, dev,
373 pci_create_simple_multifunction(b, -1, true, "PIIX3"));
374 pci_bus_irqs(b, piix3_set_irq, pci_slot_get_pirq, piix3,
375 PIIX_NUM_PIRQS);
376 pci_bus_set_route_irq_fn(b, piix3_route_intx_pin_to_irq);
377 }
378 piix3->pic = pic;
379 *isa_bus = ISA_BUS(qdev_get_child_bus(DEVICE(piix3), "isa.0"));
380
381 *piix3_devfn = piix3->dev.devfn;
382
383 ram_size = ram_size / 8 / 1024 / 1024;
384 if (ram_size > 255) {
385 ram_size = 255;
386 }
387 d->config[0x57] = ram_size;
388
389 i440fx_update_memory_mappings(f);
390
391 return b;
392}
393
394PCIBus *find_i440fx(void)
395{
396 PCIHostState *s = OBJECT_CHECK(PCIHostState,
397 object_resolve_path("/machine/i440fx", NULL),
398 TYPE_PCI_HOST_BRIDGE);
399 return s ? s->bus : NULL;
400}
401
402
403static void piix3_set_irq_pic(PIIX3State *piix3, int pic_irq)
404{
405 qemu_set_irq(piix3->pic[pic_irq],
406 !!(piix3->pic_levels &
407 (((1ULL << PIIX_NUM_PIRQS) - 1) <<
408 (pic_irq * PIIX_NUM_PIRQS))));
409}
410
411static void piix3_set_irq_level_internal(PIIX3State *piix3, int pirq, int level)
412{
413 int pic_irq;
414 uint64_t mask;
415
416 pic_irq = piix3->dev.config[PIIX_PIRQC + pirq];
417 if (pic_irq >= PIIX_NUM_PIC_IRQS) {
418 return;
419 }
420
421 mask = 1ULL << ((pic_irq * PIIX_NUM_PIRQS) + pirq);
422 piix3->pic_levels &= ~mask;
423 piix3->pic_levels |= mask * !!level;
424}
425
426static void piix3_set_irq_level(PIIX3State *piix3, int pirq, int level)
427{
428 int pic_irq;
429
430 pic_irq = piix3->dev.config[PIIX_PIRQC + pirq];
431 if (pic_irq >= PIIX_NUM_PIC_IRQS) {
432 return;
433 }
434
435 piix3_set_irq_level_internal(piix3, pirq, level);
436
437 piix3_set_irq_pic(piix3, pic_irq);
438}
439
440static void piix3_set_irq(void *opaque, int pirq, int level)
441{
442 PIIX3State *piix3 = opaque;
443 piix3_set_irq_level(piix3, pirq, level);
444}
445
446static PCIINTxRoute piix3_route_intx_pin_to_irq(void *opaque, int pin)
447{
448 PIIX3State *piix3 = opaque;
449 int irq = piix3->dev.config[PIIX_PIRQC + pin];
450 PCIINTxRoute route;
451
452 if (irq < PIIX_NUM_PIC_IRQS) {
453 route.mode = PCI_INTX_ENABLED;
454 route.irq = irq;
455 } else {
456 route.mode = PCI_INTX_DISABLED;
457 route.irq = -1;
458 }
459 return route;
460}
461
462
463static void piix3_update_irq_levels(PIIX3State *piix3)
464{
465 int pirq;
466
467 piix3->pic_levels = 0;
468 for (pirq = 0; pirq < PIIX_NUM_PIRQS; pirq++) {
469 piix3_set_irq_level(piix3, pirq,
470 pci_bus_get_irq_level(piix3->dev.bus, pirq));
471 }
472}
473
474static void piix3_write_config(PCIDevice *dev,
475 uint32_t address, uint32_t val, int len)
476{
477 pci_default_write_config(dev, address, val, len);
478 if (ranges_overlap(address, len, PIIX_PIRQC, 4)) {
479 PIIX3State *piix3 = DO_UPCAST(PIIX3State, dev, dev);
480 int pic_irq;
481
482 pci_bus_fire_intx_routing_notifier(piix3->dev.bus);
483 piix3_update_irq_levels(piix3);
484 for (pic_irq = 0; pic_irq < PIIX_NUM_PIC_IRQS; pic_irq++) {
485 piix3_set_irq_pic(piix3, pic_irq);
486 }
487 }
488}
489
490static void piix3_write_config_xen(PCIDevice *dev,
491 uint32_t address, uint32_t val, int len)
492{
493 xen_piix_pci_write_config_client(address, val, len);
494 piix3_write_config(dev, address, val, len);
495}
496
497static void piix3_reset(void *opaque)
498{
499 PIIX3State *d = opaque;
500 uint8_t *pci_conf = d->dev.config;
501
502 pci_conf[0x04] = 0x07;
503 pci_conf[0x05] = 0x00;
504 pci_conf[0x06] = 0x00;
505 pci_conf[0x07] = 0x02;
506 pci_conf[0x4c] = 0x4d;
507 pci_conf[0x4e] = 0x03;
508 pci_conf[0x4f] = 0x00;
509 pci_conf[0x60] = 0x80;
510 pci_conf[0x61] = 0x80;
511 pci_conf[0x62] = 0x80;
512 pci_conf[0x63] = 0x80;
513 pci_conf[0x69] = 0x02;
514 pci_conf[0x70] = 0x80;
515 pci_conf[0x76] = 0x0c;
516 pci_conf[0x77] = 0x0c;
517 pci_conf[0x78] = 0x02;
518 pci_conf[0x79] = 0x00;
519 pci_conf[0x80] = 0x00;
520 pci_conf[0x82] = 0x00;
521 pci_conf[0xa0] = 0x08;
522 pci_conf[0xa2] = 0x00;
523 pci_conf[0xa3] = 0x00;
524 pci_conf[0xa4] = 0x00;
525 pci_conf[0xa5] = 0x00;
526 pci_conf[0xa6] = 0x00;
527 pci_conf[0xa7] = 0x00;
528 pci_conf[0xa8] = 0x0f;
529 pci_conf[0xaa] = 0x00;
530 pci_conf[0xab] = 0x00;
531 pci_conf[0xac] = 0x00;
532 pci_conf[0xae] = 0x00;
533
534 d->pic_levels = 0;
535 d->rcr = 0;
536}
537
538static int piix3_post_load(void *opaque, int version_id)
539{
540 PIIX3State *piix3 = opaque;
541 int pirq;
542
543
544
545
546
547
548
549
550
551 piix3->pic_levels = 0;
552 for (pirq = 0; pirq < PIIX_NUM_PIRQS; pirq++) {
553 piix3_set_irq_level_internal(piix3, pirq,
554 pci_bus_get_irq_level(piix3->dev.bus, pirq));
555 }
556 return 0;
557}
558
559static void piix3_pre_save(void *opaque)
560{
561 int i;
562 PIIX3State *piix3 = opaque;
563
564 for (i = 0; i < ARRAY_SIZE(piix3->pci_irq_levels_vmstate); i++) {
565 piix3->pci_irq_levels_vmstate[i] =
566 pci_bus_get_irq_level(piix3->dev.bus, i);
567 }
568}
569
570static bool piix3_rcr_needed(void *opaque)
571{
572 PIIX3State *piix3 = opaque;
573
574 return (piix3->rcr != 0);
575}
576
577static const VMStateDescription vmstate_piix3_rcr = {
578 .name = "PIIX3/rcr",
579 .version_id = 1,
580 .minimum_version_id = 1,
581 .fields = (VMStateField[]) {
582 VMSTATE_UINT8(rcr, PIIX3State),
583 VMSTATE_END_OF_LIST()
584 }
585};
586
587static const VMStateDescription vmstate_piix3 = {
588 .name = "PIIX3",
589 .version_id = 3,
590 .minimum_version_id = 2,
591 .post_load = piix3_post_load,
592 .pre_save = piix3_pre_save,
593 .fields = (VMStateField[]) {
594 VMSTATE_PCI_DEVICE(dev, PIIX3State),
595 VMSTATE_INT32_ARRAY_V(pci_irq_levels_vmstate, PIIX3State,
596 PIIX_NUM_PIRQS, 3),
597 VMSTATE_END_OF_LIST()
598 },
599 .subsections = (VMStateSubsection[]) {
600 {
601 .vmsd = &vmstate_piix3_rcr,
602 .needed = piix3_rcr_needed,
603 },
604 { 0 }
605 }
606};
607
608
609static void rcr_write(void *opaque, hwaddr addr, uint64_t val, unsigned len)
610{
611 PIIX3State *d = opaque;
612
613 if (val & 4) {
614 qemu_system_reset_request();
615 return;
616 }
617 d->rcr = val & 2;
618}
619
620static uint64_t rcr_read(void *opaque, hwaddr addr, unsigned len)
621{
622 PIIX3State *d = opaque;
623
624 return d->rcr;
625}
626
627static const MemoryRegionOps rcr_ops = {
628 .read = rcr_read,
629 .write = rcr_write,
630 .endianness = DEVICE_LITTLE_ENDIAN
631};
632
633static void piix3_realize(PCIDevice *dev, Error **errp)
634{
635 PIIX3State *d = DO_UPCAST(PIIX3State, dev, dev);
636
637 isa_bus_new(DEVICE(d), get_system_memory(),
638 pci_address_space_io(dev));
639
640 memory_region_init_io(&d->rcr_mem, OBJECT(dev), &rcr_ops, d,
641 "piix3-reset-control", 1);
642 memory_region_add_subregion_overlap(pci_address_space_io(dev), RCR_IOPORT,
643 &d->rcr_mem, 1);
644
645 qemu_register_reset(piix3_reset, d);
646}
647
648static void piix3_class_init(ObjectClass *klass, void *data)
649{
650 DeviceClass *dc = DEVICE_CLASS(klass);
651 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
652
653 dc->desc = "ISA bridge";
654 dc->vmsd = &vmstate_piix3;
655 dc->hotpluggable = false;
656 k->realize = piix3_realize;
657 k->config_write = piix3_write_config;
658 k->vendor_id = PCI_VENDOR_ID_INTEL;
659
660 k->device_id = PCI_DEVICE_ID_INTEL_82371SB_0;
661 k->class_id = PCI_CLASS_BRIDGE_ISA;
662
663
664
665
666 dc->cannot_instantiate_with_device_add_yet = true;
667}
668
669static const TypeInfo piix3_info = {
670 .name = "PIIX3",
671 .parent = TYPE_PCI_DEVICE,
672 .instance_size = sizeof(PIIX3State),
673 .class_init = piix3_class_init,
674};
675
676static void piix3_xen_class_init(ObjectClass *klass, void *data)
677{
678 DeviceClass *dc = DEVICE_CLASS(klass);
679 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
680
681 dc->desc = "ISA bridge";
682 dc->vmsd = &vmstate_piix3;
683 dc->hotpluggable = false;
684 k->realize = piix3_realize;
685 k->config_write = piix3_write_config_xen;
686 k->vendor_id = PCI_VENDOR_ID_INTEL;
687
688 k->device_id = PCI_DEVICE_ID_INTEL_82371SB_0;
689 k->class_id = PCI_CLASS_BRIDGE_ISA;
690
691
692
693
694 dc->cannot_instantiate_with_device_add_yet = true;
695};
696
697static const TypeInfo piix3_xen_info = {
698 .name = "PIIX3-xen",
699 .parent = TYPE_PCI_DEVICE,
700 .instance_size = sizeof(PIIX3State),
701 .class_init = piix3_xen_class_init,
702};
703
704static void i440fx_class_init(ObjectClass *klass, void *data)
705{
706 DeviceClass *dc = DEVICE_CLASS(klass);
707 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
708
709 k->realize = i440fx_realize;
710 k->config_write = i440fx_write_config;
711 k->vendor_id = PCI_VENDOR_ID_INTEL;
712 k->device_id = PCI_DEVICE_ID_INTEL_82441;
713 k->revision = 0x02;
714 k->class_id = PCI_CLASS_BRIDGE_HOST;
715 dc->desc = "Host bridge";
716 dc->vmsd = &vmstate_i440fx;
717
718
719
720
721 dc->cannot_instantiate_with_device_add_yet = true;
722 dc->hotpluggable = false;
723}
724
725static const TypeInfo i440fx_info = {
726 .name = TYPE_I440FX_PCI_DEVICE,
727 .parent = TYPE_PCI_DEVICE,
728 .instance_size = sizeof(PCII440FXState),
729 .class_init = i440fx_class_init,
730};
731
732static const char *i440fx_pcihost_root_bus_path(PCIHostState *host_bridge,
733 PCIBus *rootbus)
734{
735 I440FXState *s = I440FX_PCI_HOST_BRIDGE(host_bridge);
736
737
738 if (s->short_root_bus) {
739 return "0000";
740 }
741 return "0000:00";
742}
743
744static Property i440fx_props[] = {
745 DEFINE_PROP_SIZE(PCI_HOST_PROP_PCI_HOLE64_SIZE, I440FXState,
746 pci_hole64_size, DEFAULT_PCI_HOLE64_SIZE),
747 DEFINE_PROP_UINT32("short_root_bus", I440FXState, short_root_bus, 0),
748 DEFINE_PROP_END_OF_LIST(),
749};
750
751static void i440fx_pcihost_class_init(ObjectClass *klass, void *data)
752{
753 DeviceClass *dc = DEVICE_CLASS(klass);
754 PCIHostBridgeClass *hc = PCI_HOST_BRIDGE_CLASS(klass);
755
756 hc->root_bus_path = i440fx_pcihost_root_bus_path;
757 dc->realize = i440fx_pcihost_realize;
758 dc->fw_name = "pci";
759 dc->props = i440fx_props;
760}
761
762static const TypeInfo i440fx_pcihost_info = {
763 .name = TYPE_I440FX_PCI_HOST_BRIDGE,
764 .parent = TYPE_PCI_HOST_BRIDGE,
765 .instance_size = sizeof(I440FXState),
766 .instance_init = i440fx_pcihost_initfn,
767 .class_init = i440fx_pcihost_class_init,
768};
769
770static void i440fx_register_types(void)
771{
772 type_register_static(&i440fx_info);
773 type_register_static(&piix3_info);
774 type_register_static(&piix3_xen_info);
775 type_register_static(&i440fx_pcihost_info);
776}
777
778type_init(i440fx_register_types)
779